xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-pci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __SDHCI_PCI_H
3*4882a593Smuzhiyun #define __SDHCI_PCI_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun  * PCI device IDs, sub IDs
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define PCI_DEVICE_ID_O2_SDS0		0x8420
10*4882a593Smuzhiyun #define PCI_DEVICE_ID_O2_SDS1		0x8421
11*4882a593Smuzhiyun #define PCI_DEVICE_ID_O2_FUJIN2		0x8520
12*4882a593Smuzhiyun #define PCI_DEVICE_ID_O2_SEABIRD0	0x8620
13*4882a593Smuzhiyun #define PCI_DEVICE_ID_O2_SEABIRD1	0x8621
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_PCH_SDIO0	0x8809
16*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_PCH_SDIO1	0x880a
17*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BYT_EMMC	0x0f14
18*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BYT_SDIO	0x0f15
19*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BYT_SD	0x0f16
20*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BYT_EMMC2	0x0f50
21*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BSW_EMMC	0x2294
22*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BSW_SDIO	0x2295
23*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BSW_SD	0x2296
24*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_MRFLD_MMC	0x1190
25*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CLV_SDIO0	0x08f9
26*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CLV_SDIO1	0x08fa
27*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CLV_SDIO2	0x08fb
28*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CLV_EMMC0	0x08e5
29*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CLV_EMMC1	0x08e6
30*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_QRK_SD	0x08A7
31*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SPT_EMMC	0x9d2b
32*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SPT_SDIO	0x9d2c
33*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SPT_SD	0x9d2d
34*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_DNV_EMMC	0x19db
35*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CDF_EMMC	0x18db
36*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXT_SD	0x0aca
37*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXT_EMMC	0x0acc
38*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXT_SDIO	0x0ad0
39*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXTM_SD	0x1aca
40*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXTM_EMMC	0x1acc
41*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXTM_SDIO	0x1ad0
42*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_APL_SD	0x5aca
43*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_APL_EMMC	0x5acc
44*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_APL_SDIO	0x5ad0
45*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_GLK_SD	0x31ca
46*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_GLK_EMMC	0x31cc
47*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_GLK_SDIO	0x31d0
48*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNP_EMMC	0x9dc4
49*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNP_SD	0x9df5
50*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNPH_SD	0xa375
51*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ICP_EMMC	0x34c4
52*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ICP_SD	0x34f8
53*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_EHL_EMMC	0x4b47
54*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_EHL_SD	0x4b48
55*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CML_EMMC	0x02c4
56*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CML_SD	0x02f5
57*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CMLH_SD	0x06f5
58*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_JSL_EMMC	0x4dc4
59*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_JSL_SD	0x4df8
60*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_LKF_EMMC	0x98c4
61*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_LKF_SD	0x98f8
62*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ADL_EMMC	0x54c4
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define PCI_DEVICE_ID_SYSKONNECT_8000	0x8000
65*4882a593Smuzhiyun #define PCI_DEVICE_ID_VIA_95D0		0x95d0
66*4882a593Smuzhiyun #define PCI_DEVICE_ID_REALTEK_5250	0x5250
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define PCI_SUBDEVICE_ID_NI_7884	0x7884
69*4882a593Smuzhiyun #define PCI_SUBDEVICE_ID_NI_78E3	0x78e3
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define PCI_VENDOR_ID_ARASAN		0x16e6
72*4882a593Smuzhiyun #define PCI_DEVICE_ID_ARASAN_PHY_EMMC	0x0670
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define PCI_DEVICE_ID_SYNOPSYS_DWC_MSHC 0xc202
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define PCI_DEVICE_ID_GLI_9755		0x9755
77*4882a593Smuzhiyun #define PCI_DEVICE_ID_GLI_9750		0x9750
78*4882a593Smuzhiyun #define PCI_DEVICE_ID_GLI_9763E		0xe763
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * PCI device class and mask
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define SYSTEM_SDHCI			(PCI_CLASS_SYSTEM_SDHCI << 8)
85*4882a593Smuzhiyun #define PCI_CLASS_MASK			0xFFFF00
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * Macros for PCI device-description
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define _PCI_VEND(vend) PCI_VENDOR_ID_##vend
92*4882a593Smuzhiyun #define _PCI_DEV(vend, dev) PCI_DEVICE_ID_##vend##_##dev
93*4882a593Smuzhiyun #define _PCI_SUBDEV(subvend, subdev) PCI_SUBDEVICE_ID_##subvend##_##subdev
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define SDHCI_PCI_DEVICE(vend, dev, cfg) { \
96*4882a593Smuzhiyun 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
97*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
98*4882a593Smuzhiyun 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define SDHCI_PCI_SUBDEVICE(vend, dev, subvend, subdev, cfg) { \
102*4882a593Smuzhiyun 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
103*4882a593Smuzhiyun 	.subvendor = _PCI_VEND(subvend), \
104*4882a593Smuzhiyun 	.subdevice = _PCI_SUBDEV(subvend, subdev), \
105*4882a593Smuzhiyun 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define SDHCI_PCI_DEVICE_CLASS(vend, cl, cl_msk, cfg) { \
109*4882a593Smuzhiyun 	.vendor = _PCI_VEND(vend), .device = PCI_ANY_ID, \
110*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
111*4882a593Smuzhiyun 	.class = (cl), .class_mask = (cl_msk), \
112*4882a593Smuzhiyun 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * PCI registers
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define PCI_SDHCI_IFPIO			0x00
120*4882a593Smuzhiyun #define PCI_SDHCI_IFDMA			0x01
121*4882a593Smuzhiyun #define PCI_SDHCI_IFVENDOR		0x02
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define PCI_SLOT_INFO			0x40	/* 8 bits */
124*4882a593Smuzhiyun #define  PCI_SLOT_INFO_SLOTS(x)		((x >> 4) & 7)
125*4882a593Smuzhiyun #define  PCI_SLOT_INFO_FIRST_BAR_MASK	0x07
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define MAX_SLOTS			8
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun struct sdhci_pci_chip;
130*4882a593Smuzhiyun struct sdhci_pci_slot;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun struct sdhci_pci_fixes {
133*4882a593Smuzhiyun 	unsigned int		quirks;
134*4882a593Smuzhiyun 	unsigned int		quirks2;
135*4882a593Smuzhiyun 	bool			allow_runtime_pm;
136*4882a593Smuzhiyun 	bool			own_cd_for_runtime_pm;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	int			(*probe) (struct sdhci_pci_chip *);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	int			(*probe_slot) (struct sdhci_pci_slot *);
141*4882a593Smuzhiyun 	int			(*add_host) (struct sdhci_pci_slot *);
142*4882a593Smuzhiyun 	void			(*remove_slot) (struct sdhci_pci_slot *, int);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
145*4882a593Smuzhiyun 	int			(*suspend) (struct sdhci_pci_chip *);
146*4882a593Smuzhiyun 	int			(*resume) (struct sdhci_pci_chip *);
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun #ifdef CONFIG_PM
149*4882a593Smuzhiyun 	int			(*runtime_suspend) (struct sdhci_pci_chip *);
150*4882a593Smuzhiyun 	int			(*runtime_resume) (struct sdhci_pci_chip *);
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	const struct sdhci_ops	*ops;
154*4882a593Smuzhiyun 	size_t			priv_size;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun struct sdhci_pci_slot {
158*4882a593Smuzhiyun 	struct sdhci_pci_chip	*chip;
159*4882a593Smuzhiyun 	struct sdhci_host	*host;
160*4882a593Smuzhiyun 	struct sdhci_pci_data	*data;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	int			rst_n_gpio;
163*4882a593Smuzhiyun 	int			cd_gpio;
164*4882a593Smuzhiyun 	int			cd_irq;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	int			cd_idx;
167*4882a593Smuzhiyun 	bool			cd_override_level;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	void (*hw_reset)(struct sdhci_host *host);
170*4882a593Smuzhiyun 	unsigned long		private[] ____cacheline_aligned;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct sdhci_pci_chip {
174*4882a593Smuzhiyun 	struct pci_dev		*pdev;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	unsigned int		quirks;
177*4882a593Smuzhiyun 	unsigned int		quirks2;
178*4882a593Smuzhiyun 	bool			allow_runtime_pm;
179*4882a593Smuzhiyun 	bool			pm_retune;
180*4882a593Smuzhiyun 	bool			rpm_retune;
181*4882a593Smuzhiyun 	const struct sdhci_pci_fixes *fixes;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	int			num_slots;	/* Slots on controller */
184*4882a593Smuzhiyun 	struct sdhci_pci_slot	*slots[MAX_SLOTS]; /* Pointers to host slots */
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
sdhci_pci_priv(struct sdhci_pci_slot * slot)187*4882a593Smuzhiyun static inline void *sdhci_pci_priv(struct sdhci_pci_slot *slot)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	return (void *)slot->private;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
193*4882a593Smuzhiyun int sdhci_pci_resume_host(struct sdhci_pci_chip *chip);
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun int sdhci_pci_enable_dma(struct sdhci_host *host);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_arasan;
198*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_snps;
199*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_o2;
200*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_gl9750;
201*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_gl9755;
202*4882a593Smuzhiyun extern const struct sdhci_pci_fixes sdhci_gl9763e;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #endif /* __SDHCI_PCI_H */
205