1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* linux/drivers/mmc/host/sdhci-pci.c - SDHCI on PCI bus interface
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Thanks to the following companies for their support:
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * - JMicron (hardware and technical support)
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/string.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/highmem.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/dma-mapping.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/device.h>
20*4882a593Smuzhiyun #include <linux/mmc/host.h>
21*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
22*4882a593Smuzhiyun #include <linux/scatterlist.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/iopoll.h>
25*4882a593Smuzhiyun #include <linux/gpio.h>
26*4882a593Smuzhiyun #include <linux/pm_runtime.h>
27*4882a593Smuzhiyun #include <linux/pm_qos.h>
28*4882a593Smuzhiyun #include <linux/debugfs.h>
29*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
30*4882a593Smuzhiyun #include <linux/mmc/sdhci-pci-data.h>
31*4882a593Smuzhiyun #include <linux/acpi.h>
32*4882a593Smuzhiyun #include <linux/dmi.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_X86
35*4882a593Smuzhiyun #include <asm/iosf_mbi.h>
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "cqhci.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "sdhci.h"
41*4882a593Smuzhiyun #include "sdhci-pci.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static void sdhci_pci_hw_reset(struct sdhci_host *host);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sdhci_pci_init_wakeup(struct sdhci_pci_chip * chip)46*4882a593Smuzhiyun static int sdhci_pci_init_wakeup(struct sdhci_pci_chip *chip)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun mmc_pm_flag_t pm_flags = 0;
49*4882a593Smuzhiyun bool cap_cd_wake = false;
50*4882a593Smuzhiyun int i;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++) {
53*4882a593Smuzhiyun struct sdhci_pci_slot *slot = chip->slots[i];
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (slot) {
56*4882a593Smuzhiyun pm_flags |= slot->host->mmc->pm_flags;
57*4882a593Smuzhiyun if (slot->host->mmc->caps & MMC_CAP_CD_WAKE)
58*4882a593Smuzhiyun cap_cd_wake = true;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if ((pm_flags & MMC_PM_KEEP_POWER) && (pm_flags & MMC_PM_WAKE_SDIO_IRQ))
63*4882a593Smuzhiyun return device_wakeup_enable(&chip->pdev->dev);
64*4882a593Smuzhiyun else if (!cap_cd_wake)
65*4882a593Smuzhiyun return device_wakeup_disable(&chip->pdev->dev);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
sdhci_pci_suspend_host(struct sdhci_pci_chip * chip)70*4882a593Smuzhiyun static int sdhci_pci_suspend_host(struct sdhci_pci_chip *chip)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun int i, ret;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun sdhci_pci_init_wakeup(chip);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++) {
77*4882a593Smuzhiyun struct sdhci_pci_slot *slot = chip->slots[i];
78*4882a593Smuzhiyun struct sdhci_host *host;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (!slot)
81*4882a593Smuzhiyun continue;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun host = slot->host;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (chip->pm_retune && host->tuning_mode != SDHCI_TUNING_MODE_3)
86*4882a593Smuzhiyun mmc_retune_needed(host->mmc);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = sdhci_suspend_host(host);
89*4882a593Smuzhiyun if (ret)
90*4882a593Smuzhiyun goto err_pci_suspend;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (device_may_wakeup(&chip->pdev->dev))
93*4882a593Smuzhiyun mmc_gpio_set_cd_wake(host->mmc, true);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun err_pci_suspend:
99*4882a593Smuzhiyun while (--i >= 0)
100*4882a593Smuzhiyun sdhci_resume_host(chip->slots[i]->host);
101*4882a593Smuzhiyun return ret;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
sdhci_pci_resume_host(struct sdhci_pci_chip * chip)104*4882a593Smuzhiyun int sdhci_pci_resume_host(struct sdhci_pci_chip *chip)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
107*4882a593Smuzhiyun int i, ret;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++) {
110*4882a593Smuzhiyun slot = chip->slots[i];
111*4882a593Smuzhiyun if (!slot)
112*4882a593Smuzhiyun continue;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ret = sdhci_resume_host(slot->host);
115*4882a593Smuzhiyun if (ret)
116*4882a593Smuzhiyun return ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun mmc_gpio_set_cd_wake(slot->host->mmc, false);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
sdhci_cqhci_suspend(struct sdhci_pci_chip * chip)124*4882a593Smuzhiyun static int sdhci_cqhci_suspend(struct sdhci_pci_chip *chip)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun int ret;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ret = cqhci_suspend(chip->slots[0]->host->mmc);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return sdhci_pci_suspend_host(chip);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
sdhci_cqhci_resume(struct sdhci_pci_chip * chip)135*4882a593Smuzhiyun static int sdhci_cqhci_resume(struct sdhci_pci_chip *chip)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun int ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = sdhci_pci_resume_host(chip);
140*4882a593Smuzhiyun if (ret)
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return cqhci_resume(chip->slots[0]->host->mmc);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #ifdef CONFIG_PM
sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip * chip)148*4882a593Smuzhiyun static int sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip *chip)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
151*4882a593Smuzhiyun struct sdhci_host *host;
152*4882a593Smuzhiyun int i, ret;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++) {
155*4882a593Smuzhiyun slot = chip->slots[i];
156*4882a593Smuzhiyun if (!slot)
157*4882a593Smuzhiyun continue;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun host = slot->host;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ret = sdhci_runtime_suspend_host(host);
162*4882a593Smuzhiyun if (ret)
163*4882a593Smuzhiyun goto err_pci_runtime_suspend;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (chip->rpm_retune &&
166*4882a593Smuzhiyun host->tuning_mode != SDHCI_TUNING_MODE_3)
167*4882a593Smuzhiyun mmc_retune_needed(host->mmc);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun err_pci_runtime_suspend:
173*4882a593Smuzhiyun while (--i >= 0)
174*4882a593Smuzhiyun sdhci_runtime_resume_host(chip->slots[i]->host, 0);
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sdhci_pci_runtime_resume_host(struct sdhci_pci_chip * chip)178*4882a593Smuzhiyun static int sdhci_pci_runtime_resume_host(struct sdhci_pci_chip *chip)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
181*4882a593Smuzhiyun int i, ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++) {
184*4882a593Smuzhiyun slot = chip->slots[i];
185*4882a593Smuzhiyun if (!slot)
186*4882a593Smuzhiyun continue;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ret = sdhci_runtime_resume_host(slot->host, 0);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
sdhci_cqhci_runtime_suspend(struct sdhci_pci_chip * chip)196*4882a593Smuzhiyun static int sdhci_cqhci_runtime_suspend(struct sdhci_pci_chip *chip)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun int ret;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ret = cqhci_suspend(chip->slots[0]->host->mmc);
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return sdhci_pci_runtime_suspend_host(chip);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
sdhci_cqhci_runtime_resume(struct sdhci_pci_chip * chip)207*4882a593Smuzhiyun static int sdhci_cqhci_runtime_resume(struct sdhci_pci_chip *chip)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = sdhci_pci_runtime_resume_host(chip);
212*4882a593Smuzhiyun if (ret)
213*4882a593Smuzhiyun return ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return cqhci_resume(chip->slots[0]->host->mmc);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun
sdhci_cqhci_irq(struct sdhci_host * host,u32 intmask)219*4882a593Smuzhiyun static u32 sdhci_cqhci_irq(struct sdhci_host *host, u32 intmask)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun int cmd_error = 0;
222*4882a593Smuzhiyun int data_error = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
225*4882a593Smuzhiyun return intmask;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun cqhci_irq(host->mmc, intmask, cmd_error, data_error);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
sdhci_pci_dumpregs(struct mmc_host * mmc)232*4882a593Smuzhiyun static void sdhci_pci_dumpregs(struct mmc_host *mmc)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun sdhci_dumpregs(mmc_priv(mmc));
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
sdhci_cqhci_reset(struct sdhci_host * host,u8 mask)237*4882a593Smuzhiyun static void sdhci_cqhci_reset(struct sdhci_host *host, u8 mask)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun if ((host->mmc->caps2 & MMC_CAP2_CQE) && (mask & SDHCI_RESET_ALL) &&
240*4882a593Smuzhiyun host->mmc->cqe_private)
241*4882a593Smuzhiyun cqhci_deactivate(host->mmc);
242*4882a593Smuzhiyun sdhci_reset(host, mask);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*****************************************************************************\
246*4882a593Smuzhiyun * *
247*4882a593Smuzhiyun * Hardware specific quirk handling *
248*4882a593Smuzhiyun * *
249*4882a593Smuzhiyun \*****************************************************************************/
250*4882a593Smuzhiyun
ricoh_probe(struct sdhci_pci_chip * chip)251*4882a593Smuzhiyun static int ricoh_probe(struct sdhci_pci_chip *chip)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun if (chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG ||
254*4882a593Smuzhiyun chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SONY)
255*4882a593Smuzhiyun chip->quirks |= SDHCI_QUIRK_NO_CARD_NO_RESET;
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
ricoh_mmc_probe_slot(struct sdhci_pci_slot * slot)259*4882a593Smuzhiyun static int ricoh_mmc_probe_slot(struct sdhci_pci_slot *slot)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun slot->host->caps =
262*4882a593Smuzhiyun FIELD_PREP(SDHCI_TIMEOUT_CLK_MASK, 0x21) |
263*4882a593Smuzhiyun FIELD_PREP(SDHCI_CLOCK_BASE_MASK, 0x21) |
264*4882a593Smuzhiyun SDHCI_TIMEOUT_CLK_UNIT |
265*4882a593Smuzhiyun SDHCI_CAN_VDD_330 |
266*4882a593Smuzhiyun SDHCI_CAN_DO_HISPD |
267*4882a593Smuzhiyun SDHCI_CAN_DO_SDMA;
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ricoh_mmc_resume(struct sdhci_pci_chip * chip)272*4882a593Smuzhiyun static int ricoh_mmc_resume(struct sdhci_pci_chip *chip)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun /* Apply a delay to allow controller to settle */
275*4882a593Smuzhiyun /* Otherwise it becomes confused if card state changed
276*4882a593Smuzhiyun during suspend */
277*4882a593Smuzhiyun msleep(500);
278*4882a593Smuzhiyun return sdhci_pci_resume_host(chip);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_ricoh = {
283*4882a593Smuzhiyun .probe = ricoh_probe,
284*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_32BIT_DMA_ADDR |
285*4882a593Smuzhiyun SDHCI_QUIRK_FORCE_DMA |
286*4882a593Smuzhiyun SDHCI_QUIRK_CLOCK_BEFORE_RESET,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_ricoh_mmc = {
290*4882a593Smuzhiyun .probe_slot = ricoh_mmc_probe_slot,
291*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
292*4882a593Smuzhiyun .resume = ricoh_mmc_resume,
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_32BIT_DMA_ADDR |
295*4882a593Smuzhiyun SDHCI_QUIRK_CLOCK_BEFORE_RESET |
296*4882a593Smuzhiyun SDHCI_QUIRK_NO_CARD_NO_RESET |
297*4882a593Smuzhiyun SDHCI_QUIRK_MISSING_CAPS
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_ene_712 = {
301*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_SINGLE_POWER_WRITE |
302*4882a593Smuzhiyun SDHCI_QUIRK_BROKEN_DMA,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_ene_714 = {
306*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_SINGLE_POWER_WRITE |
307*4882a593Smuzhiyun SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
308*4882a593Smuzhiyun SDHCI_QUIRK_BROKEN_DMA,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_cafe = {
312*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
313*4882a593Smuzhiyun SDHCI_QUIRK_NO_BUSY_IRQ |
314*4882a593Smuzhiyun SDHCI_QUIRK_BROKEN_CARD_DETECTION |
315*4882a593Smuzhiyun SDHCI_QUIRK_BROKEN_TIMEOUT_VAL,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_qrk = {
319*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_HISPD_BIT,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
mrst_hc_probe_slot(struct sdhci_pci_slot * slot)322*4882a593Smuzhiyun static int mrst_hc_probe_slot(struct sdhci_pci_slot *slot)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun * ADMA operation is disabled for Moorestown platform due to
330*4882a593Smuzhiyun * hardware bugs.
331*4882a593Smuzhiyun */
mrst_hc_probe(struct sdhci_pci_chip * chip)332*4882a593Smuzhiyun static int mrst_hc_probe(struct sdhci_pci_chip *chip)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun * slots number is fixed here for MRST as SDIO3/5 are never used and
336*4882a593Smuzhiyun * have hardware bugs.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun chip->num_slots = 1;
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
pch_hc_probe_slot(struct sdhci_pci_slot * slot)342*4882a593Smuzhiyun static int pch_hc_probe_slot(struct sdhci_pci_slot *slot)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun #ifdef CONFIG_PM
349*4882a593Smuzhiyun
sdhci_pci_sd_cd(int irq,void * dev_id)350*4882a593Smuzhiyun static irqreturn_t sdhci_pci_sd_cd(int irq, void *dev_id)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct sdhci_pci_slot *slot = dev_id;
353*4882a593Smuzhiyun struct sdhci_host *host = slot->host;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun mmc_detect_change(host->mmc, msecs_to_jiffies(200));
356*4882a593Smuzhiyun return IRQ_HANDLED;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
sdhci_pci_add_own_cd(struct sdhci_pci_slot * slot)359*4882a593Smuzhiyun static void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun int err, irq, gpio = slot->cd_gpio;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun slot->cd_gpio = -EINVAL;
364*4882a593Smuzhiyun slot->cd_irq = -EINVAL;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (!gpio_is_valid(gpio))
367*4882a593Smuzhiyun return;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun err = devm_gpio_request(&slot->chip->pdev->dev, gpio, "sd_cd");
370*4882a593Smuzhiyun if (err < 0)
371*4882a593Smuzhiyun goto out;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun err = gpio_direction_input(gpio);
374*4882a593Smuzhiyun if (err < 0)
375*4882a593Smuzhiyun goto out_free;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun irq = gpio_to_irq(gpio);
378*4882a593Smuzhiyun if (irq < 0)
379*4882a593Smuzhiyun goto out_free;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun err = request_irq(irq, sdhci_pci_sd_cd, IRQF_TRIGGER_RISING |
382*4882a593Smuzhiyun IRQF_TRIGGER_FALLING, "sd_cd", slot);
383*4882a593Smuzhiyun if (err)
384*4882a593Smuzhiyun goto out_free;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun slot->cd_gpio = gpio;
387*4882a593Smuzhiyun slot->cd_irq = irq;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun out_free:
392*4882a593Smuzhiyun devm_gpio_free(&slot->chip->pdev->dev, gpio);
393*4882a593Smuzhiyun out:
394*4882a593Smuzhiyun dev_warn(&slot->chip->pdev->dev, "failed to setup card detect wake up\n");
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
sdhci_pci_remove_own_cd(struct sdhci_pci_slot * slot)397*4882a593Smuzhiyun static void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun if (slot->cd_irq >= 0)
400*4882a593Smuzhiyun free_irq(slot->cd_irq, slot);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #else
404*4882a593Smuzhiyun
sdhci_pci_add_own_cd(struct sdhci_pci_slot * slot)405*4882a593Smuzhiyun static inline void sdhci_pci_add_own_cd(struct sdhci_pci_slot *slot)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
sdhci_pci_remove_own_cd(struct sdhci_pci_slot * slot)409*4882a593Smuzhiyun static inline void sdhci_pci_remove_own_cd(struct sdhci_pci_slot *slot)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun
mfd_emmc_probe_slot(struct sdhci_pci_slot * slot)415*4882a593Smuzhiyun static int mfd_emmc_probe_slot(struct sdhci_pci_slot *slot)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE;
418*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_BOOTPART_NOACC;
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
mfd_sdio_probe_slot(struct sdhci_pci_slot * slot)422*4882a593Smuzhiyun static int mfd_sdio_probe_slot(struct sdhci_pci_slot *slot)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE;
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mrst_hc0 = {
429*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
430*4882a593Smuzhiyun .probe_slot = mrst_hc_probe_slot,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mrst_hc1_hc2 = {
434*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
435*4882a593Smuzhiyun .probe = mrst_hc_probe,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mfd_sd = {
439*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
440*4882a593Smuzhiyun .allow_runtime_pm = true,
441*4882a593Smuzhiyun .own_cd_for_runtime_pm = true,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mfd_sdio = {
445*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
446*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON,
447*4882a593Smuzhiyun .allow_runtime_pm = true,
448*4882a593Smuzhiyun .probe_slot = mfd_sdio_probe_slot,
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mfd_emmc = {
452*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
453*4882a593Smuzhiyun .allow_runtime_pm = true,
454*4882a593Smuzhiyun .probe_slot = mfd_emmc_probe_slot,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_pch_sdio = {
458*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_BROKEN_ADMA,
459*4882a593Smuzhiyun .probe_slot = pch_hc_probe_slot,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun #ifdef CONFIG_X86
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #define BYT_IOSF_SCCEP 0x63
465*4882a593Smuzhiyun #define BYT_IOSF_OCP_NETCTRL0 0x1078
466*4882a593Smuzhiyun #define BYT_IOSF_OCP_TIMEOUT_BASE GENMASK(10, 8)
467*4882a593Smuzhiyun
byt_ocp_setting(struct pci_dev * pdev)468*4882a593Smuzhiyun static void byt_ocp_setting(struct pci_dev *pdev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun u32 val = 0;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC &&
473*4882a593Smuzhiyun pdev->device != PCI_DEVICE_ID_INTEL_BYT_SDIO &&
474*4882a593Smuzhiyun pdev->device != PCI_DEVICE_ID_INTEL_BYT_SD &&
475*4882a593Smuzhiyun pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC2)
476*4882a593Smuzhiyun return;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (iosf_mbi_read(BYT_IOSF_SCCEP, MBI_CR_READ, BYT_IOSF_OCP_NETCTRL0,
479*4882a593Smuzhiyun &val)) {
480*4882a593Smuzhiyun dev_err(&pdev->dev, "%s read error\n", __func__);
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (!(val & BYT_IOSF_OCP_TIMEOUT_BASE))
485*4882a593Smuzhiyun return;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun val &= ~BYT_IOSF_OCP_TIMEOUT_BASE;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun if (iosf_mbi_write(BYT_IOSF_SCCEP, MBI_CR_WRITE, BYT_IOSF_OCP_NETCTRL0,
490*4882a593Smuzhiyun val)) {
491*4882a593Smuzhiyun dev_err(&pdev->dev, "%s write error\n", __func__);
492*4882a593Smuzhiyun return;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun dev_dbg(&pdev->dev, "%s completed\n", __func__);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun #else
499*4882a593Smuzhiyun
byt_ocp_setting(struct pci_dev * pdev)500*4882a593Smuzhiyun static inline void byt_ocp_setting(struct pci_dev *pdev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #endif
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun enum {
507*4882a593Smuzhiyun INTEL_DSM_FNS = 0,
508*4882a593Smuzhiyun INTEL_DSM_V18_SWITCH = 3,
509*4882a593Smuzhiyun INTEL_DSM_V33_SWITCH = 4,
510*4882a593Smuzhiyun INTEL_DSM_DRV_STRENGTH = 9,
511*4882a593Smuzhiyun INTEL_DSM_D3_RETUNE = 10,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun struct intel_host {
515*4882a593Smuzhiyun u32 dsm_fns;
516*4882a593Smuzhiyun int drv_strength;
517*4882a593Smuzhiyun bool d3_retune;
518*4882a593Smuzhiyun bool rpm_retune_ok;
519*4882a593Smuzhiyun bool needs_pwr_off;
520*4882a593Smuzhiyun u32 glk_rx_ctrl1;
521*4882a593Smuzhiyun u32 glk_tun_val;
522*4882a593Smuzhiyun u32 active_ltr;
523*4882a593Smuzhiyun u32 idle_ltr;
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const guid_t intel_dsm_guid =
527*4882a593Smuzhiyun GUID_INIT(0xF6C13EA5, 0x65CD, 0x461F,
528*4882a593Smuzhiyun 0xAB, 0x7A, 0x29, 0xF7, 0xE8, 0xD5, 0xBD, 0x61);
529*4882a593Smuzhiyun
__intel_dsm(struct intel_host * intel_host,struct device * dev,unsigned int fn,u32 * result)530*4882a593Smuzhiyun static int __intel_dsm(struct intel_host *intel_host, struct device *dev,
531*4882a593Smuzhiyun unsigned int fn, u32 *result)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun union acpi_object *obj;
534*4882a593Smuzhiyun int err = 0;
535*4882a593Smuzhiyun size_t len;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun obj = acpi_evaluate_dsm(ACPI_HANDLE(dev), &intel_dsm_guid, 0, fn, NULL);
538*4882a593Smuzhiyun if (!obj)
539*4882a593Smuzhiyun return -EOPNOTSUPP;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (obj->type != ACPI_TYPE_BUFFER || obj->buffer.length < 1) {
542*4882a593Smuzhiyun err = -EINVAL;
543*4882a593Smuzhiyun goto out;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun len = min_t(size_t, obj->buffer.length, 4);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun *result = 0;
549*4882a593Smuzhiyun memcpy(result, obj->buffer.pointer, len);
550*4882a593Smuzhiyun out:
551*4882a593Smuzhiyun ACPI_FREE(obj);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return err;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
intel_dsm(struct intel_host * intel_host,struct device * dev,unsigned int fn,u32 * result)556*4882a593Smuzhiyun static int intel_dsm(struct intel_host *intel_host, struct device *dev,
557*4882a593Smuzhiyun unsigned int fn, u32 *result)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun if (fn > 31 || !(intel_host->dsm_fns & (1 << fn)))
560*4882a593Smuzhiyun return -EOPNOTSUPP;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return __intel_dsm(intel_host, dev, fn, result);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
intel_dsm_init(struct intel_host * intel_host,struct device * dev,struct mmc_host * mmc)565*4882a593Smuzhiyun static void intel_dsm_init(struct intel_host *intel_host, struct device *dev,
566*4882a593Smuzhiyun struct mmc_host *mmc)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun int err;
569*4882a593Smuzhiyun u32 val;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun intel_host->d3_retune = true;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun err = __intel_dsm(intel_host, dev, INTEL_DSM_FNS, &intel_host->dsm_fns);
574*4882a593Smuzhiyun if (err) {
575*4882a593Smuzhiyun pr_debug("%s: DSM not supported, error %d\n",
576*4882a593Smuzhiyun mmc_hostname(mmc), err);
577*4882a593Smuzhiyun return;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun pr_debug("%s: DSM function mask %#x\n",
581*4882a593Smuzhiyun mmc_hostname(mmc), intel_host->dsm_fns);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun err = intel_dsm(intel_host, dev, INTEL_DSM_DRV_STRENGTH, &val);
584*4882a593Smuzhiyun intel_host->drv_strength = err ? 0 : val;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun err = intel_dsm(intel_host, dev, INTEL_DSM_D3_RETUNE, &val);
587*4882a593Smuzhiyun intel_host->d3_retune = err ? true : !!val;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
sdhci_pci_int_hw_reset(struct sdhci_host * host)590*4882a593Smuzhiyun static void sdhci_pci_int_hw_reset(struct sdhci_host *host)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun u8 reg;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
595*4882a593Smuzhiyun reg |= 0x10;
596*4882a593Smuzhiyun sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
597*4882a593Smuzhiyun /* For eMMC, minimum is 1us but give it 9us for good measure */
598*4882a593Smuzhiyun udelay(9);
599*4882a593Smuzhiyun reg &= ~0x10;
600*4882a593Smuzhiyun sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
601*4882a593Smuzhiyun /* For eMMC, minimum is 200us but give it 300us for good measure */
602*4882a593Smuzhiyun usleep_range(300, 1000);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
intel_select_drive_strength(struct mmc_card * card,unsigned int max_dtr,int host_drv,int card_drv,int * drv_type)605*4882a593Smuzhiyun static int intel_select_drive_strength(struct mmc_card *card,
606*4882a593Smuzhiyun unsigned int max_dtr, int host_drv,
607*4882a593Smuzhiyun int card_drv, int *drv_type)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(card->host);
610*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
611*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (!(mmc_driver_type_mask(intel_host->drv_strength) & card_drv))
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return intel_host->drv_strength;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
bxt_get_cd(struct mmc_host * mmc)619*4882a593Smuzhiyun static int bxt_get_cd(struct mmc_host *mmc)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun int gpio_cd = mmc_gpio_get_cd(mmc);
622*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
623*4882a593Smuzhiyun unsigned long flags;
624*4882a593Smuzhiyun int ret = 0;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun if (!gpio_cd)
627*4882a593Smuzhiyun return 0;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (host->flags & SDHCI_DEVICE_DEAD)
632*4882a593Smuzhiyun goto out;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
635*4882a593Smuzhiyun out:
636*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #define SDHCI_INTEL_PWR_TIMEOUT_CNT 20
642*4882a593Smuzhiyun #define SDHCI_INTEL_PWR_TIMEOUT_UDELAY 100
643*4882a593Smuzhiyun
sdhci_intel_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)644*4882a593Smuzhiyun static void sdhci_intel_set_power(struct sdhci_host *host, unsigned char mode,
645*4882a593Smuzhiyun unsigned short vdd)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
648*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
649*4882a593Smuzhiyun int cntr;
650*4882a593Smuzhiyun u8 reg;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * Bus power may control card power, but a full reset still may not
654*4882a593Smuzhiyun * reset the power, whereas a direct write to SDHCI_POWER_CONTROL can.
655*4882a593Smuzhiyun * That might be needed to initialize correctly, if the card was left
656*4882a593Smuzhiyun * powered on previously.
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun if (intel_host->needs_pwr_off) {
659*4882a593Smuzhiyun intel_host->needs_pwr_off = false;
660*4882a593Smuzhiyun if (mode != MMC_POWER_OFF) {
661*4882a593Smuzhiyun sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
662*4882a593Smuzhiyun usleep_range(10000, 12500);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun sdhci_set_power(host, mode, vdd);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (mode == MMC_POWER_OFF)
669*4882a593Smuzhiyun return;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /*
672*4882a593Smuzhiyun * Bus power might not enable after D3 -> D0 transition due to the
673*4882a593Smuzhiyun * present state not yet having propagated. Retry for up to 2ms.
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun for (cntr = 0; cntr < SDHCI_INTEL_PWR_TIMEOUT_CNT; cntr++) {
676*4882a593Smuzhiyun reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
677*4882a593Smuzhiyun if (reg & SDHCI_POWER_ON)
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun udelay(SDHCI_INTEL_PWR_TIMEOUT_UDELAY);
680*4882a593Smuzhiyun reg |= SDHCI_POWER_ON;
681*4882a593Smuzhiyun sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
sdhci_intel_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)685*4882a593Smuzhiyun static void sdhci_intel_set_uhs_signaling(struct sdhci_host *host,
686*4882a593Smuzhiyun unsigned int timing)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun /* Set UHS timing to SDR25 for High Speed mode */
689*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS || timing == MMC_TIMING_SD_HS)
690*4882a593Smuzhiyun timing = MMC_TIMING_UHS_SDR25;
691*4882a593Smuzhiyun sdhci_set_uhs_signaling(host, timing);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define INTEL_HS400_ES_REG 0x78
695*4882a593Smuzhiyun #define INTEL_HS400_ES_BIT BIT(0)
696*4882a593Smuzhiyun
intel_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)697*4882a593Smuzhiyun static void intel_hs400_enhanced_strobe(struct mmc_host *mmc,
698*4882a593Smuzhiyun struct mmc_ios *ios)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
701*4882a593Smuzhiyun u32 val;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun val = sdhci_readl(host, INTEL_HS400_ES_REG);
704*4882a593Smuzhiyun if (ios->enhanced_strobe)
705*4882a593Smuzhiyun val |= INTEL_HS400_ES_BIT;
706*4882a593Smuzhiyun else
707*4882a593Smuzhiyun val &= ~INTEL_HS400_ES_BIT;
708*4882a593Smuzhiyun sdhci_writel(host, val, INTEL_HS400_ES_REG);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
intel_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)711*4882a593Smuzhiyun static int intel_start_signal_voltage_switch(struct mmc_host *mmc,
712*4882a593Smuzhiyun struct mmc_ios *ios)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun struct device *dev = mmc_dev(mmc);
715*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
716*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
717*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
718*4882a593Smuzhiyun unsigned int fn;
719*4882a593Smuzhiyun u32 result = 0;
720*4882a593Smuzhiyun int err;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun err = sdhci_start_signal_voltage_switch(mmc, ios);
723*4882a593Smuzhiyun if (err)
724*4882a593Smuzhiyun return err;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun switch (ios->signal_voltage) {
727*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_330:
728*4882a593Smuzhiyun fn = INTEL_DSM_V33_SWITCH;
729*4882a593Smuzhiyun break;
730*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_180:
731*4882a593Smuzhiyun fn = INTEL_DSM_V18_SWITCH;
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun default:
734*4882a593Smuzhiyun return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun err = intel_dsm(intel_host, dev, fn, &result);
738*4882a593Smuzhiyun pr_debug("%s: %s DSM fn %u error %d result %u\n",
739*4882a593Smuzhiyun mmc_hostname(mmc), __func__, fn, err, result);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static const struct sdhci_ops sdhci_intel_byt_ops = {
745*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
746*4882a593Smuzhiyun .set_power = sdhci_intel_set_power,
747*4882a593Smuzhiyun .enable_dma = sdhci_pci_enable_dma,
748*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
749*4882a593Smuzhiyun .reset = sdhci_reset,
750*4882a593Smuzhiyun .set_uhs_signaling = sdhci_intel_set_uhs_signaling,
751*4882a593Smuzhiyun .hw_reset = sdhci_pci_hw_reset,
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const struct sdhci_ops sdhci_intel_glk_ops = {
755*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
756*4882a593Smuzhiyun .set_power = sdhci_intel_set_power,
757*4882a593Smuzhiyun .enable_dma = sdhci_pci_enable_dma,
758*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
759*4882a593Smuzhiyun .reset = sdhci_cqhci_reset,
760*4882a593Smuzhiyun .set_uhs_signaling = sdhci_intel_set_uhs_signaling,
761*4882a593Smuzhiyun .hw_reset = sdhci_pci_hw_reset,
762*4882a593Smuzhiyun .irq = sdhci_cqhci_irq,
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
byt_read_dsm(struct sdhci_pci_slot * slot)765*4882a593Smuzhiyun static void byt_read_dsm(struct sdhci_pci_slot *slot)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
768*4882a593Smuzhiyun struct device *dev = &slot->chip->pdev->dev;
769*4882a593Smuzhiyun struct mmc_host *mmc = slot->host->mmc;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun intel_dsm_init(intel_host, dev, mmc);
772*4882a593Smuzhiyun slot->chip->rpm_retune = intel_host->d3_retune;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
intel_execute_tuning(struct mmc_host * mmc,u32 opcode)775*4882a593Smuzhiyun static int intel_execute_tuning(struct mmc_host *mmc, u32 opcode)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun int err = sdhci_execute_tuning(mmc, opcode);
778*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (err)
781*4882a593Smuzhiyun return err;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun * Tuning can leave the IP in an active state (Buffer Read Enable bit
785*4882a593Smuzhiyun * set) which prevents the entry to low power states (i.e. S0i3). Data
786*4882a593Smuzhiyun * reset will clear it.
787*4882a593Smuzhiyun */
788*4882a593Smuzhiyun sdhci_reset(host, SDHCI_RESET_DATA);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun #define INTEL_ACTIVELTR 0x804
794*4882a593Smuzhiyun #define INTEL_IDLELTR 0x808
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun #define INTEL_LTR_REQ BIT(15)
797*4882a593Smuzhiyun #define INTEL_LTR_SCALE_MASK GENMASK(11, 10)
798*4882a593Smuzhiyun #define INTEL_LTR_SCALE_1US (2 << 10)
799*4882a593Smuzhiyun #define INTEL_LTR_SCALE_32US (3 << 10)
800*4882a593Smuzhiyun #define INTEL_LTR_VALUE_MASK GENMASK(9, 0)
801*4882a593Smuzhiyun
intel_cache_ltr(struct sdhci_pci_slot * slot)802*4882a593Smuzhiyun static void intel_cache_ltr(struct sdhci_pci_slot *slot)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
805*4882a593Smuzhiyun struct sdhci_host *host = slot->host;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun intel_host->active_ltr = readl(host->ioaddr + INTEL_ACTIVELTR);
808*4882a593Smuzhiyun intel_host->idle_ltr = readl(host->ioaddr + INTEL_IDLELTR);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
intel_ltr_set(struct device * dev,s32 val)811*4882a593Smuzhiyun static void intel_ltr_set(struct device *dev, s32 val)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
814*4882a593Smuzhiyun struct sdhci_pci_slot *slot = chip->slots[0];
815*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
816*4882a593Smuzhiyun struct sdhci_host *host = slot->host;
817*4882a593Smuzhiyun u32 ltr;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun pm_runtime_get_sync(dev);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /*
822*4882a593Smuzhiyun * Program latency tolerance (LTR) accordingly what has been asked
823*4882a593Smuzhiyun * by the PM QoS layer or disable it in case we were passed
824*4882a593Smuzhiyun * negative value or PM_QOS_LATENCY_ANY.
825*4882a593Smuzhiyun */
826*4882a593Smuzhiyun ltr = readl(host->ioaddr + INTEL_ACTIVELTR);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (val == PM_QOS_LATENCY_ANY || val < 0) {
829*4882a593Smuzhiyun ltr &= ~INTEL_LTR_REQ;
830*4882a593Smuzhiyun } else {
831*4882a593Smuzhiyun ltr |= INTEL_LTR_REQ;
832*4882a593Smuzhiyun ltr &= ~INTEL_LTR_SCALE_MASK;
833*4882a593Smuzhiyun ltr &= ~INTEL_LTR_VALUE_MASK;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun if (val > INTEL_LTR_VALUE_MASK) {
836*4882a593Smuzhiyun val >>= 5;
837*4882a593Smuzhiyun if (val > INTEL_LTR_VALUE_MASK)
838*4882a593Smuzhiyun val = INTEL_LTR_VALUE_MASK;
839*4882a593Smuzhiyun ltr |= INTEL_LTR_SCALE_32US | val;
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun ltr |= INTEL_LTR_SCALE_1US | val;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (ltr == intel_host->active_ltr)
846*4882a593Smuzhiyun goto out;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun writel(ltr, host->ioaddr + INTEL_ACTIVELTR);
849*4882a593Smuzhiyun writel(ltr, host->ioaddr + INTEL_IDLELTR);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Cache the values into lpss structure */
852*4882a593Smuzhiyun intel_cache_ltr(slot);
853*4882a593Smuzhiyun out:
854*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
intel_use_ltr(struct sdhci_pci_chip * chip)857*4882a593Smuzhiyun static bool intel_use_ltr(struct sdhci_pci_chip *chip)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun switch (chip->pdev->device) {
860*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BYT_EMMC:
861*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BYT_EMMC2:
862*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BYT_SDIO:
863*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BYT_SD:
864*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BSW_EMMC:
865*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BSW_SDIO:
866*4882a593Smuzhiyun case PCI_DEVICE_ID_INTEL_BSW_SD:
867*4882a593Smuzhiyun return false;
868*4882a593Smuzhiyun default:
869*4882a593Smuzhiyun return true;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
intel_ltr_expose(struct sdhci_pci_chip * chip)873*4882a593Smuzhiyun static void intel_ltr_expose(struct sdhci_pci_chip *chip)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct device *dev = &chip->pdev->dev;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (!intel_use_ltr(chip))
878*4882a593Smuzhiyun return;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun dev->power.set_latency_tolerance = intel_ltr_set;
881*4882a593Smuzhiyun dev_pm_qos_expose_latency_tolerance(dev);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
intel_ltr_hide(struct sdhci_pci_chip * chip)884*4882a593Smuzhiyun static void intel_ltr_hide(struct sdhci_pci_chip *chip)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct device *dev = &chip->pdev->dev;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (!intel_use_ltr(chip))
889*4882a593Smuzhiyun return;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun dev_pm_qos_hide_latency_tolerance(dev);
892*4882a593Smuzhiyun dev->power.set_latency_tolerance = NULL;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
byt_probe_slot(struct sdhci_pci_slot * slot)895*4882a593Smuzhiyun static void byt_probe_slot(struct sdhci_pci_slot *slot)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
898*4882a593Smuzhiyun struct device *dev = &slot->chip->pdev->dev;
899*4882a593Smuzhiyun struct mmc_host *mmc = slot->host->mmc;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun byt_read_dsm(slot);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun byt_ocp_setting(slot->chip->pdev);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ops->execute_tuning = intel_execute_tuning;
906*4882a593Smuzhiyun ops->start_signal_voltage_switch = intel_start_signal_voltage_switch;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun device_property_read_u32(dev, "max-frequency", &mmc->f_max);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (!mmc->slotno) {
911*4882a593Smuzhiyun slot->chip->slots[mmc->slotno] = slot;
912*4882a593Smuzhiyun intel_ltr_expose(slot->chip);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
byt_add_debugfs(struct sdhci_pci_slot * slot)916*4882a593Smuzhiyun static void byt_add_debugfs(struct sdhci_pci_slot *slot)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
919*4882a593Smuzhiyun struct mmc_host *mmc = slot->host->mmc;
920*4882a593Smuzhiyun struct dentry *dir = mmc->debugfs_root;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!intel_use_ltr(slot->chip))
923*4882a593Smuzhiyun return;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun debugfs_create_x32("active_ltr", 0444, dir, &intel_host->active_ltr);
926*4882a593Smuzhiyun debugfs_create_x32("idle_ltr", 0444, dir, &intel_host->idle_ltr);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun intel_cache_ltr(slot);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
byt_add_host(struct sdhci_pci_slot * slot)931*4882a593Smuzhiyun static int byt_add_host(struct sdhci_pci_slot *slot)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun int ret = sdhci_add_host(slot->host);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun if (!ret)
936*4882a593Smuzhiyun byt_add_debugfs(slot);
937*4882a593Smuzhiyun return ret;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
byt_remove_slot(struct sdhci_pci_slot * slot,int dead)940*4882a593Smuzhiyun static void byt_remove_slot(struct sdhci_pci_slot *slot, int dead)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun struct mmc_host *mmc = slot->host->mmc;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (!mmc->slotno)
945*4882a593Smuzhiyun intel_ltr_hide(slot->chip);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
byt_emmc_probe_slot(struct sdhci_pci_slot * slot)948*4882a593Smuzhiyun static int byt_emmc_probe_slot(struct sdhci_pci_slot *slot)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun byt_probe_slot(slot);
951*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE |
952*4882a593Smuzhiyun MMC_CAP_HW_RESET | MMC_CAP_1_8V_DDR |
953*4882a593Smuzhiyun MMC_CAP_CMD_DURING_TFR |
954*4882a593Smuzhiyun MMC_CAP_WAIT_WHILE_BUSY;
955*4882a593Smuzhiyun slot->hw_reset = sdhci_pci_int_hw_reset;
956*4882a593Smuzhiyun if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BSW_EMMC)
957*4882a593Smuzhiyun slot->host->timeout_clk = 1000; /* 1000 kHz i.e. 1 MHz */
958*4882a593Smuzhiyun slot->host->mmc_host_ops.select_drive_strength =
959*4882a593Smuzhiyun intel_select_drive_strength;
960*4882a593Smuzhiyun return 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
glk_broken_cqhci(struct sdhci_pci_slot * slot)963*4882a593Smuzhiyun static bool glk_broken_cqhci(struct sdhci_pci_slot *slot)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun return slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
966*4882a593Smuzhiyun (dmi_match(DMI_BIOS_VENDOR, "LENOVO") ||
967*4882a593Smuzhiyun dmi_match(DMI_SYS_VENDOR, "IRBIS"));
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
jsl_broken_hs400es(struct sdhci_pci_slot * slot)970*4882a593Smuzhiyun static bool jsl_broken_hs400es(struct sdhci_pci_slot *slot)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun return slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_JSL_EMMC &&
973*4882a593Smuzhiyun dmi_match(DMI_BIOS_VENDOR, "ASUSTeK COMPUTER INC.");
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
glk_emmc_probe_slot(struct sdhci_pci_slot * slot)976*4882a593Smuzhiyun static int glk_emmc_probe_slot(struct sdhci_pci_slot *slot)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun int ret = byt_emmc_probe_slot(slot);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (!glk_broken_cqhci(slot))
981*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_CQE;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (slot->chip->pdev->device != PCI_DEVICE_ID_INTEL_GLK_EMMC) {
984*4882a593Smuzhiyun if (!jsl_broken_hs400es(slot)) {
985*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_HS400_ES;
986*4882a593Smuzhiyun slot->host->mmc_host_ops.hs400_enhanced_strobe =
987*4882a593Smuzhiyun intel_hs400_enhanced_strobe;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_CQE_DCMD;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return ret;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun static const struct cqhci_host_ops glk_cqhci_ops = {
996*4882a593Smuzhiyun .enable = sdhci_cqe_enable,
997*4882a593Smuzhiyun .disable = sdhci_cqe_disable,
998*4882a593Smuzhiyun .dumpregs = sdhci_pci_dumpregs,
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun
glk_emmc_add_host(struct sdhci_pci_slot * slot)1001*4882a593Smuzhiyun static int glk_emmc_add_host(struct sdhci_pci_slot *slot)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct device *dev = &slot->chip->pdev->dev;
1004*4882a593Smuzhiyun struct sdhci_host *host = slot->host;
1005*4882a593Smuzhiyun struct cqhci_host *cq_host;
1006*4882a593Smuzhiyun bool dma64;
1007*4882a593Smuzhiyun int ret;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun ret = sdhci_setup_host(host);
1010*4882a593Smuzhiyun if (ret)
1011*4882a593Smuzhiyun return ret;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun cq_host = devm_kzalloc(dev, sizeof(*cq_host), GFP_KERNEL);
1014*4882a593Smuzhiyun if (!cq_host) {
1015*4882a593Smuzhiyun ret = -ENOMEM;
1016*4882a593Smuzhiyun goto cleanup;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun cq_host->mmio = host->ioaddr + 0x200;
1020*4882a593Smuzhiyun cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
1021*4882a593Smuzhiyun cq_host->ops = &glk_cqhci_ops;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun dma64 = host->flags & SDHCI_USE_64_BIT_DMA;
1024*4882a593Smuzhiyun if (dma64)
1025*4882a593Smuzhiyun cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun ret = cqhci_init(cq_host, host->mmc, dma64);
1028*4882a593Smuzhiyun if (ret)
1029*4882a593Smuzhiyun goto cleanup;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ret = __sdhci_add_host(host);
1032*4882a593Smuzhiyun if (ret)
1033*4882a593Smuzhiyun goto cleanup;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun byt_add_debugfs(slot);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun return 0;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun cleanup:
1040*4882a593Smuzhiyun sdhci_cleanup_host(host);
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun #ifdef CONFIG_PM
1045*4882a593Smuzhiyun #define GLK_RX_CTRL1 0x834
1046*4882a593Smuzhiyun #define GLK_TUN_VAL 0x840
1047*4882a593Smuzhiyun #define GLK_PATH_PLL GENMASK(13, 8)
1048*4882a593Smuzhiyun #define GLK_DLY GENMASK(6, 0)
1049*4882a593Smuzhiyun /* Workaround firmware failing to restore the tuning value */
glk_rpm_retune_wa(struct sdhci_pci_chip * chip,bool susp)1050*4882a593Smuzhiyun static void glk_rpm_retune_wa(struct sdhci_pci_chip *chip, bool susp)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct sdhci_pci_slot *slot = chip->slots[0];
1053*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
1054*4882a593Smuzhiyun struct sdhci_host *host = slot->host;
1055*4882a593Smuzhiyun u32 glk_rx_ctrl1;
1056*4882a593Smuzhiyun u32 glk_tun_val;
1057*4882a593Smuzhiyun u32 dly;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (intel_host->rpm_retune_ok || !mmc_can_retune(host->mmc))
1060*4882a593Smuzhiyun return;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun glk_rx_ctrl1 = sdhci_readl(host, GLK_RX_CTRL1);
1063*4882a593Smuzhiyun glk_tun_val = sdhci_readl(host, GLK_TUN_VAL);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (susp) {
1066*4882a593Smuzhiyun intel_host->glk_rx_ctrl1 = glk_rx_ctrl1;
1067*4882a593Smuzhiyun intel_host->glk_tun_val = glk_tun_val;
1068*4882a593Smuzhiyun return;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun if (!intel_host->glk_tun_val)
1072*4882a593Smuzhiyun return;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (glk_rx_ctrl1 != intel_host->glk_rx_ctrl1) {
1075*4882a593Smuzhiyun intel_host->rpm_retune_ok = true;
1076*4882a593Smuzhiyun return;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun dly = FIELD_PREP(GLK_DLY, FIELD_GET(GLK_PATH_PLL, glk_rx_ctrl1) +
1080*4882a593Smuzhiyun (intel_host->glk_tun_val << 1));
1081*4882a593Smuzhiyun if (dly == FIELD_GET(GLK_DLY, glk_rx_ctrl1))
1082*4882a593Smuzhiyun return;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun glk_rx_ctrl1 = (glk_rx_ctrl1 & ~GLK_DLY) | dly;
1085*4882a593Smuzhiyun sdhci_writel(host, glk_rx_ctrl1, GLK_RX_CTRL1);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun intel_host->rpm_retune_ok = true;
1088*4882a593Smuzhiyun chip->rpm_retune = true;
1089*4882a593Smuzhiyun mmc_retune_needed(host->mmc);
1090*4882a593Smuzhiyun pr_info("%s: Requiring re-tune after rpm resume", mmc_hostname(host->mmc));
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
glk_rpm_retune_chk(struct sdhci_pci_chip * chip,bool susp)1093*4882a593Smuzhiyun static void glk_rpm_retune_chk(struct sdhci_pci_chip *chip, bool susp)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun if (chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
1096*4882a593Smuzhiyun !chip->rpm_retune)
1097*4882a593Smuzhiyun glk_rpm_retune_wa(chip, susp);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
glk_runtime_suspend(struct sdhci_pci_chip * chip)1100*4882a593Smuzhiyun static int glk_runtime_suspend(struct sdhci_pci_chip *chip)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun glk_rpm_retune_chk(chip, true);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun return sdhci_cqhci_runtime_suspend(chip);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
glk_runtime_resume(struct sdhci_pci_chip * chip)1107*4882a593Smuzhiyun static int glk_runtime_resume(struct sdhci_pci_chip *chip)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun glk_rpm_retune_chk(chip, false);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun return sdhci_cqhci_runtime_resume(chip);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun #endif
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun #ifdef CONFIG_ACPI
ni_set_max_freq(struct sdhci_pci_slot * slot)1116*4882a593Smuzhiyun static int ni_set_max_freq(struct sdhci_pci_slot *slot)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun acpi_status status;
1119*4882a593Smuzhiyun unsigned long long max_freq;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun status = acpi_evaluate_integer(ACPI_HANDLE(&slot->chip->pdev->dev),
1122*4882a593Smuzhiyun "MXFQ", NULL, &max_freq);
1123*4882a593Smuzhiyun if (ACPI_FAILURE(status)) {
1124*4882a593Smuzhiyun dev_err(&slot->chip->pdev->dev,
1125*4882a593Smuzhiyun "MXFQ not found in acpi table\n");
1126*4882a593Smuzhiyun return -EINVAL;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun slot->host->mmc->f_max = max_freq * 1000000;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun return 0;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun #else
ni_set_max_freq(struct sdhci_pci_slot * slot)1134*4882a593Smuzhiyun static inline int ni_set_max_freq(struct sdhci_pci_slot *slot)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun return 0;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun #endif
1139*4882a593Smuzhiyun
ni_byt_sdio_probe_slot(struct sdhci_pci_slot * slot)1140*4882a593Smuzhiyun static int ni_byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun int err;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun byt_probe_slot(slot);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun err = ni_set_max_freq(slot);
1147*4882a593Smuzhiyun if (err)
1148*4882a593Smuzhiyun return err;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
1151*4882a593Smuzhiyun MMC_CAP_WAIT_WHILE_BUSY;
1152*4882a593Smuzhiyun return 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
byt_sdio_probe_slot(struct sdhci_pci_slot * slot)1155*4882a593Smuzhiyun static int byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun byt_probe_slot(slot);
1158*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
1159*4882a593Smuzhiyun MMC_CAP_WAIT_WHILE_BUSY;
1160*4882a593Smuzhiyun return 0;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
byt_needs_pwr_off(struct sdhci_pci_slot * slot)1163*4882a593Smuzhiyun static void byt_needs_pwr_off(struct sdhci_pci_slot *slot)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun struct intel_host *intel_host = sdhci_pci_priv(slot);
1166*4882a593Smuzhiyun u8 reg = sdhci_readb(slot->host, SDHCI_POWER_CONTROL);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun intel_host->needs_pwr_off = reg & SDHCI_POWER_ON;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
byt_sd_probe_slot(struct sdhci_pci_slot * slot)1171*4882a593Smuzhiyun static int byt_sd_probe_slot(struct sdhci_pci_slot *slot)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun byt_probe_slot(slot);
1174*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY |
1175*4882a593Smuzhiyun MMC_CAP_AGGRESSIVE_PM | MMC_CAP_CD_WAKE;
1176*4882a593Smuzhiyun slot->cd_idx = 0;
1177*4882a593Smuzhiyun slot->cd_override_level = true;
1178*4882a593Smuzhiyun if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXT_SD ||
1179*4882a593Smuzhiyun slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXTM_SD ||
1180*4882a593Smuzhiyun slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_APL_SD ||
1181*4882a593Smuzhiyun slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_SD)
1182*4882a593Smuzhiyun slot->host->mmc_host_ops.get_cd = bxt_get_cd;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (slot->chip->pdev->subsystem_vendor == PCI_VENDOR_ID_NI &&
1185*4882a593Smuzhiyun slot->chip->pdev->subsystem_device == PCI_SUBDEVICE_ID_NI_78E3)
1186*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_AVOID_3_3V;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun byt_needs_pwr_off(slot);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun return 0;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1194*4882a593Smuzhiyun
byt_resume(struct sdhci_pci_chip * chip)1195*4882a593Smuzhiyun static int byt_resume(struct sdhci_pci_chip *chip)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun byt_ocp_setting(chip->pdev);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun return sdhci_pci_resume_host(chip);
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun #endif
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun #ifdef CONFIG_PM
1205*4882a593Smuzhiyun
byt_runtime_resume(struct sdhci_pci_chip * chip)1206*4882a593Smuzhiyun static int byt_runtime_resume(struct sdhci_pci_chip *chip)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun byt_ocp_setting(chip->pdev);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return sdhci_pci_runtime_resume_host(chip);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun #endif
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_byt_emmc = {
1216*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1217*4882a593Smuzhiyun .resume = byt_resume,
1218*4882a593Smuzhiyun #endif
1219*4882a593Smuzhiyun #ifdef CONFIG_PM
1220*4882a593Smuzhiyun .runtime_resume = byt_runtime_resume,
1221*4882a593Smuzhiyun #endif
1222*4882a593Smuzhiyun .allow_runtime_pm = true,
1223*4882a593Smuzhiyun .probe_slot = byt_emmc_probe_slot,
1224*4882a593Smuzhiyun .add_host = byt_add_host,
1225*4882a593Smuzhiyun .remove_slot = byt_remove_slot,
1226*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1227*4882a593Smuzhiyun SDHCI_QUIRK_NO_LED,
1228*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1229*4882a593Smuzhiyun SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
1230*4882a593Smuzhiyun SDHCI_QUIRK2_STOP_WITH_TC,
1231*4882a593Smuzhiyun .ops = &sdhci_intel_byt_ops,
1232*4882a593Smuzhiyun .priv_size = sizeof(struct intel_host),
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_glk_emmc = {
1236*4882a593Smuzhiyun .allow_runtime_pm = true,
1237*4882a593Smuzhiyun .probe_slot = glk_emmc_probe_slot,
1238*4882a593Smuzhiyun .add_host = glk_emmc_add_host,
1239*4882a593Smuzhiyun .remove_slot = byt_remove_slot,
1240*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1241*4882a593Smuzhiyun .suspend = sdhci_cqhci_suspend,
1242*4882a593Smuzhiyun .resume = sdhci_cqhci_resume,
1243*4882a593Smuzhiyun #endif
1244*4882a593Smuzhiyun #ifdef CONFIG_PM
1245*4882a593Smuzhiyun .runtime_suspend = glk_runtime_suspend,
1246*4882a593Smuzhiyun .runtime_resume = glk_runtime_resume,
1247*4882a593Smuzhiyun #endif
1248*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1249*4882a593Smuzhiyun SDHCI_QUIRK_NO_LED,
1250*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1251*4882a593Smuzhiyun SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
1252*4882a593Smuzhiyun SDHCI_QUIRK2_STOP_WITH_TC,
1253*4882a593Smuzhiyun .ops = &sdhci_intel_glk_ops,
1254*4882a593Smuzhiyun .priv_size = sizeof(struct intel_host),
1255*4882a593Smuzhiyun };
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_ni_byt_sdio = {
1258*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1259*4882a593Smuzhiyun .resume = byt_resume,
1260*4882a593Smuzhiyun #endif
1261*4882a593Smuzhiyun #ifdef CONFIG_PM
1262*4882a593Smuzhiyun .runtime_resume = byt_runtime_resume,
1263*4882a593Smuzhiyun #endif
1264*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1265*4882a593Smuzhiyun SDHCI_QUIRK_NO_LED,
1266*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON |
1267*4882a593Smuzhiyun SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1268*4882a593Smuzhiyun .allow_runtime_pm = true,
1269*4882a593Smuzhiyun .probe_slot = ni_byt_sdio_probe_slot,
1270*4882a593Smuzhiyun .add_host = byt_add_host,
1271*4882a593Smuzhiyun .remove_slot = byt_remove_slot,
1272*4882a593Smuzhiyun .ops = &sdhci_intel_byt_ops,
1273*4882a593Smuzhiyun .priv_size = sizeof(struct intel_host),
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_byt_sdio = {
1277*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1278*4882a593Smuzhiyun .resume = byt_resume,
1279*4882a593Smuzhiyun #endif
1280*4882a593Smuzhiyun #ifdef CONFIG_PM
1281*4882a593Smuzhiyun .runtime_resume = byt_runtime_resume,
1282*4882a593Smuzhiyun #endif
1283*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1284*4882a593Smuzhiyun SDHCI_QUIRK_NO_LED,
1285*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_HOST_OFF_CARD_ON |
1286*4882a593Smuzhiyun SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1287*4882a593Smuzhiyun .allow_runtime_pm = true,
1288*4882a593Smuzhiyun .probe_slot = byt_sdio_probe_slot,
1289*4882a593Smuzhiyun .add_host = byt_add_host,
1290*4882a593Smuzhiyun .remove_slot = byt_remove_slot,
1291*4882a593Smuzhiyun .ops = &sdhci_intel_byt_ops,
1292*4882a593Smuzhiyun .priv_size = sizeof(struct intel_host),
1293*4882a593Smuzhiyun };
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_byt_sd = {
1296*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1297*4882a593Smuzhiyun .resume = byt_resume,
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun #ifdef CONFIG_PM
1300*4882a593Smuzhiyun .runtime_resume = byt_runtime_resume,
1301*4882a593Smuzhiyun #endif
1302*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1303*4882a593Smuzhiyun SDHCI_QUIRK_NO_LED,
1304*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON |
1305*4882a593Smuzhiyun SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1306*4882a593Smuzhiyun SDHCI_QUIRK2_STOP_WITH_TC,
1307*4882a593Smuzhiyun .allow_runtime_pm = true,
1308*4882a593Smuzhiyun .own_cd_for_runtime_pm = true,
1309*4882a593Smuzhiyun .probe_slot = byt_sd_probe_slot,
1310*4882a593Smuzhiyun .add_host = byt_add_host,
1311*4882a593Smuzhiyun .remove_slot = byt_remove_slot,
1312*4882a593Smuzhiyun .ops = &sdhci_intel_byt_ops,
1313*4882a593Smuzhiyun .priv_size = sizeof(struct intel_host),
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /* Define Host controllers for Intel Merrifield platform */
1317*4882a593Smuzhiyun #define INTEL_MRFLD_EMMC_0 0
1318*4882a593Smuzhiyun #define INTEL_MRFLD_EMMC_1 1
1319*4882a593Smuzhiyun #define INTEL_MRFLD_SD 2
1320*4882a593Smuzhiyun #define INTEL_MRFLD_SDIO 3
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun #ifdef CONFIG_ACPI
intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot * slot)1323*4882a593Smuzhiyun static void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct acpi_device *device, *child;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun device = ACPI_COMPANION(&slot->chip->pdev->dev);
1328*4882a593Smuzhiyun if (!device)
1329*4882a593Smuzhiyun return;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun acpi_device_fix_up_power(device);
1332*4882a593Smuzhiyun list_for_each_entry(child, &device->children, node)
1333*4882a593Smuzhiyun if (child->status.present && child->status.enabled)
1334*4882a593Smuzhiyun acpi_device_fix_up_power(child);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun #else
intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot * slot)1337*4882a593Smuzhiyun static inline void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot) {}
1338*4882a593Smuzhiyun #endif
1339*4882a593Smuzhiyun
intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot * slot)1340*4882a593Smuzhiyun static int intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot *slot)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun unsigned int func = PCI_FUNC(slot->chip->pdev->devfn);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun switch (func) {
1345*4882a593Smuzhiyun case INTEL_MRFLD_EMMC_0:
1346*4882a593Smuzhiyun case INTEL_MRFLD_EMMC_1:
1347*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
1348*4882a593Smuzhiyun MMC_CAP_8_BIT_DATA |
1349*4882a593Smuzhiyun MMC_CAP_1_8V_DDR;
1350*4882a593Smuzhiyun break;
1351*4882a593Smuzhiyun case INTEL_MRFLD_SD:
1352*4882a593Smuzhiyun slot->host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1353*4882a593Smuzhiyun break;
1354*4882a593Smuzhiyun case INTEL_MRFLD_SDIO:
1355*4882a593Smuzhiyun /* Advertise 2.0v for compatibility with the SDIO card's OCR */
1356*4882a593Smuzhiyun slot->host->ocr_mask = MMC_VDD_20_21 | MMC_VDD_165_195;
1357*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
1358*4882a593Smuzhiyun MMC_CAP_POWER_OFF_CARD;
1359*4882a593Smuzhiyun break;
1360*4882a593Smuzhiyun default:
1361*4882a593Smuzhiyun return -ENODEV;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun intel_mrfld_mmc_fix_up_power_slot(slot);
1365*4882a593Smuzhiyun return 0;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_intel_mrfld_mmc = {
1369*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
1370*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_BROKEN_HS200 |
1371*4882a593Smuzhiyun SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1372*4882a593Smuzhiyun .allow_runtime_pm = true,
1373*4882a593Smuzhiyun .probe_slot = intel_mrfld_mmc_probe_slot,
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun
jmicron_pmos(struct sdhci_pci_chip * chip,int on)1376*4882a593Smuzhiyun static int jmicron_pmos(struct sdhci_pci_chip *chip, int on)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun u8 scratch;
1379*4882a593Smuzhiyun int ret;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun ret = pci_read_config_byte(chip->pdev, 0xAE, &scratch);
1382*4882a593Smuzhiyun if (ret)
1383*4882a593Smuzhiyun return ret;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /*
1386*4882a593Smuzhiyun * Turn PMOS on [bit 0], set over current detection to 2.4 V
1387*4882a593Smuzhiyun * [bit 1:2] and enable over current debouncing [bit 6].
1388*4882a593Smuzhiyun */
1389*4882a593Smuzhiyun if (on)
1390*4882a593Smuzhiyun scratch |= 0x47;
1391*4882a593Smuzhiyun else
1392*4882a593Smuzhiyun scratch &= ~0x47;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun return pci_write_config_byte(chip->pdev, 0xAE, scratch);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
jmicron_probe(struct sdhci_pci_chip * chip)1397*4882a593Smuzhiyun static int jmicron_probe(struct sdhci_pci_chip *chip)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun int ret;
1400*4882a593Smuzhiyun u16 mmcdev = 0;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun if (chip->pdev->revision == 0) {
1403*4882a593Smuzhiyun chip->quirks |= SDHCI_QUIRK_32BIT_DMA_ADDR |
1404*4882a593Smuzhiyun SDHCI_QUIRK_32BIT_DMA_SIZE |
1405*4882a593Smuzhiyun SDHCI_QUIRK_32BIT_ADMA_SIZE |
1406*4882a593Smuzhiyun SDHCI_QUIRK_RESET_AFTER_REQUEST |
1407*4882a593Smuzhiyun SDHCI_QUIRK_BROKEN_SMALL_PIO;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /*
1411*4882a593Smuzhiyun * JMicron chips can have two interfaces to the same hardware
1412*4882a593Smuzhiyun * in order to work around limitations in Microsoft's driver.
1413*4882a593Smuzhiyun * We need to make sure we only bind to one of them.
1414*4882a593Smuzhiyun *
1415*4882a593Smuzhiyun * This code assumes two things:
1416*4882a593Smuzhiyun *
1417*4882a593Smuzhiyun * 1. The PCI code adds subfunctions in order.
1418*4882a593Smuzhiyun *
1419*4882a593Smuzhiyun * 2. The MMC interface has a lower subfunction number
1420*4882a593Smuzhiyun * than the SD interface.
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_SD)
1423*4882a593Smuzhiyun mmcdev = PCI_DEVICE_ID_JMICRON_JMB38X_MMC;
1424*4882a593Smuzhiyun else if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD)
1425*4882a593Smuzhiyun mmcdev = PCI_DEVICE_ID_JMICRON_JMB388_ESD;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (mmcdev) {
1428*4882a593Smuzhiyun struct pci_dev *sd_dev;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun sd_dev = NULL;
1431*4882a593Smuzhiyun while ((sd_dev = pci_get_device(PCI_VENDOR_ID_JMICRON,
1432*4882a593Smuzhiyun mmcdev, sd_dev)) != NULL) {
1433*4882a593Smuzhiyun if ((PCI_SLOT(chip->pdev->devfn) ==
1434*4882a593Smuzhiyun PCI_SLOT(sd_dev->devfn)) &&
1435*4882a593Smuzhiyun (chip->pdev->bus == sd_dev->bus))
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun if (sd_dev) {
1440*4882a593Smuzhiyun pci_dev_put(sd_dev);
1441*4882a593Smuzhiyun dev_info(&chip->pdev->dev, "Refusing to bind to "
1442*4882a593Smuzhiyun "secondary interface.\n");
1443*4882a593Smuzhiyun return -ENODEV;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /*
1448*4882a593Smuzhiyun * JMicron chips need a bit of a nudge to enable the power
1449*4882a593Smuzhiyun * output pins.
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun ret = jmicron_pmos(chip, 1);
1452*4882a593Smuzhiyun if (ret) {
1453*4882a593Smuzhiyun dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1454*4882a593Smuzhiyun return ret;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* quirk for unsable RO-detection on JM388 chips */
1458*4882a593Smuzhiyun if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD ||
1459*4882a593Smuzhiyun chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1460*4882a593Smuzhiyun chip->quirks |= SDHCI_QUIRK_UNSTABLE_RO_DETECT;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun return 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
jmicron_enable_mmc(struct sdhci_host * host,int on)1465*4882a593Smuzhiyun static void jmicron_enable_mmc(struct sdhci_host *host, int on)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun u8 scratch;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun scratch = readb(host->ioaddr + 0xC0);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (on)
1472*4882a593Smuzhiyun scratch |= 0x01;
1473*4882a593Smuzhiyun else
1474*4882a593Smuzhiyun scratch &= ~0x01;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun writeb(scratch, host->ioaddr + 0xC0);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
jmicron_probe_slot(struct sdhci_pci_slot * slot)1479*4882a593Smuzhiyun static int jmicron_probe_slot(struct sdhci_pci_slot *slot)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun if (slot->chip->pdev->revision == 0) {
1482*4882a593Smuzhiyun u16 version;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun version = readl(slot->host->ioaddr + SDHCI_HOST_VERSION);
1485*4882a593Smuzhiyun version = (version & SDHCI_VENDOR_VER_MASK) >>
1486*4882a593Smuzhiyun SDHCI_VENDOR_VER_SHIFT;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /*
1489*4882a593Smuzhiyun * Older versions of the chip have lots of nasty glitches
1490*4882a593Smuzhiyun * in the ADMA engine. It's best just to avoid it
1491*4882a593Smuzhiyun * completely.
1492*4882a593Smuzhiyun */
1493*4882a593Smuzhiyun if (version < 0xAC)
1494*4882a593Smuzhiyun slot->host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /* JM388 MMC doesn't support 1.8V while SD supports it */
1498*4882a593Smuzhiyun if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1499*4882a593Smuzhiyun slot->host->ocr_avail_sd = MMC_VDD_32_33 | MMC_VDD_33_34 |
1500*4882a593Smuzhiyun MMC_VDD_29_30 | MMC_VDD_30_31 |
1501*4882a593Smuzhiyun MMC_VDD_165_195; /* allow 1.8V */
1502*4882a593Smuzhiyun slot->host->ocr_avail_mmc = MMC_VDD_32_33 | MMC_VDD_33_34 |
1503*4882a593Smuzhiyun MMC_VDD_29_30 | MMC_VDD_30_31; /* no 1.8V for MMC */
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /*
1507*4882a593Smuzhiyun * The secondary interface requires a bit set to get the
1508*4882a593Smuzhiyun * interrupts.
1509*4882a593Smuzhiyun */
1510*4882a593Smuzhiyun if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1511*4882a593Smuzhiyun slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1512*4882a593Smuzhiyun jmicron_enable_mmc(slot->host, 1);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_BUS_WIDTH_TEST;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun return 0;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
jmicron_remove_slot(struct sdhci_pci_slot * slot,int dead)1519*4882a593Smuzhiyun static void jmicron_remove_slot(struct sdhci_pci_slot *slot, int dead)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun if (dead)
1522*4882a593Smuzhiyun return;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1525*4882a593Smuzhiyun slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1526*4882a593Smuzhiyun jmicron_enable_mmc(slot->host, 0);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
jmicron_suspend(struct sdhci_pci_chip * chip)1530*4882a593Smuzhiyun static int jmicron_suspend(struct sdhci_pci_chip *chip)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun int i, ret;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun ret = sdhci_pci_suspend_host(chip);
1535*4882a593Smuzhiyun if (ret)
1536*4882a593Smuzhiyun return ret;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1539*4882a593Smuzhiyun chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1540*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++)
1541*4882a593Smuzhiyun jmicron_enable_mmc(chip->slots[i]->host, 0);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun return 0;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
jmicron_resume(struct sdhci_pci_chip * chip)1547*4882a593Smuzhiyun static int jmicron_resume(struct sdhci_pci_chip *chip)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun int ret, i;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1552*4882a593Smuzhiyun chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1553*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++)
1554*4882a593Smuzhiyun jmicron_enable_mmc(chip->slots[i]->host, 1);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun ret = jmicron_pmos(chip, 1);
1558*4882a593Smuzhiyun if (ret) {
1559*4882a593Smuzhiyun dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1560*4882a593Smuzhiyun return ret;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun return sdhci_pci_resume_host(chip);
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun #endif
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_jmicron = {
1568*4882a593Smuzhiyun .probe = jmicron_probe,
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun .probe_slot = jmicron_probe_slot,
1571*4882a593Smuzhiyun .remove_slot = jmicron_remove_slot,
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1574*4882a593Smuzhiyun .suspend = jmicron_suspend,
1575*4882a593Smuzhiyun .resume = jmicron_resume,
1576*4882a593Smuzhiyun #endif
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun /* SysKonnect CardBus2SDIO extra registers */
1580*4882a593Smuzhiyun #define SYSKT_CTRL 0x200
1581*4882a593Smuzhiyun #define SYSKT_RDFIFO_STAT 0x204
1582*4882a593Smuzhiyun #define SYSKT_WRFIFO_STAT 0x208
1583*4882a593Smuzhiyun #define SYSKT_POWER_DATA 0x20c
1584*4882a593Smuzhiyun #define SYSKT_POWER_330 0xef
1585*4882a593Smuzhiyun #define SYSKT_POWER_300 0xf8
1586*4882a593Smuzhiyun #define SYSKT_POWER_184 0xcc
1587*4882a593Smuzhiyun #define SYSKT_POWER_CMD 0x20d
1588*4882a593Smuzhiyun #define SYSKT_POWER_START (1 << 7)
1589*4882a593Smuzhiyun #define SYSKT_POWER_STATUS 0x20e
1590*4882a593Smuzhiyun #define SYSKT_POWER_STATUS_OK (1 << 0)
1591*4882a593Smuzhiyun #define SYSKT_BOARD_REV 0x210
1592*4882a593Smuzhiyun #define SYSKT_CHIP_REV 0x211
1593*4882a593Smuzhiyun #define SYSKT_CONF_DATA 0x212
1594*4882a593Smuzhiyun #define SYSKT_CONF_DATA_1V8 (1 << 2)
1595*4882a593Smuzhiyun #define SYSKT_CONF_DATA_2V5 (1 << 1)
1596*4882a593Smuzhiyun #define SYSKT_CONF_DATA_3V3 (1 << 0)
1597*4882a593Smuzhiyun
syskt_probe(struct sdhci_pci_chip * chip)1598*4882a593Smuzhiyun static int syskt_probe(struct sdhci_pci_chip *chip)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun if ((chip->pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
1601*4882a593Smuzhiyun chip->pdev->class &= ~0x0000FF;
1602*4882a593Smuzhiyun chip->pdev->class |= PCI_SDHCI_IFDMA;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun return 0;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
syskt_probe_slot(struct sdhci_pci_slot * slot)1607*4882a593Smuzhiyun static int syskt_probe_slot(struct sdhci_pci_slot *slot)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun int tm, ps;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun u8 board_rev = readb(slot->host->ioaddr + SYSKT_BOARD_REV);
1612*4882a593Smuzhiyun u8 chip_rev = readb(slot->host->ioaddr + SYSKT_CHIP_REV);
1613*4882a593Smuzhiyun dev_info(&slot->chip->pdev->dev, "SysKonnect CardBus2SDIO, "
1614*4882a593Smuzhiyun "board rev %d.%d, chip rev %d.%d\n",
1615*4882a593Smuzhiyun board_rev >> 4, board_rev & 0xf,
1616*4882a593Smuzhiyun chip_rev >> 4, chip_rev & 0xf);
1617*4882a593Smuzhiyun if (chip_rev >= 0x20)
1618*4882a593Smuzhiyun slot->host->quirks |= SDHCI_QUIRK_FORCE_DMA;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun writeb(SYSKT_POWER_330, slot->host->ioaddr + SYSKT_POWER_DATA);
1621*4882a593Smuzhiyun writeb(SYSKT_POWER_START, slot->host->ioaddr + SYSKT_POWER_CMD);
1622*4882a593Smuzhiyun udelay(50);
1623*4882a593Smuzhiyun tm = 10; /* Wait max 1 ms */
1624*4882a593Smuzhiyun do {
1625*4882a593Smuzhiyun ps = readw(slot->host->ioaddr + SYSKT_POWER_STATUS);
1626*4882a593Smuzhiyun if (ps & SYSKT_POWER_STATUS_OK)
1627*4882a593Smuzhiyun break;
1628*4882a593Smuzhiyun udelay(100);
1629*4882a593Smuzhiyun } while (--tm);
1630*4882a593Smuzhiyun if (!tm) {
1631*4882a593Smuzhiyun dev_err(&slot->chip->pdev->dev,
1632*4882a593Smuzhiyun "power regulator never stabilized");
1633*4882a593Smuzhiyun writeb(0, slot->host->ioaddr + SYSKT_POWER_CMD);
1634*4882a593Smuzhiyun return -ENODEV;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_syskt = {
1641*4882a593Smuzhiyun .quirks = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
1642*4882a593Smuzhiyun .probe = syskt_probe,
1643*4882a593Smuzhiyun .probe_slot = syskt_probe_slot,
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun
via_probe(struct sdhci_pci_chip * chip)1646*4882a593Smuzhiyun static int via_probe(struct sdhci_pci_chip *chip)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun if (chip->pdev->revision == 0x10)
1649*4882a593Smuzhiyun chip->quirks |= SDHCI_QUIRK_DELAY_AFTER_POWER;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun return 0;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_via = {
1655*4882a593Smuzhiyun .probe = via_probe,
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun
rtsx_probe_slot(struct sdhci_pci_slot * slot)1658*4882a593Smuzhiyun static int rtsx_probe_slot(struct sdhci_pci_slot *slot)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun slot->host->mmc->caps2 |= MMC_CAP2_HS200;
1661*4882a593Smuzhiyun return 0;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_rtsx = {
1665*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1666*4882a593Smuzhiyun SDHCI_QUIRK2_BROKEN_64_BIT_DMA |
1667*4882a593Smuzhiyun SDHCI_QUIRK2_BROKEN_DDR50,
1668*4882a593Smuzhiyun .probe_slot = rtsx_probe_slot,
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /*AMD chipset generation*/
1672*4882a593Smuzhiyun enum amd_chipset_gen {
1673*4882a593Smuzhiyun AMD_CHIPSET_BEFORE_ML,
1674*4882a593Smuzhiyun AMD_CHIPSET_CZ,
1675*4882a593Smuzhiyun AMD_CHIPSET_NL,
1676*4882a593Smuzhiyun AMD_CHIPSET_UNKNOWN,
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /* AMD registers */
1680*4882a593Smuzhiyun #define AMD_SD_AUTO_PATTERN 0xB8
1681*4882a593Smuzhiyun #define AMD_MSLEEP_DURATION 4
1682*4882a593Smuzhiyun #define AMD_SD_MISC_CONTROL 0xD0
1683*4882a593Smuzhiyun #define AMD_MAX_TUNE_VALUE 0x0B
1684*4882a593Smuzhiyun #define AMD_AUTO_TUNE_SEL 0x10800
1685*4882a593Smuzhiyun #define AMD_FIFO_PTR 0x30
1686*4882a593Smuzhiyun #define AMD_BIT_MASK 0x1F
1687*4882a593Smuzhiyun
amd_tuning_reset(struct sdhci_host * host)1688*4882a593Smuzhiyun static void amd_tuning_reset(struct sdhci_host *host)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun unsigned int val;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1693*4882a593Smuzhiyun val |= SDHCI_CTRL_PRESET_VAL_ENABLE | SDHCI_CTRL_EXEC_TUNING;
1694*4882a593Smuzhiyun sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1697*4882a593Smuzhiyun val &= ~SDHCI_CTRL_EXEC_TUNING;
1698*4882a593Smuzhiyun sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
amd_config_tuning_phase(struct pci_dev * pdev,u8 phase)1701*4882a593Smuzhiyun static void amd_config_tuning_phase(struct pci_dev *pdev, u8 phase)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun unsigned int val;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun pci_read_config_dword(pdev, AMD_SD_AUTO_PATTERN, &val);
1706*4882a593Smuzhiyun val &= ~AMD_BIT_MASK;
1707*4882a593Smuzhiyun val |= (AMD_AUTO_TUNE_SEL | (phase << 1));
1708*4882a593Smuzhiyun pci_write_config_dword(pdev, AMD_SD_AUTO_PATTERN, val);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
amd_enable_manual_tuning(struct pci_dev * pdev)1711*4882a593Smuzhiyun static void amd_enable_manual_tuning(struct pci_dev *pdev)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun unsigned int val;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun pci_read_config_dword(pdev, AMD_SD_MISC_CONTROL, &val);
1716*4882a593Smuzhiyun val |= AMD_FIFO_PTR;
1717*4882a593Smuzhiyun pci_write_config_dword(pdev, AMD_SD_MISC_CONTROL, val);
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
amd_execute_tuning_hs200(struct sdhci_host * host,u32 opcode)1720*4882a593Smuzhiyun static int amd_execute_tuning_hs200(struct sdhci_host *host, u32 opcode)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
1723*4882a593Smuzhiyun struct pci_dev *pdev = slot->chip->pdev;
1724*4882a593Smuzhiyun u8 valid_win = 0;
1725*4882a593Smuzhiyun u8 valid_win_max = 0;
1726*4882a593Smuzhiyun u8 valid_win_end = 0;
1727*4882a593Smuzhiyun u8 ctrl, tune_around;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun amd_tuning_reset(host);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun for (tune_around = 0; tune_around < 12; tune_around++) {
1732*4882a593Smuzhiyun amd_config_tuning_phase(pdev, tune_around);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (mmc_send_tuning(host->mmc, opcode, NULL)) {
1735*4882a593Smuzhiyun valid_win = 0;
1736*4882a593Smuzhiyun msleep(AMD_MSLEEP_DURATION);
1737*4882a593Smuzhiyun ctrl = SDHCI_RESET_CMD | SDHCI_RESET_DATA;
1738*4882a593Smuzhiyun sdhci_writeb(host, ctrl, SDHCI_SOFTWARE_RESET);
1739*4882a593Smuzhiyun } else if (++valid_win > valid_win_max) {
1740*4882a593Smuzhiyun valid_win_max = valid_win;
1741*4882a593Smuzhiyun valid_win_end = tune_around;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun if (!valid_win_max) {
1746*4882a593Smuzhiyun dev_err(&pdev->dev, "no tuning point found\n");
1747*4882a593Smuzhiyun return -EIO;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun amd_config_tuning_phase(pdev, valid_win_end - valid_win_max / 2);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun amd_enable_manual_tuning(pdev);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun host->mmc->retune_period = 0;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun return 0;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
amd_execute_tuning(struct mmc_host * mmc,u32 opcode)1759*4882a593Smuzhiyun static int amd_execute_tuning(struct mmc_host *mmc, u32 opcode)
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /* AMD requires custom HS200 tuning */
1764*4882a593Smuzhiyun if (host->timing == MMC_TIMING_MMC_HS200)
1765*4882a593Smuzhiyun return amd_execute_tuning_hs200(host, opcode);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /* Otherwise perform standard SDHCI tuning */
1768*4882a593Smuzhiyun return sdhci_execute_tuning(mmc, opcode);
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
amd_probe_slot(struct sdhci_pci_slot * slot)1771*4882a593Smuzhiyun static int amd_probe_slot(struct sdhci_pci_slot *slot)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun ops->execute_tuning = amd_execute_tuning;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun return 0;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
amd_probe(struct sdhci_pci_chip * chip)1780*4882a593Smuzhiyun static int amd_probe(struct sdhci_pci_chip *chip)
1781*4882a593Smuzhiyun {
1782*4882a593Smuzhiyun struct pci_dev *smbus_dev;
1783*4882a593Smuzhiyun enum amd_chipset_gen gen;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1786*4882a593Smuzhiyun PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
1787*4882a593Smuzhiyun if (smbus_dev) {
1788*4882a593Smuzhiyun gen = AMD_CHIPSET_BEFORE_ML;
1789*4882a593Smuzhiyun } else {
1790*4882a593Smuzhiyun smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1791*4882a593Smuzhiyun PCI_DEVICE_ID_AMD_KERNCZ_SMBUS, NULL);
1792*4882a593Smuzhiyun if (smbus_dev) {
1793*4882a593Smuzhiyun if (smbus_dev->revision < 0x51)
1794*4882a593Smuzhiyun gen = AMD_CHIPSET_CZ;
1795*4882a593Smuzhiyun else
1796*4882a593Smuzhiyun gen = AMD_CHIPSET_NL;
1797*4882a593Smuzhiyun } else {
1798*4882a593Smuzhiyun gen = AMD_CHIPSET_UNKNOWN;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun pci_dev_put(smbus_dev);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (gen == AMD_CHIPSET_BEFORE_ML || gen == AMD_CHIPSET_CZ)
1805*4882a593Smuzhiyun chip->quirks2 |= SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun return 0;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun
sdhci_read_present_state(struct sdhci_host * host)1810*4882a593Smuzhiyun static u32 sdhci_read_present_state(struct sdhci_host *host)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun return sdhci_readl(host, SDHCI_PRESENT_STATE);
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
amd_sdhci_reset(struct sdhci_host * host,u8 mask)1815*4882a593Smuzhiyun static void amd_sdhci_reset(struct sdhci_host *host, u8 mask)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
1818*4882a593Smuzhiyun struct pci_dev *pdev = slot->chip->pdev;
1819*4882a593Smuzhiyun u32 present_state;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun /*
1822*4882a593Smuzhiyun * SDHC 0x7906 requires a hard reset to clear all internal state.
1823*4882a593Smuzhiyun * Otherwise it can get into a bad state where the DATA lines are always
1824*4882a593Smuzhiyun * read as zeros.
1825*4882a593Smuzhiyun */
1826*4882a593Smuzhiyun if (pdev->device == 0x7906 && (mask & SDHCI_RESET_ALL)) {
1827*4882a593Smuzhiyun pci_clear_master(pdev);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun pci_save_state(pdev);
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3cold);
1832*4882a593Smuzhiyun pr_debug("%s: power_state=%u\n", mmc_hostname(host->mmc),
1833*4882a593Smuzhiyun pdev->current_state);
1834*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun pci_restore_state(pdev);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun /*
1839*4882a593Smuzhiyun * SDHCI_RESET_ALL says the card detect logic should not be
1840*4882a593Smuzhiyun * reset, but since we need to reset the entire controller
1841*4882a593Smuzhiyun * we should wait until the card detect logic has stabilized.
1842*4882a593Smuzhiyun *
1843*4882a593Smuzhiyun * This normally takes about 40ms.
1844*4882a593Smuzhiyun */
1845*4882a593Smuzhiyun readx_poll_timeout(
1846*4882a593Smuzhiyun sdhci_read_present_state,
1847*4882a593Smuzhiyun host,
1848*4882a593Smuzhiyun present_state,
1849*4882a593Smuzhiyun present_state & SDHCI_CD_STABLE,
1850*4882a593Smuzhiyun 10000,
1851*4882a593Smuzhiyun 100000
1852*4882a593Smuzhiyun );
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun return sdhci_reset(host, mask);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun static const struct sdhci_ops amd_sdhci_pci_ops = {
1859*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
1860*4882a593Smuzhiyun .enable_dma = sdhci_pci_enable_dma,
1861*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
1862*4882a593Smuzhiyun .reset = amd_sdhci_reset,
1863*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
1864*4882a593Smuzhiyun };
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun static const struct sdhci_pci_fixes sdhci_amd = {
1867*4882a593Smuzhiyun .probe = amd_probe,
1868*4882a593Smuzhiyun .ops = &amd_sdhci_pci_ops,
1869*4882a593Smuzhiyun .probe_slot = amd_probe_slot,
1870*4882a593Smuzhiyun };
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun static const struct pci_device_id pci_ids[] = {
1873*4882a593Smuzhiyun SDHCI_PCI_DEVICE(RICOH, R5C822, ricoh),
1874*4882a593Smuzhiyun SDHCI_PCI_DEVICE(RICOH, R5C843, ricoh_mmc),
1875*4882a593Smuzhiyun SDHCI_PCI_DEVICE(RICOH, R5CE822, ricoh_mmc),
1876*4882a593Smuzhiyun SDHCI_PCI_DEVICE(RICOH, R5CE823, ricoh_mmc),
1877*4882a593Smuzhiyun SDHCI_PCI_DEVICE(ENE, CB712_SD, ene_712),
1878*4882a593Smuzhiyun SDHCI_PCI_DEVICE(ENE, CB712_SD_2, ene_712),
1879*4882a593Smuzhiyun SDHCI_PCI_DEVICE(ENE, CB714_SD, ene_714),
1880*4882a593Smuzhiyun SDHCI_PCI_DEVICE(ENE, CB714_SD_2, ene_714),
1881*4882a593Smuzhiyun SDHCI_PCI_DEVICE(MARVELL, 88ALP01_SD, cafe),
1882*4882a593Smuzhiyun SDHCI_PCI_DEVICE(JMICRON, JMB38X_SD, jmicron),
1883*4882a593Smuzhiyun SDHCI_PCI_DEVICE(JMICRON, JMB38X_MMC, jmicron),
1884*4882a593Smuzhiyun SDHCI_PCI_DEVICE(JMICRON, JMB388_SD, jmicron),
1885*4882a593Smuzhiyun SDHCI_PCI_DEVICE(JMICRON, JMB388_ESD, jmicron),
1886*4882a593Smuzhiyun SDHCI_PCI_DEVICE(SYSKONNECT, 8000, syskt),
1887*4882a593Smuzhiyun SDHCI_PCI_DEVICE(VIA, 95D0, via),
1888*4882a593Smuzhiyun SDHCI_PCI_DEVICE(REALTEK, 5250, rtsx),
1889*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, QRK_SD, intel_qrk),
1890*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MRST_SD0, intel_mrst_hc0),
1891*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MRST_SD1, intel_mrst_hc1_hc2),
1892*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MRST_SD2, intel_mrst_hc1_hc2),
1893*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MFD_SD, intel_mfd_sd),
1894*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MFD_SDIO1, intel_mfd_sdio),
1895*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MFD_SDIO2, intel_mfd_sdio),
1896*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MFD_EMMC0, intel_mfd_emmc),
1897*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MFD_EMMC1, intel_mfd_emmc),
1898*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, PCH_SDIO0, intel_pch_sdio),
1899*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, PCH_SDIO1, intel_pch_sdio),
1900*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BYT_EMMC, intel_byt_emmc),
1901*4882a593Smuzhiyun SDHCI_PCI_SUBDEVICE(INTEL, BYT_SDIO, NI, 7884, ni_byt_sdio),
1902*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BYT_SDIO, intel_byt_sdio),
1903*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BYT_SD, intel_byt_sd),
1904*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BYT_EMMC2, intel_byt_emmc),
1905*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BSW_EMMC, intel_byt_emmc),
1906*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BSW_SDIO, intel_byt_sdio),
1907*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BSW_SD, intel_byt_sd),
1908*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CLV_SDIO0, intel_mfd_sd),
1909*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CLV_SDIO1, intel_mfd_sdio),
1910*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CLV_SDIO2, intel_mfd_sdio),
1911*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CLV_EMMC0, intel_mfd_emmc),
1912*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CLV_EMMC1, intel_mfd_emmc),
1913*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, MRFLD_MMC, intel_mrfld_mmc),
1914*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, SPT_EMMC, intel_byt_emmc),
1915*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, SPT_SDIO, intel_byt_sdio),
1916*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, SPT_SD, intel_byt_sd),
1917*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, DNV_EMMC, intel_byt_emmc),
1918*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CDF_EMMC, intel_glk_emmc),
1919*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXT_EMMC, intel_byt_emmc),
1920*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXT_SDIO, intel_byt_sdio),
1921*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXT_SD, intel_byt_sd),
1922*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXTM_EMMC, intel_byt_emmc),
1923*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXTM_SDIO, intel_byt_sdio),
1924*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, BXTM_SD, intel_byt_sd),
1925*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, APL_EMMC, intel_byt_emmc),
1926*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, APL_SDIO, intel_byt_sdio),
1927*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, APL_SD, intel_byt_sd),
1928*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, GLK_EMMC, intel_glk_emmc),
1929*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, GLK_SDIO, intel_byt_sdio),
1930*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, GLK_SD, intel_byt_sd),
1931*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CNP_EMMC, intel_glk_emmc),
1932*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CNP_SD, intel_byt_sd),
1933*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CNPH_SD, intel_byt_sd),
1934*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, ICP_EMMC, intel_glk_emmc),
1935*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, ICP_SD, intel_byt_sd),
1936*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, EHL_EMMC, intel_glk_emmc),
1937*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, EHL_SD, intel_byt_sd),
1938*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CML_EMMC, intel_glk_emmc),
1939*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CML_SD, intel_byt_sd),
1940*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, CMLH_SD, intel_byt_sd),
1941*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, JSL_EMMC, intel_glk_emmc),
1942*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, JSL_SD, intel_byt_sd),
1943*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, LKF_EMMC, intel_glk_emmc),
1944*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, LKF_SD, intel_byt_sd),
1945*4882a593Smuzhiyun SDHCI_PCI_DEVICE(INTEL, ADL_EMMC, intel_glk_emmc),
1946*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, 8120, o2),
1947*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, 8220, o2),
1948*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, 8221, o2),
1949*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, 8320, o2),
1950*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, 8321, o2),
1951*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, FUJIN2, o2),
1952*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, SDS0, o2),
1953*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, SDS1, o2),
1954*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, SEABIRD0, o2),
1955*4882a593Smuzhiyun SDHCI_PCI_DEVICE(O2, SEABIRD1, o2),
1956*4882a593Smuzhiyun SDHCI_PCI_DEVICE(ARASAN, PHY_EMMC, arasan),
1957*4882a593Smuzhiyun SDHCI_PCI_DEVICE(SYNOPSYS, DWC_MSHC, snps),
1958*4882a593Smuzhiyun SDHCI_PCI_DEVICE(GLI, 9750, gl9750),
1959*4882a593Smuzhiyun SDHCI_PCI_DEVICE(GLI, 9755, gl9755),
1960*4882a593Smuzhiyun SDHCI_PCI_DEVICE(GLI, 9763E, gl9763e),
1961*4882a593Smuzhiyun SDHCI_PCI_DEVICE_CLASS(AMD, SYSTEM_SDHCI, PCI_CLASS_MASK, amd),
1962*4882a593Smuzhiyun /* Generic SD host controller */
1963*4882a593Smuzhiyun {PCI_DEVICE_CLASS(SYSTEM_SDHCI, PCI_CLASS_MASK)},
1964*4882a593Smuzhiyun { /* end: all zeroes */ },
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci_ids);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun /*****************************************************************************\
1970*4882a593Smuzhiyun * *
1971*4882a593Smuzhiyun * SDHCI core callbacks *
1972*4882a593Smuzhiyun * *
1973*4882a593Smuzhiyun \*****************************************************************************/
1974*4882a593Smuzhiyun
sdhci_pci_enable_dma(struct sdhci_host * host)1975*4882a593Smuzhiyun int sdhci_pci_enable_dma(struct sdhci_host *host)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
1978*4882a593Smuzhiyun struct pci_dev *pdev;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun slot = sdhci_priv(host);
1981*4882a593Smuzhiyun pdev = slot->chip->pdev;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (((pdev->class & 0xFFFF00) == (PCI_CLASS_SYSTEM_SDHCI << 8)) &&
1984*4882a593Smuzhiyun ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
1985*4882a593Smuzhiyun (host->flags & SDHCI_USE_SDMA)) {
1986*4882a593Smuzhiyun dev_warn(&pdev->dev, "Will use DMA mode even though HW "
1987*4882a593Smuzhiyun "doesn't fully claim to support it.\n");
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun pci_set_master(pdev);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
sdhci_pci_gpio_hw_reset(struct sdhci_host * host)1995*4882a593Smuzhiyun static void sdhci_pci_gpio_hw_reset(struct sdhci_host *host)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
1998*4882a593Smuzhiyun int rst_n_gpio = slot->rst_n_gpio;
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (!gpio_is_valid(rst_n_gpio))
2001*4882a593Smuzhiyun return;
2002*4882a593Smuzhiyun gpio_set_value_cansleep(rst_n_gpio, 0);
2003*4882a593Smuzhiyun /* For eMMC, minimum is 1us but give it 10us for good measure */
2004*4882a593Smuzhiyun udelay(10);
2005*4882a593Smuzhiyun gpio_set_value_cansleep(rst_n_gpio, 1);
2006*4882a593Smuzhiyun /* For eMMC, minimum is 200us but give it 300us for good measure */
2007*4882a593Smuzhiyun usleep_range(300, 1000);
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
sdhci_pci_hw_reset(struct sdhci_host * host)2010*4882a593Smuzhiyun static void sdhci_pci_hw_reset(struct sdhci_host *host)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun struct sdhci_pci_slot *slot = sdhci_priv(host);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if (slot->hw_reset)
2015*4882a593Smuzhiyun slot->hw_reset(host);
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun static const struct sdhci_ops sdhci_pci_ops = {
2019*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
2020*4882a593Smuzhiyun .enable_dma = sdhci_pci_enable_dma,
2021*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
2022*4882a593Smuzhiyun .reset = sdhci_reset,
2023*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
2024*4882a593Smuzhiyun .hw_reset = sdhci_pci_hw_reset,
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun /*****************************************************************************\
2028*4882a593Smuzhiyun * *
2029*4882a593Smuzhiyun * Suspend/resume *
2030*4882a593Smuzhiyun * *
2031*4882a593Smuzhiyun \*****************************************************************************/
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sdhci_pci_suspend(struct device * dev)2034*4882a593Smuzhiyun static int sdhci_pci_suspend(struct device *dev)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun if (!chip)
2039*4882a593Smuzhiyun return 0;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun if (chip->fixes && chip->fixes->suspend)
2042*4882a593Smuzhiyun return chip->fixes->suspend(chip);
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun return sdhci_pci_suspend_host(chip);
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun
sdhci_pci_resume(struct device * dev)2047*4882a593Smuzhiyun static int sdhci_pci_resume(struct device *dev)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun if (!chip)
2052*4882a593Smuzhiyun return 0;
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun if (chip->fixes && chip->fixes->resume)
2055*4882a593Smuzhiyun return chip->fixes->resume(chip);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun return sdhci_pci_resume_host(chip);
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun #endif
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun #ifdef CONFIG_PM
sdhci_pci_runtime_suspend(struct device * dev)2062*4882a593Smuzhiyun static int sdhci_pci_runtime_suspend(struct device *dev)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun if (!chip)
2067*4882a593Smuzhiyun return 0;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun if (chip->fixes && chip->fixes->runtime_suspend)
2070*4882a593Smuzhiyun return chip->fixes->runtime_suspend(chip);
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun return sdhci_pci_runtime_suspend_host(chip);
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun
sdhci_pci_runtime_resume(struct device * dev)2075*4882a593Smuzhiyun static int sdhci_pci_runtime_resume(struct device *dev)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun if (!chip)
2080*4882a593Smuzhiyun return 0;
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun if (chip->fixes && chip->fixes->runtime_resume)
2083*4882a593Smuzhiyun return chip->fixes->runtime_resume(chip);
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun return sdhci_pci_runtime_resume_host(chip);
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun #endif
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun static const struct dev_pm_ops sdhci_pci_pm_ops = {
2090*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(sdhci_pci_suspend, sdhci_pci_resume)
2091*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(sdhci_pci_runtime_suspend,
2092*4882a593Smuzhiyun sdhci_pci_runtime_resume, NULL)
2093*4882a593Smuzhiyun };
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun /*****************************************************************************\
2096*4882a593Smuzhiyun * *
2097*4882a593Smuzhiyun * Device probing/removal *
2098*4882a593Smuzhiyun * *
2099*4882a593Smuzhiyun \*****************************************************************************/
2100*4882a593Smuzhiyun
sdhci_pci_probe_slot(struct pci_dev * pdev,struct sdhci_pci_chip * chip,int first_bar,int slotno)2101*4882a593Smuzhiyun static struct sdhci_pci_slot *sdhci_pci_probe_slot(
2102*4882a593Smuzhiyun struct pci_dev *pdev, struct sdhci_pci_chip *chip, int first_bar,
2103*4882a593Smuzhiyun int slotno)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
2106*4882a593Smuzhiyun struct sdhci_host *host;
2107*4882a593Smuzhiyun int ret, bar = first_bar + slotno;
2108*4882a593Smuzhiyun size_t priv_size = chip->fixes ? chip->fixes->priv_size : 0;
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
2111*4882a593Smuzhiyun dev_err(&pdev->dev, "BAR %d is not iomem. Aborting.\n", bar);
2112*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun if (pci_resource_len(pdev, bar) < 0x100) {
2116*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid iomem size. You may "
2117*4882a593Smuzhiyun "experience problems.\n");
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
2121*4882a593Smuzhiyun dev_err(&pdev->dev, "Vendor specific interface. Aborting.\n");
2122*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
2126*4882a593Smuzhiyun dev_err(&pdev->dev, "Unknown interface. Aborting.\n");
2127*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun host = sdhci_alloc_host(&pdev->dev, sizeof(*slot) + priv_size);
2131*4882a593Smuzhiyun if (IS_ERR(host)) {
2132*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot allocate host\n");
2133*4882a593Smuzhiyun return ERR_CAST(host);
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun slot = sdhci_priv(host);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun slot->chip = chip;
2139*4882a593Smuzhiyun slot->host = host;
2140*4882a593Smuzhiyun slot->rst_n_gpio = -EINVAL;
2141*4882a593Smuzhiyun slot->cd_gpio = -EINVAL;
2142*4882a593Smuzhiyun slot->cd_idx = -1;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /* Retrieve platform data if there is any */
2145*4882a593Smuzhiyun if (*sdhci_pci_get_data)
2146*4882a593Smuzhiyun slot->data = sdhci_pci_get_data(pdev, slotno);
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun if (slot->data) {
2149*4882a593Smuzhiyun if (slot->data->setup) {
2150*4882a593Smuzhiyun ret = slot->data->setup(slot->data);
2151*4882a593Smuzhiyun if (ret) {
2152*4882a593Smuzhiyun dev_err(&pdev->dev, "platform setup failed\n");
2153*4882a593Smuzhiyun goto free;
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun slot->rst_n_gpio = slot->data->rst_n_gpio;
2157*4882a593Smuzhiyun slot->cd_gpio = slot->data->cd_gpio;
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun host->hw_name = "PCI";
2161*4882a593Smuzhiyun host->ops = chip->fixes && chip->fixes->ops ?
2162*4882a593Smuzhiyun chip->fixes->ops :
2163*4882a593Smuzhiyun &sdhci_pci_ops;
2164*4882a593Smuzhiyun host->quirks = chip->quirks;
2165*4882a593Smuzhiyun host->quirks2 = chip->quirks2;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun host->irq = pdev->irq;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun ret = pcim_iomap_regions(pdev, BIT(bar), mmc_hostname(host->mmc));
2170*4882a593Smuzhiyun if (ret) {
2171*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot request region\n");
2172*4882a593Smuzhiyun goto cleanup;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun host->ioaddr = pcim_iomap_table(pdev)[bar];
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun if (chip->fixes && chip->fixes->probe_slot) {
2178*4882a593Smuzhiyun ret = chip->fixes->probe_slot(slot);
2179*4882a593Smuzhiyun if (ret)
2180*4882a593Smuzhiyun goto cleanup;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun if (gpio_is_valid(slot->rst_n_gpio)) {
2184*4882a593Smuzhiyun if (!devm_gpio_request(&pdev->dev, slot->rst_n_gpio, "eMMC_reset")) {
2185*4882a593Smuzhiyun gpio_direction_output(slot->rst_n_gpio, 1);
2186*4882a593Smuzhiyun slot->host->mmc->caps |= MMC_CAP_HW_RESET;
2187*4882a593Smuzhiyun slot->hw_reset = sdhci_pci_gpio_hw_reset;
2188*4882a593Smuzhiyun } else {
2189*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to request rst_n_gpio\n");
2190*4882a593Smuzhiyun slot->rst_n_gpio = -EINVAL;
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun host->mmc->pm_caps = MMC_PM_KEEP_POWER;
2195*4882a593Smuzhiyun host->mmc->slotno = slotno;
2196*4882a593Smuzhiyun host->mmc->caps2 |= MMC_CAP2_NO_PRESCAN_POWERUP;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun if (device_can_wakeup(&pdev->dev))
2199*4882a593Smuzhiyun host->mmc->pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun if (host->mmc->caps & MMC_CAP_CD_WAKE)
2202*4882a593Smuzhiyun device_init_wakeup(&pdev->dev, true);
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun if (slot->cd_idx >= 0) {
2205*4882a593Smuzhiyun ret = mmc_gpiod_request_cd(host->mmc, "cd", slot->cd_idx,
2206*4882a593Smuzhiyun slot->cd_override_level, 0);
2207*4882a593Smuzhiyun if (ret && ret != -EPROBE_DEFER)
2208*4882a593Smuzhiyun ret = mmc_gpiod_request_cd(host->mmc, NULL,
2209*4882a593Smuzhiyun slot->cd_idx,
2210*4882a593Smuzhiyun slot->cd_override_level,
2211*4882a593Smuzhiyun 0);
2212*4882a593Smuzhiyun if (ret == -EPROBE_DEFER)
2213*4882a593Smuzhiyun goto remove;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun if (ret) {
2216*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to setup card detect gpio\n");
2217*4882a593Smuzhiyun slot->cd_idx = -1;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun if (chip->fixes && chip->fixes->add_host)
2222*4882a593Smuzhiyun ret = chip->fixes->add_host(slot);
2223*4882a593Smuzhiyun else
2224*4882a593Smuzhiyun ret = sdhci_add_host(host);
2225*4882a593Smuzhiyun if (ret)
2226*4882a593Smuzhiyun goto remove;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun sdhci_pci_add_own_cd(slot);
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun /*
2231*4882a593Smuzhiyun * Check if the chip needs a separate GPIO for card detect to wake up
2232*4882a593Smuzhiyun * from runtime suspend. If it is not there, don't allow runtime PM.
2233*4882a593Smuzhiyun * Note sdhci_pci_add_own_cd() sets slot->cd_gpio to -EINVAL on failure.
2234*4882a593Smuzhiyun */
2235*4882a593Smuzhiyun if (chip->fixes && chip->fixes->own_cd_for_runtime_pm &&
2236*4882a593Smuzhiyun !gpio_is_valid(slot->cd_gpio) && slot->cd_idx < 0)
2237*4882a593Smuzhiyun chip->allow_runtime_pm = false;
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun return slot;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun remove:
2242*4882a593Smuzhiyun if (chip->fixes && chip->fixes->remove_slot)
2243*4882a593Smuzhiyun chip->fixes->remove_slot(slot, 0);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun cleanup:
2246*4882a593Smuzhiyun if (slot->data && slot->data->cleanup)
2247*4882a593Smuzhiyun slot->data->cleanup(slot->data);
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun free:
2250*4882a593Smuzhiyun sdhci_free_host(host);
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun return ERR_PTR(ret);
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun
sdhci_pci_remove_slot(struct sdhci_pci_slot * slot)2255*4882a593Smuzhiyun static void sdhci_pci_remove_slot(struct sdhci_pci_slot *slot)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun int dead;
2258*4882a593Smuzhiyun u32 scratch;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun sdhci_pci_remove_own_cd(slot);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun dead = 0;
2263*4882a593Smuzhiyun scratch = readl(slot->host->ioaddr + SDHCI_INT_STATUS);
2264*4882a593Smuzhiyun if (scratch == (u32)-1)
2265*4882a593Smuzhiyun dead = 1;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun sdhci_remove_host(slot->host, dead);
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun if (slot->chip->fixes && slot->chip->fixes->remove_slot)
2270*4882a593Smuzhiyun slot->chip->fixes->remove_slot(slot, dead);
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun if (slot->data && slot->data->cleanup)
2273*4882a593Smuzhiyun slot->data->cleanup(slot->data);
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun sdhci_free_host(slot->host);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun
sdhci_pci_runtime_pm_allow(struct device * dev)2278*4882a593Smuzhiyun static void sdhci_pci_runtime_pm_allow(struct device *dev)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun pm_suspend_ignore_children(dev, 1);
2281*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, 50);
2282*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
2283*4882a593Smuzhiyun pm_runtime_allow(dev);
2284*4882a593Smuzhiyun /* Stay active until mmc core scans for a card */
2285*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun
sdhci_pci_runtime_pm_forbid(struct device * dev)2288*4882a593Smuzhiyun static void sdhci_pci_runtime_pm_forbid(struct device *dev)
2289*4882a593Smuzhiyun {
2290*4882a593Smuzhiyun pm_runtime_forbid(dev);
2291*4882a593Smuzhiyun pm_runtime_get_noresume(dev);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
sdhci_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2294*4882a593Smuzhiyun static int sdhci_pci_probe(struct pci_dev *pdev,
2295*4882a593Smuzhiyun const struct pci_device_id *ent)
2296*4882a593Smuzhiyun {
2297*4882a593Smuzhiyun struct sdhci_pci_chip *chip;
2298*4882a593Smuzhiyun struct sdhci_pci_slot *slot;
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun u8 slots, first_bar;
2301*4882a593Smuzhiyun int ret, i;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun BUG_ON(pdev == NULL);
2304*4882a593Smuzhiyun BUG_ON(ent == NULL);
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun dev_info(&pdev->dev, "SDHCI controller found [%04x:%04x] (rev %x)\n",
2307*4882a593Smuzhiyun (int)pdev->vendor, (int)pdev->device, (int)pdev->revision);
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
2310*4882a593Smuzhiyun if (ret)
2311*4882a593Smuzhiyun return ret;
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
2314*4882a593Smuzhiyun dev_dbg(&pdev->dev, "found %d slot(s)\n", slots);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun BUG_ON(slots > MAX_SLOTS);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
2319*4882a593Smuzhiyun if (ret)
2320*4882a593Smuzhiyun return ret;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun if (first_bar > 5) {
2325*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid first BAR. Aborting.\n");
2326*4882a593Smuzhiyun return -ENODEV;
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun ret = pcim_enable_device(pdev);
2330*4882a593Smuzhiyun if (ret)
2331*4882a593Smuzhiyun return ret;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
2334*4882a593Smuzhiyun if (!chip)
2335*4882a593Smuzhiyun return -ENOMEM;
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun chip->pdev = pdev;
2338*4882a593Smuzhiyun chip->fixes = (const struct sdhci_pci_fixes *)ent->driver_data;
2339*4882a593Smuzhiyun if (chip->fixes) {
2340*4882a593Smuzhiyun chip->quirks = chip->fixes->quirks;
2341*4882a593Smuzhiyun chip->quirks2 = chip->fixes->quirks2;
2342*4882a593Smuzhiyun chip->allow_runtime_pm = chip->fixes->allow_runtime_pm;
2343*4882a593Smuzhiyun }
2344*4882a593Smuzhiyun chip->num_slots = slots;
2345*4882a593Smuzhiyun chip->pm_retune = true;
2346*4882a593Smuzhiyun chip->rpm_retune = true;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun pci_set_drvdata(pdev, chip);
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun if (chip->fixes && chip->fixes->probe) {
2351*4882a593Smuzhiyun ret = chip->fixes->probe(chip);
2352*4882a593Smuzhiyun if (ret)
2353*4882a593Smuzhiyun return ret;
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun slots = chip->num_slots; /* Quirk may have changed this */
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun for (i = 0; i < slots; i++) {
2359*4882a593Smuzhiyun slot = sdhci_pci_probe_slot(pdev, chip, first_bar, i);
2360*4882a593Smuzhiyun if (IS_ERR(slot)) {
2361*4882a593Smuzhiyun for (i--; i >= 0; i--)
2362*4882a593Smuzhiyun sdhci_pci_remove_slot(chip->slots[i]);
2363*4882a593Smuzhiyun return PTR_ERR(slot);
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun chip->slots[i] = slot;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun if (chip->allow_runtime_pm)
2370*4882a593Smuzhiyun sdhci_pci_runtime_pm_allow(&pdev->dev);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun return 0;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
sdhci_pci_remove(struct pci_dev * pdev)2375*4882a593Smuzhiyun static void sdhci_pci_remove(struct pci_dev *pdev)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun int i;
2378*4882a593Smuzhiyun struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun if (chip->allow_runtime_pm)
2381*4882a593Smuzhiyun sdhci_pci_runtime_pm_forbid(&pdev->dev);
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun for (i = 0; i < chip->num_slots; i++)
2384*4882a593Smuzhiyun sdhci_pci_remove_slot(chip->slots[i]);
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun static struct pci_driver sdhci_driver = {
2388*4882a593Smuzhiyun .name = "sdhci-pci",
2389*4882a593Smuzhiyun .id_table = pci_ids,
2390*4882a593Smuzhiyun .probe = sdhci_pci_probe,
2391*4882a593Smuzhiyun .remove = sdhci_pci_remove,
2392*4882a593Smuzhiyun .driver = {
2393*4882a593Smuzhiyun .pm = &sdhci_pci_pm_ops
2394*4882a593Smuzhiyun },
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun module_pci_driver(sdhci_driver);
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2400*4882a593Smuzhiyun MODULE_DESCRIPTION("Secure Digital Host Controller Interface PCI driver");
2401*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2402