xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-omap.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun  * SDHCI Controller driver for TI's OMAP SoCs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Texas Instruments
6*4882a593Smuzhiyun  * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
11*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
19*4882a593Smuzhiyun #include <linux/sys_soc.h>
20*4882a593Smuzhiyun #include <linux/thermal.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "sdhci-pltfm.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define SDHCI_OMAP_CON		0x12c
25*4882a593Smuzhiyun #define CON_DW8			BIT(5)
26*4882a593Smuzhiyun #define CON_DMA_MASTER		BIT(20)
27*4882a593Smuzhiyun #define CON_DDR			BIT(19)
28*4882a593Smuzhiyun #define CON_CLKEXTFREE		BIT(16)
29*4882a593Smuzhiyun #define CON_PADEN		BIT(15)
30*4882a593Smuzhiyun #define CON_CTPL		BIT(11)
31*4882a593Smuzhiyun #define CON_INIT		BIT(1)
32*4882a593Smuzhiyun #define CON_OD			BIT(0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SDHCI_OMAP_DLL		0x0134
35*4882a593Smuzhiyun #define DLL_SWT			BIT(20)
36*4882a593Smuzhiyun #define DLL_FORCE_SR_C_SHIFT	13
37*4882a593Smuzhiyun #define DLL_FORCE_SR_C_MASK	(0x7f << DLL_FORCE_SR_C_SHIFT)
38*4882a593Smuzhiyun #define DLL_FORCE_VALUE		BIT(12)
39*4882a593Smuzhiyun #define DLL_CALIB		BIT(1)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define SDHCI_OMAP_CMD		0x20c
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SDHCI_OMAP_PSTATE	0x0224
44*4882a593Smuzhiyun #define PSTATE_DLEV_DAT0	BIT(20)
45*4882a593Smuzhiyun #define PSTATE_DATI		BIT(1)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SDHCI_OMAP_HCTL		0x228
48*4882a593Smuzhiyun #define HCTL_SDBP		BIT(8)
49*4882a593Smuzhiyun #define HCTL_SDVS_SHIFT		9
50*4882a593Smuzhiyun #define HCTL_SDVS_MASK		(0x7 << HCTL_SDVS_SHIFT)
51*4882a593Smuzhiyun #define HCTL_SDVS_33		(0x7 << HCTL_SDVS_SHIFT)
52*4882a593Smuzhiyun #define HCTL_SDVS_30		(0x6 << HCTL_SDVS_SHIFT)
53*4882a593Smuzhiyun #define HCTL_SDVS_18		(0x5 << HCTL_SDVS_SHIFT)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define SDHCI_OMAP_SYSCTL	0x22c
56*4882a593Smuzhiyun #define SYSCTL_CEN		BIT(2)
57*4882a593Smuzhiyun #define SYSCTL_CLKD_SHIFT	6
58*4882a593Smuzhiyun #define SYSCTL_CLKD_MASK	0x3ff
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define SDHCI_OMAP_STAT		0x230
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define SDHCI_OMAP_IE		0x234
63*4882a593Smuzhiyun #define INT_CC_EN		BIT(0)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define SDHCI_OMAP_ISE		0x238
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define SDHCI_OMAP_AC12		0x23c
68*4882a593Smuzhiyun #define AC12_V1V8_SIGEN		BIT(19)
69*4882a593Smuzhiyun #define AC12_SCLK_SEL		BIT(23)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SDHCI_OMAP_CAPA		0x240
72*4882a593Smuzhiyun #define CAPA_VS33		BIT(24)
73*4882a593Smuzhiyun #define CAPA_VS30		BIT(25)
74*4882a593Smuzhiyun #define CAPA_VS18		BIT(26)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define SDHCI_OMAP_CAPA2	0x0244
77*4882a593Smuzhiyun #define CAPA2_TSDR50		BIT(13)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define SDHCI_OMAP_TIMEOUT	1		/* 1 msec */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define SYSCTL_CLKD_MAX		0x3FF
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define IOV_1V8			1800000		/* 180000 uV */
84*4882a593Smuzhiyun #define IOV_3V0			3000000		/* 300000 uV */
85*4882a593Smuzhiyun #define IOV_3V3			3300000		/* 330000 uV */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define MAX_PHASE_DELAY		0x7C
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* sdhci-omap controller flags */
90*4882a593Smuzhiyun #define SDHCI_OMAP_REQUIRE_IODELAY	BIT(0)
91*4882a593Smuzhiyun #define SDHCI_OMAP_SPECIAL_RESET	BIT(1)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun struct sdhci_omap_data {
94*4882a593Smuzhiyun 	u32 offset;
95*4882a593Smuzhiyun 	u8 flags;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct sdhci_omap_host {
99*4882a593Smuzhiyun 	char			*version;
100*4882a593Smuzhiyun 	void __iomem		*base;
101*4882a593Smuzhiyun 	struct device		*dev;
102*4882a593Smuzhiyun 	struct	regulator	*pbias;
103*4882a593Smuzhiyun 	bool			pbias_enabled;
104*4882a593Smuzhiyun 	struct sdhci_host	*host;
105*4882a593Smuzhiyun 	u8			bus_mode;
106*4882a593Smuzhiyun 	u8			power_mode;
107*4882a593Smuzhiyun 	u8			timing;
108*4882a593Smuzhiyun 	u8			flags;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	struct pinctrl		*pinctrl;
111*4882a593Smuzhiyun 	struct pinctrl_state	**pinctrl_state;
112*4882a593Smuzhiyun 	bool			is_tuning;
113*4882a593Smuzhiyun 	/* Omap specific context save */
114*4882a593Smuzhiyun 	u32			con;
115*4882a593Smuzhiyun 	u32			hctl;
116*4882a593Smuzhiyun 	u32			sysctl;
117*4882a593Smuzhiyun 	u32			capa;
118*4882a593Smuzhiyun 	u32			ie;
119*4882a593Smuzhiyun 	u32			ise;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host);
123*4882a593Smuzhiyun static void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host);
124*4882a593Smuzhiyun 
sdhci_omap_readl(struct sdhci_omap_host * host,unsigned int offset)125*4882a593Smuzhiyun static inline u32 sdhci_omap_readl(struct sdhci_omap_host *host,
126*4882a593Smuzhiyun 				   unsigned int offset)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	return readl(host->base + offset);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
sdhci_omap_writel(struct sdhci_omap_host * host,unsigned int offset,u32 data)131*4882a593Smuzhiyun static inline void sdhci_omap_writel(struct sdhci_omap_host *host,
132*4882a593Smuzhiyun 				     unsigned int offset, u32 data)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	writel(data, host->base + offset);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
sdhci_omap_set_pbias(struct sdhci_omap_host * omap_host,bool power_on,unsigned int iov)137*4882a593Smuzhiyun static int sdhci_omap_set_pbias(struct sdhci_omap_host *omap_host,
138*4882a593Smuzhiyun 				bool power_on, unsigned int iov)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	int ret;
141*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (IS_ERR(omap_host->pbias))
144*4882a593Smuzhiyun 		return 0;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (power_on) {
147*4882a593Smuzhiyun 		ret = regulator_set_voltage(omap_host->pbias, iov, iov);
148*4882a593Smuzhiyun 		if (ret) {
149*4882a593Smuzhiyun 			dev_err(dev, "pbias set voltage failed\n");
150*4882a593Smuzhiyun 			return ret;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		if (omap_host->pbias_enabled)
154*4882a593Smuzhiyun 			return 0;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		ret = regulator_enable(omap_host->pbias);
157*4882a593Smuzhiyun 		if (ret) {
158*4882a593Smuzhiyun 			dev_err(dev, "pbias reg enable fail\n");
159*4882a593Smuzhiyun 			return ret;
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		omap_host->pbias_enabled = true;
163*4882a593Smuzhiyun 	} else {
164*4882a593Smuzhiyun 		if (!omap_host->pbias_enabled)
165*4882a593Smuzhiyun 			return 0;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		ret = regulator_disable(omap_host->pbias);
168*4882a593Smuzhiyun 		if (ret) {
169*4882a593Smuzhiyun 			dev_err(dev, "pbias reg disable fail\n");
170*4882a593Smuzhiyun 			return ret;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 		omap_host->pbias_enabled = false;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
sdhci_omap_enable_iov(struct sdhci_omap_host * omap_host,unsigned int iov)178*4882a593Smuzhiyun static int sdhci_omap_enable_iov(struct sdhci_omap_host *omap_host,
179*4882a593Smuzhiyun 				 unsigned int iov)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	int ret;
182*4882a593Smuzhiyun 	struct sdhci_host *host = omap_host->host;
183*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	ret = sdhci_omap_set_pbias(omap_host, false, 0);
186*4882a593Smuzhiyun 	if (ret)
187*4882a593Smuzhiyun 		return ret;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!IS_ERR(mmc->supply.vqmmc)) {
190*4882a593Smuzhiyun 		ret = regulator_set_voltage(mmc->supply.vqmmc, iov, iov);
191*4882a593Smuzhiyun 		if (ret) {
192*4882a593Smuzhiyun 			dev_err(mmc_dev(mmc), "vqmmc set voltage failed\n");
193*4882a593Smuzhiyun 			return ret;
194*4882a593Smuzhiyun 		}
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = sdhci_omap_set_pbias(omap_host, true, iov);
198*4882a593Smuzhiyun 	if (ret)
199*4882a593Smuzhiyun 		return ret;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
sdhci_omap_conf_bus_power(struct sdhci_omap_host * omap_host,unsigned char signal_voltage)204*4882a593Smuzhiyun static void sdhci_omap_conf_bus_power(struct sdhci_omap_host *omap_host,
205*4882a593Smuzhiyun 				      unsigned char signal_voltage)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	u32 reg;
208*4882a593Smuzhiyun 	ktime_t timeout;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
211*4882a593Smuzhiyun 	reg &= ~HCTL_SDVS_MASK;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
214*4882a593Smuzhiyun 		reg |= HCTL_SDVS_33;
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		reg |= HCTL_SDVS_18;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	reg |= HCTL_SDBP;
221*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* wait 1ms */
224*4882a593Smuzhiyun 	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
225*4882a593Smuzhiyun 	while (1) {
226*4882a593Smuzhiyun 		bool timedout = ktime_after(ktime_get(), timeout);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL) & HCTL_SDBP)
229*4882a593Smuzhiyun 			break;
230*4882a593Smuzhiyun 		if (WARN_ON(timedout))
231*4882a593Smuzhiyun 			return;
232*4882a593Smuzhiyun 		usleep_range(5, 10);
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
sdhci_omap_enable_sdio_irq(struct mmc_host * mmc,int enable)236*4882a593Smuzhiyun static void sdhci_omap_enable_sdio_irq(struct mmc_host *mmc, int enable)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
239*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
240*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
241*4882a593Smuzhiyun 	u32 reg;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
244*4882a593Smuzhiyun 	if (enable)
245*4882a593Smuzhiyun 		reg |= (CON_CTPL | CON_CLKEXTFREE);
246*4882a593Smuzhiyun 	else
247*4882a593Smuzhiyun 		reg &= ~(CON_CTPL | CON_CLKEXTFREE);
248*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	sdhci_enable_sdio_irq(mmc, enable);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
sdhci_omap_set_dll(struct sdhci_omap_host * omap_host,int count)253*4882a593Smuzhiyun static inline void sdhci_omap_set_dll(struct sdhci_omap_host *omap_host,
254*4882a593Smuzhiyun 				      int count)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	int i;
257*4882a593Smuzhiyun 	u32 reg;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
260*4882a593Smuzhiyun 	reg |= DLL_FORCE_VALUE;
261*4882a593Smuzhiyun 	reg &= ~DLL_FORCE_SR_C_MASK;
262*4882a593Smuzhiyun 	reg |= (count << DLL_FORCE_SR_C_SHIFT);
263*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	reg |= DLL_CALIB;
266*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
267*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
268*4882a593Smuzhiyun 		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
269*4882a593Smuzhiyun 		if (reg & DLL_CALIB)
270*4882a593Smuzhiyun 			break;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 	reg &= ~DLL_CALIB;
273*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
sdhci_omap_disable_tuning(struct sdhci_omap_host * omap_host)276*4882a593Smuzhiyun static void sdhci_omap_disable_tuning(struct sdhci_omap_host *omap_host)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	u32 reg;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
281*4882a593Smuzhiyun 	reg &= ~AC12_SCLK_SEL;
282*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
285*4882a593Smuzhiyun 	reg &= ~(DLL_FORCE_VALUE | DLL_SWT);
286*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
sdhci_omap_execute_tuning(struct mmc_host * mmc,u32 opcode)289*4882a593Smuzhiyun static int sdhci_omap_execute_tuning(struct mmc_host *mmc, u32 opcode)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
292*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
293*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
294*4882a593Smuzhiyun 	struct thermal_zone_device *thermal_dev;
295*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
296*4882a593Smuzhiyun 	struct mmc_ios *ios = &mmc->ios;
297*4882a593Smuzhiyun 	u32 start_window = 0, max_window = 0;
298*4882a593Smuzhiyun 	bool single_point_failure = false;
299*4882a593Smuzhiyun 	bool dcrc_was_enabled = false;
300*4882a593Smuzhiyun 	u8 cur_match, prev_match = 0;
301*4882a593Smuzhiyun 	u32 length = 0, max_len = 0;
302*4882a593Smuzhiyun 	u32 phase_delay = 0;
303*4882a593Smuzhiyun 	int temperature;
304*4882a593Smuzhiyun 	int ret = 0;
305*4882a593Smuzhiyun 	u32 reg;
306*4882a593Smuzhiyun 	int i;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* clock tuning is not needed for upto 52MHz */
309*4882a593Smuzhiyun 	if (ios->clock <= 52000000)
310*4882a593Smuzhiyun 		return 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA2);
313*4882a593Smuzhiyun 	if (ios->timing == MMC_TIMING_UHS_SDR50 && !(reg & CAPA2_TSDR50))
314*4882a593Smuzhiyun 		return 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	thermal_dev = thermal_zone_get_zone_by_name("cpu_thermal");
317*4882a593Smuzhiyun 	if (IS_ERR(thermal_dev)) {
318*4882a593Smuzhiyun 		dev_err(dev, "Unable to get thermal zone for tuning\n");
319*4882a593Smuzhiyun 		return PTR_ERR(thermal_dev);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	ret = thermal_zone_get_temp(thermal_dev, &temperature);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		return ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
327*4882a593Smuzhiyun 	reg |= DLL_SWT;
328*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/*
331*4882a593Smuzhiyun 	 * OMAP5/DRA74X/DRA72x Errata i802:
332*4882a593Smuzhiyun 	 * DCRC error interrupts (MMCHS_STAT[21] DCRC=0x1) can occur
333*4882a593Smuzhiyun 	 * during the tuning procedure. So disable it during the
334*4882a593Smuzhiyun 	 * tuning procedure.
335*4882a593Smuzhiyun 	 */
336*4882a593Smuzhiyun 	if (host->ier & SDHCI_INT_DATA_CRC) {
337*4882a593Smuzhiyun 		host->ier &= ~SDHCI_INT_DATA_CRC;
338*4882a593Smuzhiyun 		dcrc_was_enabled = true;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	omap_host->is_tuning = true;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * Stage 1: Search for a maximum pass window ignoring any
345*4882a593Smuzhiyun 	 * any single point failures. If the tuning value ends up
346*4882a593Smuzhiyun 	 * near it, move away from it in stage 2 below
347*4882a593Smuzhiyun 	 */
348*4882a593Smuzhiyun 	while (phase_delay <= MAX_PHASE_DELAY) {
349*4882a593Smuzhiyun 		sdhci_omap_set_dll(omap_host, phase_delay);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		cur_match = !mmc_send_tuning(mmc, opcode, NULL);
352*4882a593Smuzhiyun 		if (cur_match) {
353*4882a593Smuzhiyun 			if (prev_match) {
354*4882a593Smuzhiyun 				length++;
355*4882a593Smuzhiyun 			} else if (single_point_failure) {
356*4882a593Smuzhiyun 				/* ignore single point failure */
357*4882a593Smuzhiyun 				length++;
358*4882a593Smuzhiyun 			} else {
359*4882a593Smuzhiyun 				start_window = phase_delay;
360*4882a593Smuzhiyun 				length = 1;
361*4882a593Smuzhiyun 			}
362*4882a593Smuzhiyun 		} else {
363*4882a593Smuzhiyun 			single_point_failure = prev_match;
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		if (length > max_len) {
367*4882a593Smuzhiyun 			max_window = start_window;
368*4882a593Smuzhiyun 			max_len = length;
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		prev_match = cur_match;
372*4882a593Smuzhiyun 		phase_delay += 4;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (!max_len) {
376*4882a593Smuzhiyun 		dev_err(dev, "Unable to find match\n");
377*4882a593Smuzhiyun 		ret = -EIO;
378*4882a593Smuzhiyun 		goto tuning_error;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/*
382*4882a593Smuzhiyun 	 * Assign tuning value as a ratio of maximum pass window based
383*4882a593Smuzhiyun 	 * on temperature
384*4882a593Smuzhiyun 	 */
385*4882a593Smuzhiyun 	if (temperature < -20000)
386*4882a593Smuzhiyun 		phase_delay = min(max_window + 4 * (max_len - 1) - 24,
387*4882a593Smuzhiyun 				  max_window +
388*4882a593Smuzhiyun 				  DIV_ROUND_UP(13 * max_len, 16) * 4);
389*4882a593Smuzhiyun 	else if (temperature < 20000)
390*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(9 * max_len, 16) * 4;
391*4882a593Smuzhiyun 	else if (temperature < 40000)
392*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(8 * max_len, 16) * 4;
393*4882a593Smuzhiyun 	else if (temperature < 70000)
394*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(7 * max_len, 16) * 4;
395*4882a593Smuzhiyun 	else if (temperature < 90000)
396*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(5 * max_len, 16) * 4;
397*4882a593Smuzhiyun 	else if (temperature < 120000)
398*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(4 * max_len, 16) * 4;
399*4882a593Smuzhiyun 	else
400*4882a593Smuzhiyun 		phase_delay = max_window + DIV_ROUND_UP(3 * max_len, 16) * 4;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/*
403*4882a593Smuzhiyun 	 * Stage 2: Search for a single point failure near the chosen tuning
404*4882a593Smuzhiyun 	 * value in two steps. First in the +3 to +10 range and then in the
405*4882a593Smuzhiyun 	 * +2 to -10 range. If found, move away from it in the appropriate
406*4882a593Smuzhiyun 	 * direction by the appropriate amount depending on the temperature.
407*4882a593Smuzhiyun 	 */
408*4882a593Smuzhiyun 	for (i = 3; i <= 10; i++) {
409*4882a593Smuzhiyun 		sdhci_omap_set_dll(omap_host, phase_delay + i);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		if (mmc_send_tuning(mmc, opcode, NULL)) {
412*4882a593Smuzhiyun 			if (temperature < 10000)
413*4882a593Smuzhiyun 				phase_delay += i + 6;
414*4882a593Smuzhiyun 			else if (temperature < 20000)
415*4882a593Smuzhiyun 				phase_delay += i - 12;
416*4882a593Smuzhiyun 			else if (temperature < 70000)
417*4882a593Smuzhiyun 				phase_delay += i - 8;
418*4882a593Smuzhiyun 			else
419*4882a593Smuzhiyun 				phase_delay += i - 6;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 			goto single_failure_found;
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	for (i = 2; i >= -10; i--) {
426*4882a593Smuzhiyun 		sdhci_omap_set_dll(omap_host, phase_delay + i);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if (mmc_send_tuning(mmc, opcode, NULL)) {
429*4882a593Smuzhiyun 			if (temperature < 10000)
430*4882a593Smuzhiyun 				phase_delay += i + 12;
431*4882a593Smuzhiyun 			else if (temperature < 20000)
432*4882a593Smuzhiyun 				phase_delay += i + 8;
433*4882a593Smuzhiyun 			else if (temperature < 70000)
434*4882a593Smuzhiyun 				phase_delay += i + 8;
435*4882a593Smuzhiyun 			else if (temperature < 90000)
436*4882a593Smuzhiyun 				phase_delay += i + 10;
437*4882a593Smuzhiyun 			else
438*4882a593Smuzhiyun 				phase_delay += i + 12;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 			goto single_failure_found;
441*4882a593Smuzhiyun 		}
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun single_failure_found:
445*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
446*4882a593Smuzhiyun 	if (!(reg & AC12_SCLK_SEL)) {
447*4882a593Smuzhiyun 		ret = -EIO;
448*4882a593Smuzhiyun 		goto tuning_error;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	sdhci_omap_set_dll(omap_host, phase_delay);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	omap_host->is_tuning = false;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	goto ret;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun tuning_error:
458*4882a593Smuzhiyun 	omap_host->is_tuning = false;
459*4882a593Smuzhiyun 	dev_err(dev, "Tuning failed\n");
460*4882a593Smuzhiyun 	sdhci_omap_disable_tuning(omap_host);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun ret:
463*4882a593Smuzhiyun 	sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
464*4882a593Smuzhiyun 	/* Reenable forbidden interrupt */
465*4882a593Smuzhiyun 	if (dcrc_was_enabled)
466*4882a593Smuzhiyun 		host->ier |= SDHCI_INT_DATA_CRC;
467*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
468*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
469*4882a593Smuzhiyun 	return ret;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
sdhci_omap_card_busy(struct mmc_host * mmc)472*4882a593Smuzhiyun static int sdhci_omap_card_busy(struct mmc_host *mmc)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	u32 reg, ac12;
475*4882a593Smuzhiyun 	int ret = false;
476*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
477*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
478*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host;
479*4882a593Smuzhiyun 	u32 ier = host->ier;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
482*4882a593Smuzhiyun 	omap_host = sdhci_pltfm_priv(pltfm_host);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
485*4882a593Smuzhiyun 	ac12 = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
486*4882a593Smuzhiyun 	reg &= ~CON_CLKEXTFREE;
487*4882a593Smuzhiyun 	if (ac12 & AC12_V1V8_SIGEN)
488*4882a593Smuzhiyun 		reg |= CON_CLKEXTFREE;
489*4882a593Smuzhiyun 	reg |= CON_PADEN;
490*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	disable_irq(host->irq);
493*4882a593Smuzhiyun 	ier |= SDHCI_INT_CARD_INT;
494*4882a593Smuzhiyun 	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
495*4882a593Smuzhiyun 	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/*
498*4882a593Smuzhiyun 	 * Delay is required for PSTATE to correctly reflect
499*4882a593Smuzhiyun 	 * DLEV/CLEV values after PADEN is set.
500*4882a593Smuzhiyun 	 */
501*4882a593Smuzhiyun 	usleep_range(50, 100);
502*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_PSTATE);
503*4882a593Smuzhiyun 	if ((reg & PSTATE_DATI) || !(reg & PSTATE_DLEV_DAT0))
504*4882a593Smuzhiyun 		ret = true;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
507*4882a593Smuzhiyun 	reg &= ~(CON_CLKEXTFREE | CON_PADEN);
508*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
511*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
512*4882a593Smuzhiyun 	enable_irq(host->irq);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
sdhci_omap_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)517*4882a593Smuzhiyun static int sdhci_omap_start_signal_voltage_switch(struct mmc_host *mmc,
518*4882a593Smuzhiyun 						  struct mmc_ios *ios)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	u32 reg;
521*4882a593Smuzhiyun 	int ret;
522*4882a593Smuzhiyun 	unsigned int iov;
523*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
524*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
525*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host;
526*4882a593Smuzhiyun 	struct device *dev;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
529*4882a593Smuzhiyun 	omap_host = sdhci_pltfm_priv(pltfm_host);
530*4882a593Smuzhiyun 	dev = omap_host->dev;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
533*4882a593Smuzhiyun 		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
534*4882a593Smuzhiyun 		if (!(reg & CAPA_VS33))
535*4882a593Smuzhiyun 			return -EOPNOTSUPP;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
540*4882a593Smuzhiyun 		reg &= ~AC12_V1V8_SIGEN;
541*4882a593Smuzhiyun 		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		iov = IOV_3V3;
544*4882a593Smuzhiyun 	} else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
545*4882a593Smuzhiyun 		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
546*4882a593Smuzhiyun 		if (!(reg & CAPA_VS18))
547*4882a593Smuzhiyun 			return -EOPNOTSUPP;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
552*4882a593Smuzhiyun 		reg |= AC12_V1V8_SIGEN;
553*4882a593Smuzhiyun 		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		iov = IOV_1V8;
556*4882a593Smuzhiyun 	} else {
557*4882a593Smuzhiyun 		return -EOPNOTSUPP;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	ret = sdhci_omap_enable_iov(omap_host, iov);
561*4882a593Smuzhiyun 	if (ret) {
562*4882a593Smuzhiyun 		dev_err(dev, "failed to switch IO voltage to %dmV\n", iov);
563*4882a593Smuzhiyun 		return ret;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	dev_dbg(dev, "IO voltage switched to %dmV\n", iov);
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
sdhci_omap_set_timing(struct sdhci_omap_host * omap_host,u8 timing)570*4882a593Smuzhiyun static void sdhci_omap_set_timing(struct sdhci_omap_host *omap_host, u8 timing)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	int ret;
573*4882a593Smuzhiyun 	struct pinctrl_state *pinctrl_state;
574*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
577*4882a593Smuzhiyun 		return;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (omap_host->timing == timing)
580*4882a593Smuzhiyun 		return;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	sdhci_omap_stop_clock(omap_host);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	pinctrl_state = omap_host->pinctrl_state[timing];
585*4882a593Smuzhiyun 	ret = pinctrl_select_state(omap_host->pinctrl, pinctrl_state);
586*4882a593Smuzhiyun 	if (ret) {
587*4882a593Smuzhiyun 		dev_err(dev, "failed to select pinctrl state\n");
588*4882a593Smuzhiyun 		return;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	sdhci_omap_start_clock(omap_host);
592*4882a593Smuzhiyun 	omap_host->timing = timing;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
sdhci_omap_set_power_mode(struct sdhci_omap_host * omap_host,u8 power_mode)595*4882a593Smuzhiyun static void sdhci_omap_set_power_mode(struct sdhci_omap_host *omap_host,
596*4882a593Smuzhiyun 				      u8 power_mode)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	if (omap_host->bus_mode == MMC_POWER_OFF)
599*4882a593Smuzhiyun 		sdhci_omap_disable_tuning(omap_host);
600*4882a593Smuzhiyun 	omap_host->power_mode = power_mode;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
sdhci_omap_set_bus_mode(struct sdhci_omap_host * omap_host,unsigned int mode)603*4882a593Smuzhiyun static void sdhci_omap_set_bus_mode(struct sdhci_omap_host *omap_host,
604*4882a593Smuzhiyun 				    unsigned int mode)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	u32 reg;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (omap_host->bus_mode == mode)
609*4882a593Smuzhiyun 		return;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
612*4882a593Smuzhiyun 	if (mode == MMC_BUSMODE_OPENDRAIN)
613*4882a593Smuzhiyun 		reg |= CON_OD;
614*4882a593Smuzhiyun 	else
615*4882a593Smuzhiyun 		reg &= ~CON_OD;
616*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	omap_host->bus_mode = mode;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
sdhci_omap_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)621*4882a593Smuzhiyun static void sdhci_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct sdhci_host *host = mmc_priv(mmc);
624*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
625*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
628*4882a593Smuzhiyun 	omap_host = sdhci_pltfm_priv(pltfm_host);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	sdhci_omap_set_bus_mode(omap_host, ios->bus_mode);
631*4882a593Smuzhiyun 	sdhci_omap_set_timing(omap_host, ios->timing);
632*4882a593Smuzhiyun 	sdhci_set_ios(mmc, ios);
633*4882a593Smuzhiyun 	sdhci_omap_set_power_mode(omap_host, ios->power_mode);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
sdhci_omap_calc_divisor(struct sdhci_pltfm_host * host,unsigned int clock)636*4882a593Smuzhiyun static u16 sdhci_omap_calc_divisor(struct sdhci_pltfm_host *host,
637*4882a593Smuzhiyun 				   unsigned int clock)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	u16 dsor;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	dsor = DIV_ROUND_UP(clk_get_rate(host->clk), clock);
642*4882a593Smuzhiyun 	if (dsor > SYSCTL_CLKD_MAX)
643*4882a593Smuzhiyun 		dsor = SYSCTL_CLKD_MAX;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return dsor;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
sdhci_omap_start_clock(struct sdhci_omap_host * omap_host)648*4882a593Smuzhiyun static void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	u32 reg;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
653*4882a593Smuzhiyun 	reg |= SYSCTL_CEN;
654*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
sdhci_omap_stop_clock(struct sdhci_omap_host * omap_host)657*4882a593Smuzhiyun static void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	u32 reg;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
662*4882a593Smuzhiyun 	reg &= ~SYSCTL_CEN;
663*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
sdhci_omap_set_clock(struct sdhci_host * host,unsigned int clock)666*4882a593Smuzhiyun static void sdhci_omap_set_clock(struct sdhci_host *host, unsigned int clock)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
669*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
670*4882a593Smuzhiyun 	unsigned long clkdiv;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	sdhci_omap_stop_clock(omap_host);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	if (!clock)
675*4882a593Smuzhiyun 		return;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	clkdiv = sdhci_omap_calc_divisor(pltfm_host, clock);
678*4882a593Smuzhiyun 	clkdiv = (clkdiv & SYSCTL_CLKD_MASK) << SYSCTL_CLKD_SHIFT;
679*4882a593Smuzhiyun 	sdhci_enable_clk(host, clkdiv);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	sdhci_omap_start_clock(omap_host);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
sdhci_omap_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)684*4882a593Smuzhiyun static void sdhci_omap_set_power(struct sdhci_host *host, unsigned char mode,
685*4882a593Smuzhiyun 			  unsigned short vdd)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (!IS_ERR(mmc->supply.vmmc))
690*4882a593Smuzhiyun 		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
sdhci_omap_enable_dma(struct sdhci_host * host)693*4882a593Smuzhiyun static int sdhci_omap_enable_dma(struct sdhci_host *host)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	u32 reg;
696*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
697*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
700*4882a593Smuzhiyun 	reg &= ~CON_DMA_MASTER;
701*4882a593Smuzhiyun 	/* Switch to DMA slave mode when using external DMA */
702*4882a593Smuzhiyun 	if (!host->use_external_dma)
703*4882a593Smuzhiyun 		reg |= CON_DMA_MASTER;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
sdhci_omap_get_min_clock(struct sdhci_host * host)710*4882a593Smuzhiyun static unsigned int sdhci_omap_get_min_clock(struct sdhci_host *host)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return clk_get_rate(pltfm_host->clk) / SYSCTL_CLKD_MAX;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
sdhci_omap_set_bus_width(struct sdhci_host * host,int width)717*4882a593Smuzhiyun static void sdhci_omap_set_bus_width(struct sdhci_host *host, int width)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
720*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
721*4882a593Smuzhiyun 	u32 reg;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
724*4882a593Smuzhiyun 	if (width == MMC_BUS_WIDTH_8)
725*4882a593Smuzhiyun 		reg |= CON_DW8;
726*4882a593Smuzhiyun 	else
727*4882a593Smuzhiyun 		reg &= ~CON_DW8;
728*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	sdhci_set_bus_width(host, width);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
sdhci_omap_init_74_clocks(struct sdhci_host * host,u8 power_mode)733*4882a593Smuzhiyun static void sdhci_omap_init_74_clocks(struct sdhci_host *host, u8 power_mode)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	u32 reg;
736*4882a593Smuzhiyun 	ktime_t timeout;
737*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
738*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (omap_host->power_mode == power_mode)
741*4882a593Smuzhiyun 		return;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (power_mode != MMC_POWER_ON)
744*4882a593Smuzhiyun 		return;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	disable_irq(host->irq);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
749*4882a593Smuzhiyun 	reg |= CON_INIT;
750*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
751*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CMD, 0x0);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	/* wait 1ms */
754*4882a593Smuzhiyun 	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
755*4882a593Smuzhiyun 	while (1) {
756*4882a593Smuzhiyun 		bool timedout = ktime_after(ktime_get(), timeout);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_STAT) & INT_CC_EN)
759*4882a593Smuzhiyun 			break;
760*4882a593Smuzhiyun 		if (WARN_ON(timedout))
761*4882a593Smuzhiyun 			return;
762*4882a593Smuzhiyun 		usleep_range(5, 10);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
766*4882a593Smuzhiyun 	reg &= ~CON_INIT;
767*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
768*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_STAT, INT_CC_EN);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	enable_irq(host->irq);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
sdhci_omap_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)773*4882a593Smuzhiyun static void sdhci_omap_set_uhs_signaling(struct sdhci_host *host,
774*4882a593Smuzhiyun 					 unsigned int timing)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	u32 reg;
777*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
778*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	sdhci_omap_stop_clock(omap_host);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
783*4882a593Smuzhiyun 	if (timing == MMC_TIMING_UHS_DDR50 || timing == MMC_TIMING_MMC_DDR52)
784*4882a593Smuzhiyun 		reg |= CON_DDR;
785*4882a593Smuzhiyun 	else
786*4882a593Smuzhiyun 		reg &= ~CON_DDR;
787*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	sdhci_set_uhs_signaling(host, timing);
790*4882a593Smuzhiyun 	sdhci_omap_start_clock(omap_host);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun #define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
sdhci_omap_reset(struct sdhci_host * host,u8 mask)794*4882a593Smuzhiyun static void sdhci_omap_reset(struct sdhci_host *host, u8 mask)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
797*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
798*4882a593Smuzhiyun 	unsigned long limit = MMC_TIMEOUT_US;
799*4882a593Smuzhiyun 	unsigned long i = 0;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* Don't reset data lines during tuning operation */
802*4882a593Smuzhiyun 	if (omap_host->is_tuning)
803*4882a593Smuzhiyun 		mask &= ~SDHCI_RESET_DATA;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (omap_host->flags & SDHCI_OMAP_SPECIAL_RESET) {
806*4882a593Smuzhiyun 		sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
807*4882a593Smuzhiyun 		while ((!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)) &&
808*4882a593Smuzhiyun 		       (i++ < limit))
809*4882a593Smuzhiyun 			udelay(1);
810*4882a593Smuzhiyun 		i = 0;
811*4882a593Smuzhiyun 		while ((sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) &&
812*4882a593Smuzhiyun 		       (i++ < limit))
813*4882a593Smuzhiyun 			udelay(1);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		if (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)
816*4882a593Smuzhiyun 			dev_err(mmc_dev(host->mmc),
817*4882a593Smuzhiyun 				"Timeout waiting on controller reset in %s\n",
818*4882a593Smuzhiyun 				__func__);
819*4882a593Smuzhiyun 		return;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	sdhci_reset(host, mask);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #define CMD_ERR_MASK (SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX |\
826*4882a593Smuzhiyun 		      SDHCI_INT_TIMEOUT)
827*4882a593Smuzhiyun #define CMD_MASK (CMD_ERR_MASK | SDHCI_INT_RESPONSE)
828*4882a593Smuzhiyun 
sdhci_omap_irq(struct sdhci_host * host,u32 intmask)829*4882a593Smuzhiyun static u32 sdhci_omap_irq(struct sdhci_host *host, u32 intmask)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
832*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (omap_host->is_tuning && host->cmd && !host->data_early &&
835*4882a593Smuzhiyun 	    (intmask & CMD_ERR_MASK)) {
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 		/*
838*4882a593Smuzhiyun 		 * Since we are not resetting data lines during tuning
839*4882a593Smuzhiyun 		 * operation, data error or data complete interrupts
840*4882a593Smuzhiyun 		 * might still arrive. Mark this request as a failure
841*4882a593Smuzhiyun 		 * but still wait for the data interrupt
842*4882a593Smuzhiyun 		 */
843*4882a593Smuzhiyun 		if (intmask & SDHCI_INT_TIMEOUT)
844*4882a593Smuzhiyun 			host->cmd->error = -ETIMEDOUT;
845*4882a593Smuzhiyun 		else
846*4882a593Smuzhiyun 			host->cmd->error = -EILSEQ;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		host->cmd = NULL;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/*
851*4882a593Smuzhiyun 		 * Sometimes command error interrupts and command complete
852*4882a593Smuzhiyun 		 * interrupt will arrive together. Clear all command related
853*4882a593Smuzhiyun 		 * interrupts here.
854*4882a593Smuzhiyun 		 */
855*4882a593Smuzhiyun 		sdhci_writel(host, intmask & CMD_MASK, SDHCI_INT_STATUS);
856*4882a593Smuzhiyun 		intmask &= ~CMD_MASK;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	return intmask;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
sdhci_omap_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)862*4882a593Smuzhiyun static void sdhci_omap_set_timeout(struct sdhci_host *host,
863*4882a593Smuzhiyun 				   struct mmc_command *cmd)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	if (cmd->opcode == MMC_ERASE)
866*4882a593Smuzhiyun 		sdhci_set_data_timeout_irq(host, false);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	__sdhci_set_timeout(host, cmd);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static struct sdhci_ops sdhci_omap_ops = {
872*4882a593Smuzhiyun 	.set_clock = sdhci_omap_set_clock,
873*4882a593Smuzhiyun 	.set_power = sdhci_omap_set_power,
874*4882a593Smuzhiyun 	.enable_dma = sdhci_omap_enable_dma,
875*4882a593Smuzhiyun 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
876*4882a593Smuzhiyun 	.get_min_clock = sdhci_omap_get_min_clock,
877*4882a593Smuzhiyun 	.set_bus_width = sdhci_omap_set_bus_width,
878*4882a593Smuzhiyun 	.platform_send_init_74_clocks = sdhci_omap_init_74_clocks,
879*4882a593Smuzhiyun 	.reset = sdhci_omap_reset,
880*4882a593Smuzhiyun 	.set_uhs_signaling = sdhci_omap_set_uhs_signaling,
881*4882a593Smuzhiyun 	.irq = sdhci_omap_irq,
882*4882a593Smuzhiyun 	.set_timeout = sdhci_omap_set_timeout,
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
sdhci_omap_set_capabilities(struct sdhci_omap_host * omap_host)885*4882a593Smuzhiyun static int sdhci_omap_set_capabilities(struct sdhci_omap_host *omap_host)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	u32 reg;
888*4882a593Smuzhiyun 	int ret = 0;
889*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
890*4882a593Smuzhiyun 	struct regulator *vqmmc;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	vqmmc = regulator_get(dev, "vqmmc");
893*4882a593Smuzhiyun 	if (IS_ERR(vqmmc)) {
894*4882a593Smuzhiyun 		ret = PTR_ERR(vqmmc);
895*4882a593Smuzhiyun 		goto reg_put;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* voltage capabilities might be set by boot loader, clear it */
899*4882a593Smuzhiyun 	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
900*4882a593Smuzhiyun 	reg &= ~(CAPA_VS18 | CAPA_VS30 | CAPA_VS33);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (regulator_is_supported_voltage(vqmmc, IOV_3V3, IOV_3V3))
903*4882a593Smuzhiyun 		reg |= CAPA_VS33;
904*4882a593Smuzhiyun 	if (regulator_is_supported_voltage(vqmmc, IOV_1V8, IOV_1V8))
905*4882a593Smuzhiyun 		reg |= CAPA_VS18;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, reg);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun reg_put:
910*4882a593Smuzhiyun 	regulator_put(vqmmc);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_omap_pdata = {
916*4882a593Smuzhiyun 	.quirks = SDHCI_QUIRK_BROKEN_CARD_DETECTION |
917*4882a593Smuzhiyun 		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
918*4882a593Smuzhiyun 		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN |
919*4882a593Smuzhiyun 		  SDHCI_QUIRK_NO_HISPD_BIT |
920*4882a593Smuzhiyun 		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
921*4882a593Smuzhiyun 	.quirks2 = SDHCI_QUIRK2_ACMD23_BROKEN |
922*4882a593Smuzhiyun 		   SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
923*4882a593Smuzhiyun 		   SDHCI_QUIRK2_RSP_136_HAS_CRC |
924*4882a593Smuzhiyun 		   SDHCI_QUIRK2_DISABLE_HW_TIMEOUT,
925*4882a593Smuzhiyun 	.ops = &sdhci_omap_ops,
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun static const struct sdhci_omap_data k2g_data = {
929*4882a593Smuzhiyun 	.offset = 0x200,
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static const struct sdhci_omap_data am335_data = {
933*4882a593Smuzhiyun 	.offset = 0x200,
934*4882a593Smuzhiyun 	.flags = SDHCI_OMAP_SPECIAL_RESET,
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun static const struct sdhci_omap_data am437_data = {
938*4882a593Smuzhiyun 	.offset = 0x200,
939*4882a593Smuzhiyun 	.flags = SDHCI_OMAP_SPECIAL_RESET,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun static const struct sdhci_omap_data dra7_data = {
943*4882a593Smuzhiyun 	.offset = 0x200,
944*4882a593Smuzhiyun 	.flags	= SDHCI_OMAP_REQUIRE_IODELAY,
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static const struct of_device_id omap_sdhci_match[] = {
948*4882a593Smuzhiyun 	{ .compatible = "ti,dra7-sdhci", .data = &dra7_data },
949*4882a593Smuzhiyun 	{ .compatible = "ti,k2g-sdhci", .data = &k2g_data },
950*4882a593Smuzhiyun 	{ .compatible = "ti,am335-sdhci", .data = &am335_data },
951*4882a593Smuzhiyun 	{ .compatible = "ti,am437-sdhci", .data = &am437_data },
952*4882a593Smuzhiyun 	{},
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, omap_sdhci_match);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun static struct pinctrl_state
sdhci_omap_iodelay_pinctrl_state(struct sdhci_omap_host * omap_host,char * mode,u32 * caps,u32 capmask)957*4882a593Smuzhiyun *sdhci_omap_iodelay_pinctrl_state(struct sdhci_omap_host *omap_host, char *mode,
958*4882a593Smuzhiyun 				  u32 *caps, u32 capmask)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
961*4882a593Smuzhiyun 	char *version = omap_host->version;
962*4882a593Smuzhiyun 	struct pinctrl_state *pinctrl_state = ERR_PTR(-ENODEV);
963*4882a593Smuzhiyun 	char str[20];
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (!(*caps & capmask))
966*4882a593Smuzhiyun 		goto ret;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (version) {
969*4882a593Smuzhiyun 		snprintf(str, 20, "%s-%s", mode, version);
970*4882a593Smuzhiyun 		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, str);
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (IS_ERR(pinctrl_state))
974*4882a593Smuzhiyun 		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, mode);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	if (IS_ERR(pinctrl_state)) {
977*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl state for %s mode", mode);
978*4882a593Smuzhiyun 		*caps &= ~capmask;
979*4882a593Smuzhiyun 	}
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun ret:
982*4882a593Smuzhiyun 	return pinctrl_state;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
sdhci_omap_config_iodelay_pinctrl_state(struct sdhci_omap_host * omap_host)985*4882a593Smuzhiyun static int sdhci_omap_config_iodelay_pinctrl_state(struct sdhci_omap_host
986*4882a593Smuzhiyun 						   *omap_host)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct device *dev = omap_host->dev;
989*4882a593Smuzhiyun 	struct sdhci_host *host = omap_host->host;
990*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
991*4882a593Smuzhiyun 	u32 *caps = &mmc->caps;
992*4882a593Smuzhiyun 	u32 *caps2 = &mmc->caps2;
993*4882a593Smuzhiyun 	struct pinctrl_state *state;
994*4882a593Smuzhiyun 	struct pinctrl_state **pinctrl_state;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
997*4882a593Smuzhiyun 		return 0;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	pinctrl_state = devm_kcalloc(dev,
1000*4882a593Smuzhiyun 				     MMC_TIMING_MMC_HS200 + 1,
1001*4882a593Smuzhiyun 				     sizeof(*pinctrl_state),
1002*4882a593Smuzhiyun 				     GFP_KERNEL);
1003*4882a593Smuzhiyun 	if (!pinctrl_state)
1004*4882a593Smuzhiyun 		return -ENOMEM;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	omap_host->pinctrl = devm_pinctrl_get(omap_host->dev);
1007*4882a593Smuzhiyun 	if (IS_ERR(omap_host->pinctrl)) {
1008*4882a593Smuzhiyun 		dev_err(dev, "Cannot get pinctrl\n");
1009*4882a593Smuzhiyun 		return PTR_ERR(omap_host->pinctrl);
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	state = pinctrl_lookup_state(omap_host->pinctrl, "default");
1013*4882a593Smuzhiyun 	if (IS_ERR(state)) {
1014*4882a593Smuzhiyun 		dev_err(dev, "no pinctrl state for default mode\n");
1015*4882a593Smuzhiyun 		return PTR_ERR(state);
1016*4882a593Smuzhiyun 	}
1017*4882a593Smuzhiyun 	pinctrl_state[MMC_TIMING_LEGACY] = state;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr104", caps,
1020*4882a593Smuzhiyun 						 MMC_CAP_UHS_SDR104);
1021*4882a593Smuzhiyun 	if (!IS_ERR(state))
1022*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_UHS_SDR104] = state;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr50", caps,
1025*4882a593Smuzhiyun 						 MMC_CAP_UHS_DDR50);
1026*4882a593Smuzhiyun 	if (!IS_ERR(state))
1027*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_UHS_DDR50] = state;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr50", caps,
1030*4882a593Smuzhiyun 						 MMC_CAP_UHS_SDR50);
1031*4882a593Smuzhiyun 	if (!IS_ERR(state))
1032*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_UHS_SDR50] = state;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr25", caps,
1035*4882a593Smuzhiyun 						 MMC_CAP_UHS_SDR25);
1036*4882a593Smuzhiyun 	if (!IS_ERR(state))
1037*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_UHS_SDR25] = state;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr12", caps,
1040*4882a593Smuzhiyun 						 MMC_CAP_UHS_SDR12);
1041*4882a593Smuzhiyun 	if (!IS_ERR(state))
1042*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_UHS_SDR12] = state;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_1_8v", caps,
1045*4882a593Smuzhiyun 						 MMC_CAP_1_8V_DDR);
1046*4882a593Smuzhiyun 	if (!IS_ERR(state)) {
1047*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
1048*4882a593Smuzhiyun 	} else {
1049*4882a593Smuzhiyun 		state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_3_3v",
1050*4882a593Smuzhiyun 							 caps,
1051*4882a593Smuzhiyun 							 MMC_CAP_3_3V_DDR);
1052*4882a593Smuzhiyun 		if (!IS_ERR(state))
1053*4882a593Smuzhiyun 			pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
1057*4882a593Smuzhiyun 						 MMC_CAP_SD_HIGHSPEED);
1058*4882a593Smuzhiyun 	if (!IS_ERR(state))
1059*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_SD_HS] = state;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
1062*4882a593Smuzhiyun 						 MMC_CAP_MMC_HIGHSPEED);
1063*4882a593Smuzhiyun 	if (!IS_ERR(state))
1064*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_MMC_HS] = state;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs200_1_8v", caps2,
1067*4882a593Smuzhiyun 						 MMC_CAP2_HS200_1_8V_SDR);
1068*4882a593Smuzhiyun 	if (!IS_ERR(state))
1069*4882a593Smuzhiyun 		pinctrl_state[MMC_TIMING_MMC_HS200] = state;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	omap_host->pinctrl_state = pinctrl_state;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static const struct soc_device_attribute sdhci_omap_soc_devices[] = {
1077*4882a593Smuzhiyun 	{
1078*4882a593Smuzhiyun 		.machine = "DRA7[45]*",
1079*4882a593Smuzhiyun 		.revision = "ES1.[01]",
1080*4882a593Smuzhiyun 	},
1081*4882a593Smuzhiyun 	{
1082*4882a593Smuzhiyun 		/* sentinel */
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun 
sdhci_omap_probe(struct platform_device * pdev)1086*4882a593Smuzhiyun static int sdhci_omap_probe(struct platform_device *pdev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	int ret;
1089*4882a593Smuzhiyun 	u32 offset;
1090*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1091*4882a593Smuzhiyun 	struct sdhci_host *host;
1092*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
1093*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host;
1094*4882a593Smuzhiyun 	struct mmc_host *mmc;
1095*4882a593Smuzhiyun 	const struct of_device_id *match;
1096*4882a593Smuzhiyun 	struct sdhci_omap_data *data;
1097*4882a593Smuzhiyun 	const struct soc_device_attribute *soc;
1098*4882a593Smuzhiyun 	struct resource *regs;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	match = of_match_device(omap_sdhci_match, dev);
1101*4882a593Smuzhiyun 	if (!match)
1102*4882a593Smuzhiyun 		return -EINVAL;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	data = (struct sdhci_omap_data *)match->data;
1105*4882a593Smuzhiyun 	if (!data) {
1106*4882a593Smuzhiyun 		dev_err(dev, "no sdhci omap data\n");
1107*4882a593Smuzhiyun 		return -EINVAL;
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 	offset = data->offset;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1112*4882a593Smuzhiyun 	if (!regs)
1113*4882a593Smuzhiyun 		return -ENXIO;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	host = sdhci_pltfm_init(pdev, &sdhci_omap_pdata,
1116*4882a593Smuzhiyun 				sizeof(*omap_host));
1117*4882a593Smuzhiyun 	if (IS_ERR(host)) {
1118*4882a593Smuzhiyun 		dev_err(dev, "Failed sdhci_pltfm_init\n");
1119*4882a593Smuzhiyun 		return PTR_ERR(host);
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
1123*4882a593Smuzhiyun 	omap_host = sdhci_pltfm_priv(pltfm_host);
1124*4882a593Smuzhiyun 	omap_host->host = host;
1125*4882a593Smuzhiyun 	omap_host->base = host->ioaddr;
1126*4882a593Smuzhiyun 	omap_host->dev = dev;
1127*4882a593Smuzhiyun 	omap_host->power_mode = MMC_POWER_UNDEFINED;
1128*4882a593Smuzhiyun 	omap_host->timing = MMC_TIMING_LEGACY;
1129*4882a593Smuzhiyun 	omap_host->flags = data->flags;
1130*4882a593Smuzhiyun 	host->ioaddr += offset;
1131*4882a593Smuzhiyun 	host->mapbase = regs->start + offset;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	mmc = host->mmc;
1134*4882a593Smuzhiyun 	sdhci_get_of_property(pdev);
1135*4882a593Smuzhiyun 	ret = mmc_of_parse(mmc);
1136*4882a593Smuzhiyun 	if (ret)
1137*4882a593Smuzhiyun 		goto err_pltfm_free;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	soc = soc_device_match(sdhci_omap_soc_devices);
1140*4882a593Smuzhiyun 	if (soc) {
1141*4882a593Smuzhiyun 		omap_host->version = "rev11";
1142*4882a593Smuzhiyun 		if (!strcmp(dev_name(dev), "4809c000.mmc"))
1143*4882a593Smuzhiyun 			mmc->f_max = 96000000;
1144*4882a593Smuzhiyun 		if (!strcmp(dev_name(dev), "480b4000.mmc"))
1145*4882a593Smuzhiyun 			mmc->f_max = 48000000;
1146*4882a593Smuzhiyun 		if (!strcmp(dev_name(dev), "480ad000.mmc"))
1147*4882a593Smuzhiyun 			mmc->f_max = 48000000;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	if (!mmc_can_gpio_ro(mmc))
1151*4882a593Smuzhiyun 		mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	pltfm_host->clk = devm_clk_get(dev, "fck");
1154*4882a593Smuzhiyun 	if (IS_ERR(pltfm_host->clk)) {
1155*4882a593Smuzhiyun 		ret = PTR_ERR(pltfm_host->clk);
1156*4882a593Smuzhiyun 		goto err_pltfm_free;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	ret = clk_set_rate(pltfm_host->clk, mmc->f_max);
1160*4882a593Smuzhiyun 	if (ret) {
1161*4882a593Smuzhiyun 		dev_err(dev, "failed to set clock to %d\n", mmc->f_max);
1162*4882a593Smuzhiyun 		goto err_pltfm_free;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	omap_host->pbias = devm_regulator_get_optional(dev, "pbias");
1166*4882a593Smuzhiyun 	if (IS_ERR(omap_host->pbias)) {
1167*4882a593Smuzhiyun 		ret = PTR_ERR(omap_host->pbias);
1168*4882a593Smuzhiyun 		if (ret != -ENODEV)
1169*4882a593Smuzhiyun 			goto err_pltfm_free;
1170*4882a593Smuzhiyun 		dev_dbg(dev, "unable to get pbias regulator %d\n", ret);
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 	omap_host->pbias_enabled = false;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/*
1175*4882a593Smuzhiyun 	 * omap_device_pm_domain has callbacks to enable the main
1176*4882a593Smuzhiyun 	 * functional clock, interface clock and also configure the
1177*4882a593Smuzhiyun 	 * SYSCONFIG register of omap devices. The callback will be invoked
1178*4882a593Smuzhiyun 	 * as part of pm_runtime_get_sync.
1179*4882a593Smuzhiyun 	 */
1180*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1181*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev);
1182*4882a593Smuzhiyun 	if (ret < 0) {
1183*4882a593Smuzhiyun 		dev_err(dev, "pm_runtime_get_sync failed\n");
1184*4882a593Smuzhiyun 		pm_runtime_put_noidle(dev);
1185*4882a593Smuzhiyun 		goto err_rpm_disable;
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	ret = sdhci_omap_set_capabilities(omap_host);
1189*4882a593Smuzhiyun 	if (ret) {
1190*4882a593Smuzhiyun 		dev_err(dev, "failed to set system capabilities\n");
1191*4882a593Smuzhiyun 		goto err_put_sync;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	host->mmc_host_ops.start_signal_voltage_switch =
1195*4882a593Smuzhiyun 					sdhci_omap_start_signal_voltage_switch;
1196*4882a593Smuzhiyun 	host->mmc_host_ops.set_ios = sdhci_omap_set_ios;
1197*4882a593Smuzhiyun 	host->mmc_host_ops.card_busy = sdhci_omap_card_busy;
1198*4882a593Smuzhiyun 	host->mmc_host_ops.execute_tuning = sdhci_omap_execute_tuning;
1199*4882a593Smuzhiyun 	host->mmc_host_ops.enable_sdio_irq = sdhci_omap_enable_sdio_irq;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/* Switch to external DMA only if there is the "dmas" property */
1202*4882a593Smuzhiyun 	if (of_find_property(dev->of_node, "dmas", NULL))
1203*4882a593Smuzhiyun 		sdhci_switch_external_dma(host, true);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/* R1B responses is required to properly manage HW busy detection. */
1206*4882a593Smuzhiyun 	mmc->caps |= MMC_CAP_NEED_RSP_BUSY;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	ret = sdhci_setup_host(host);
1209*4882a593Smuzhiyun 	if (ret)
1210*4882a593Smuzhiyun 		goto err_put_sync;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	ret = sdhci_omap_config_iodelay_pinctrl_state(omap_host);
1213*4882a593Smuzhiyun 	if (ret)
1214*4882a593Smuzhiyun 		goto err_cleanup_host;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	ret = __sdhci_add_host(host);
1217*4882a593Smuzhiyun 	if (ret)
1218*4882a593Smuzhiyun 		goto err_cleanup_host;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	return 0;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun err_cleanup_host:
1223*4882a593Smuzhiyun 	sdhci_cleanup_host(host);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun err_put_sync:
1226*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun err_rpm_disable:
1229*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun err_pltfm_free:
1232*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
1233*4882a593Smuzhiyun 	return ret;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
sdhci_omap_remove(struct platform_device * pdev)1236*4882a593Smuzhiyun static int sdhci_omap_remove(struct platform_device *pdev)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1239*4882a593Smuzhiyun 	struct sdhci_host *host = platform_get_drvdata(pdev);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	sdhci_remove_host(host, true);
1242*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1243*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1244*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return 0;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sdhci_omap_context_save(struct sdhci_omap_host * omap_host)1249*4882a593Smuzhiyun static void sdhci_omap_context_save(struct sdhci_omap_host *omap_host)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	omap_host->con = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
1252*4882a593Smuzhiyun 	omap_host->hctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
1253*4882a593Smuzhiyun 	omap_host->sysctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
1254*4882a593Smuzhiyun 	omap_host->capa = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
1255*4882a593Smuzhiyun 	omap_host->ie = sdhci_omap_readl(omap_host, SDHCI_OMAP_IE);
1256*4882a593Smuzhiyun 	omap_host->ise = sdhci_omap_readl(omap_host, SDHCI_OMAP_ISE);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun /* Order matters here, HCTL must be restored in two phases */
sdhci_omap_context_restore(struct sdhci_omap_host * omap_host)1260*4882a593Smuzhiyun static void sdhci_omap_context_restore(struct sdhci_omap_host *omap_host)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
1263*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, omap_host->capa);
1264*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, omap_host->sysctl);
1267*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, omap_host->con);
1268*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_IE, omap_host->ie);
1269*4882a593Smuzhiyun 	sdhci_omap_writel(omap_host, SDHCI_OMAP_ISE, omap_host->ise);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
sdhci_omap_suspend(struct device * dev)1272*4882a593Smuzhiyun static int __maybe_unused sdhci_omap_suspend(struct device *dev)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
1275*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1276*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	sdhci_suspend_host(host);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	sdhci_omap_context_save(omap_host);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	pinctrl_pm_select_idle_state(dev);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	pm_runtime_force_suspend(dev);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	return 0;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
sdhci_omap_resume(struct device * dev)1289*4882a593Smuzhiyun static int __maybe_unused sdhci_omap_resume(struct device *dev)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	struct sdhci_host *host = dev_get_drvdata(dev);
1292*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1293*4882a593Smuzhiyun 	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	pm_runtime_force_resume(dev);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	sdhci_omap_context_restore(omap_host);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	sdhci_resume_host(host);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun #endif
1306*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(sdhci_omap_dev_pm_ops, sdhci_omap_suspend,
1307*4882a593Smuzhiyun 			 sdhci_omap_resume);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun static struct platform_driver sdhci_omap_driver = {
1310*4882a593Smuzhiyun 	.probe = sdhci_omap_probe,
1311*4882a593Smuzhiyun 	.remove = sdhci_omap_remove,
1312*4882a593Smuzhiyun 	.driver = {
1313*4882a593Smuzhiyun 		   .name = "sdhci-omap",
1314*4882a593Smuzhiyun 		   .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1315*4882a593Smuzhiyun 		   .pm = &sdhci_omap_dev_pm_ops,
1316*4882a593Smuzhiyun 		   .of_match_table = omap_sdhci_match,
1317*4882a593Smuzhiyun 		  },
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun module_platform_driver(sdhci_omap_driver);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for OMAP SoCs");
1323*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc.");
1324*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1325*4882a593Smuzhiyun MODULE_ALIAS("platform:sdhci_omap");
1326