xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-of-sparx5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/mmc/host/sdhci-of-sparx5.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * MCHP Sparx5 SoC Secure Digital Host Controller Interface.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2019 Microchip Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Author: Lars Povlsen <lars.povlsen@microchip.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "sdhci-pltfm.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CPU_REGS_GENERAL_CTRL	(0x22 * 4)
23*4882a593Smuzhiyun #define  MSHC_DLY_CC_MASK	GENMASK(16, 13)
24*4882a593Smuzhiyun #define  MSHC_DLY_CC_SHIFT	13
25*4882a593Smuzhiyun #define  MSHC_DLY_CC_MAX	15
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CPU_REGS_PROC_CTRL	(0x2C * 4)
28*4882a593Smuzhiyun #define  ACP_CACHE_FORCE_ENA	BIT(4)
29*4882a593Smuzhiyun #define  ACP_AWCACHE		BIT(3)
30*4882a593Smuzhiyun #define  ACP_ARCACHE		BIT(2)
31*4882a593Smuzhiyun #define  ACP_CACHE_MASK		(ACP_CACHE_FORCE_ENA|ACP_AWCACHE|ACP_ARCACHE)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MSHC2_VERSION			0x500	/* Off 0x140, reg 0x0 */
34*4882a593Smuzhiyun #define MSHC2_TYPE			0x504	/* Off 0x140, reg 0x1 */
35*4882a593Smuzhiyun #define MSHC2_EMMC_CTRL			0x52c	/* Off 0x140, reg 0xB */
36*4882a593Smuzhiyun #define  MSHC2_EMMC_CTRL_EMMC_RST_N	BIT(2)
37*4882a593Smuzhiyun #define  MSHC2_EMMC_CTRL_IS_EMMC	BIT(0)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct sdhci_sparx5_data {
40*4882a593Smuzhiyun 	struct sdhci_host *host;
41*4882a593Smuzhiyun 	struct regmap *cpu_ctrl;
42*4882a593Smuzhiyun 	int delay_clock;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define BOUNDARY_OK(addr, len) \
46*4882a593Smuzhiyun 	((addr | (SZ_128M - 1)) == ((addr + len - 1) | (SZ_128M - 1)))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * If DMA addr spans 128MB boundary, we split the DMA transfer into two
50*4882a593Smuzhiyun  * so that each DMA transfer doesn't exceed the boundary.
51*4882a593Smuzhiyun  */
sdhci_sparx5_adma_write_desc(struct sdhci_host * host,void ** desc,dma_addr_t addr,int len,unsigned int cmd)52*4882a593Smuzhiyun static void sdhci_sparx5_adma_write_desc(struct sdhci_host *host, void **desc,
53*4882a593Smuzhiyun 					  dma_addr_t addr, int len,
54*4882a593Smuzhiyun 					  unsigned int cmd)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	int tmplen, offset;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	if (likely(!len || BOUNDARY_OK(addr, len))) {
59*4882a593Smuzhiyun 		sdhci_adma_write_desc(host, desc, addr, len, cmd);
60*4882a593Smuzhiyun 		return;
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	pr_debug("%s: write_desc: splitting dma len %d, offset %pad\n",
64*4882a593Smuzhiyun 		 mmc_hostname(host->mmc), len, &addr);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	offset = addr & (SZ_128M - 1);
67*4882a593Smuzhiyun 	tmplen = SZ_128M - offset;
68*4882a593Smuzhiyun 	sdhci_adma_write_desc(host, desc, addr, tmplen, cmd);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	addr += tmplen;
71*4882a593Smuzhiyun 	len -= tmplen;
72*4882a593Smuzhiyun 	sdhci_adma_write_desc(host, desc, addr, len, cmd);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
sparx5_set_cacheable(struct sdhci_host * host,u32 value)75*4882a593Smuzhiyun static void sparx5_set_cacheable(struct sdhci_host *host, u32 value)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
78*4882a593Smuzhiyun 	struct sdhci_sparx5_data *sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	pr_debug("%s: Set Cacheable = 0x%x\n", mmc_hostname(host->mmc), value);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* Update ACP caching attributes in HW */
83*4882a593Smuzhiyun 	regmap_update_bits(sdhci_sparx5->cpu_ctrl,
84*4882a593Smuzhiyun 			   CPU_REGS_PROC_CTRL, ACP_CACHE_MASK, value);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
sparx5_set_delay(struct sdhci_host * host,u8 value)87*4882a593Smuzhiyun static void sparx5_set_delay(struct sdhci_host *host, u8 value)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
90*4882a593Smuzhiyun 	struct sdhci_sparx5_data *sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	pr_debug("%s: Set DLY_CC = %u\n", mmc_hostname(host->mmc), value);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* Update DLY_CC in HW */
95*4882a593Smuzhiyun 	regmap_update_bits(sdhci_sparx5->cpu_ctrl,
96*4882a593Smuzhiyun 			   CPU_REGS_GENERAL_CTRL,
97*4882a593Smuzhiyun 			   MSHC_DLY_CC_MASK,
98*4882a593Smuzhiyun 			   (value << MSHC_DLY_CC_SHIFT));
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
sdhci_sparx5_set_emmc(struct sdhci_host * host)101*4882a593Smuzhiyun static void sdhci_sparx5_set_emmc(struct sdhci_host *host)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	if (!mmc_card_is_removable(host->mmc)) {
104*4882a593Smuzhiyun 		u8 value;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		value = sdhci_readb(host, MSHC2_EMMC_CTRL);
107*4882a593Smuzhiyun 		if (!(value & MSHC2_EMMC_CTRL_IS_EMMC)) {
108*4882a593Smuzhiyun 			value |= MSHC2_EMMC_CTRL_IS_EMMC;
109*4882a593Smuzhiyun 			pr_debug("%s: Set EMMC_CTRL: 0x%08x\n",
110*4882a593Smuzhiyun 				 mmc_hostname(host->mmc), value);
111*4882a593Smuzhiyun 			sdhci_writeb(host, value, MSHC2_EMMC_CTRL);
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
sdhci_sparx5_reset_emmc(struct sdhci_host * host)116*4882a593Smuzhiyun static void sdhci_sparx5_reset_emmc(struct sdhci_host *host)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	u8 value;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	pr_debug("%s: Toggle EMMC_CTRL.EMMC_RST_N\n", mmc_hostname(host->mmc));
121*4882a593Smuzhiyun 	value = sdhci_readb(host, MSHC2_EMMC_CTRL) &
122*4882a593Smuzhiyun 		~MSHC2_EMMC_CTRL_EMMC_RST_N;
123*4882a593Smuzhiyun 	sdhci_writeb(host, value, MSHC2_EMMC_CTRL);
124*4882a593Smuzhiyun 	/* For eMMC, minimum is 1us but give it 10us for good measure */
125*4882a593Smuzhiyun 	usleep_range(10, 20);
126*4882a593Smuzhiyun 	sdhci_writeb(host, value | MSHC2_EMMC_CTRL_EMMC_RST_N,
127*4882a593Smuzhiyun 		     MSHC2_EMMC_CTRL);
128*4882a593Smuzhiyun 	/* For eMMC, minimum is 200us but give it 300us for good measure */
129*4882a593Smuzhiyun 	usleep_range(300, 400);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
sdhci_sparx5_reset(struct sdhci_host * host,u8 mask)132*4882a593Smuzhiyun static void sdhci_sparx5_reset(struct sdhci_host *host, u8 mask)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	pr_debug("%s: *** RESET: mask %d\n", mmc_hostname(host->mmc), mask);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	sdhci_reset(host, mask);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Be sure CARD_IS_EMMC stays set */
139*4882a593Smuzhiyun 	sdhci_sparx5_set_emmc(host);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const struct sdhci_ops sdhci_sparx5_ops = {
143*4882a593Smuzhiyun 	.set_clock		= sdhci_set_clock,
144*4882a593Smuzhiyun 	.set_bus_width		= sdhci_set_bus_width,
145*4882a593Smuzhiyun 	.set_uhs_signaling	= sdhci_set_uhs_signaling,
146*4882a593Smuzhiyun 	.get_max_clock		= sdhci_pltfm_clk_get_max_clock,
147*4882a593Smuzhiyun 	.reset			= sdhci_sparx5_reset,
148*4882a593Smuzhiyun 	.adma_write_desc	= sdhci_sparx5_adma_write_desc,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_sparx5_pdata = {
152*4882a593Smuzhiyun 	.quirks  = 0,
153*4882a593Smuzhiyun 	.quirks2 = SDHCI_QUIRK2_HOST_NO_CMD23 | /* Controller issue */
154*4882a593Smuzhiyun 		   SDHCI_QUIRK2_NO_1_8_V, /* No sdr104, ddr50, etc */
155*4882a593Smuzhiyun 	.ops = &sdhci_sparx5_ops,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
sdhci_sparx5_probe(struct platform_device * pdev)158*4882a593Smuzhiyun static int sdhci_sparx5_probe(struct platform_device *pdev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 	const char *syscon = "microchip,sparx5-cpu-syscon";
162*4882a593Smuzhiyun 	struct sdhci_host *host;
163*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
164*4882a593Smuzhiyun 	struct sdhci_sparx5_data *sdhci_sparx5;
165*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
166*4882a593Smuzhiyun 	u32 value;
167*4882a593Smuzhiyun 	u32 extra;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	host = sdhci_pltfm_init(pdev, &sdhci_sparx5_pdata,
170*4882a593Smuzhiyun 				sizeof(*sdhci_sparx5));
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (IS_ERR(host))
173*4882a593Smuzhiyun 		return PTR_ERR(host);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/*
176*4882a593Smuzhiyun 	 * extra adma table cnt for cross 128M boundary handling.
177*4882a593Smuzhiyun 	 */
178*4882a593Smuzhiyun 	extra = DIV_ROUND_UP_ULL(dma_get_required_mask(&pdev->dev), SZ_128M);
179*4882a593Smuzhiyun 	if (extra > SDHCI_MAX_SEGS)
180*4882a593Smuzhiyun 		extra = SDHCI_MAX_SEGS;
181*4882a593Smuzhiyun 	host->adma_table_cnt += extra;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
184*4882a593Smuzhiyun 	sdhci_sparx5 = sdhci_pltfm_priv(pltfm_host);
185*4882a593Smuzhiyun 	sdhci_sparx5->host = host;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	pltfm_host->clk = devm_clk_get(&pdev->dev, "core");
188*4882a593Smuzhiyun 	if (IS_ERR(pltfm_host->clk)) {
189*4882a593Smuzhiyun 		ret = PTR_ERR(pltfm_host->clk);
190*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get core clk: %d\n", ret);
191*4882a593Smuzhiyun 		goto free_pltfm;
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	ret = clk_prepare_enable(pltfm_host->clk);
194*4882a593Smuzhiyun 	if (ret)
195*4882a593Smuzhiyun 		goto free_pltfm;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "microchip,clock-delay", &value) &&
198*4882a593Smuzhiyun 	    (value > 0 && value <= MSHC_DLY_CC_MAX))
199*4882a593Smuzhiyun 		sdhci_sparx5->delay_clock = value;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	sdhci_get_of_property(pdev);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = mmc_of_parse(host->mmc);
204*4882a593Smuzhiyun 	if (ret)
205*4882a593Smuzhiyun 		goto err_clk;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	sdhci_sparx5->cpu_ctrl = syscon_regmap_lookup_by_compatible(syscon);
208*4882a593Smuzhiyun 	if (IS_ERR(sdhci_sparx5->cpu_ctrl)) {
209*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No CPU syscon regmap !\n");
210*4882a593Smuzhiyun 		ret = PTR_ERR(sdhci_sparx5->cpu_ctrl);
211*4882a593Smuzhiyun 		goto err_clk;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (sdhci_sparx5->delay_clock >= 0)
215*4882a593Smuzhiyun 		sparx5_set_delay(host, sdhci_sparx5->delay_clock);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (!mmc_card_is_removable(host->mmc)) {
218*4882a593Smuzhiyun 		/* Do a HW reset of eMMC card */
219*4882a593Smuzhiyun 		sdhci_sparx5_reset_emmc(host);
220*4882a593Smuzhiyun 		/* Update EMMC_CTRL */
221*4882a593Smuzhiyun 		sdhci_sparx5_set_emmc(host);
222*4882a593Smuzhiyun 		/* If eMMC, disable SD and SDIO */
223*4882a593Smuzhiyun 		host->mmc->caps2 |= (MMC_CAP2_NO_SDIO|MMC_CAP2_NO_SD);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ret = sdhci_add_host(host);
227*4882a593Smuzhiyun 	if (ret)
228*4882a593Smuzhiyun 		goto err_clk;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Set AXI bus master to use un-cached access (for DMA) */
231*4882a593Smuzhiyun 	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA) &&
232*4882a593Smuzhiyun 	    IS_ENABLED(CONFIG_DMA_DECLARE_COHERENT))
233*4882a593Smuzhiyun 		sparx5_set_cacheable(host, ACP_CACHE_FORCE_ENA);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	pr_debug("%s: SDHC version: 0x%08x\n",
236*4882a593Smuzhiyun 		 mmc_hostname(host->mmc), sdhci_readl(host, MSHC2_VERSION));
237*4882a593Smuzhiyun 	pr_debug("%s: SDHC type:    0x%08x\n",
238*4882a593Smuzhiyun 		 mmc_hostname(host->mmc), sdhci_readl(host, MSHC2_TYPE));
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return ret;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun err_clk:
243*4882a593Smuzhiyun 	clk_disable_unprepare(pltfm_host->clk);
244*4882a593Smuzhiyun free_pltfm:
245*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
246*4882a593Smuzhiyun 	return ret;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct of_device_id sdhci_sparx5_of_match[] = {
250*4882a593Smuzhiyun 	{ .compatible = "microchip,dw-sparx5-sdhci" },
251*4882a593Smuzhiyun 	{ }
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_sparx5_of_match);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static struct platform_driver sdhci_sparx5_driver = {
256*4882a593Smuzhiyun 	.driver = {
257*4882a593Smuzhiyun 		.name = "sdhci-sparx5",
258*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
259*4882a593Smuzhiyun 		.of_match_table = sdhci_sparx5_of_match,
260*4882a593Smuzhiyun 		.pm = &sdhci_pltfm_pmops,
261*4882a593Smuzhiyun 	},
262*4882a593Smuzhiyun 	.probe = sdhci_sparx5_probe,
263*4882a593Smuzhiyun 	.remove = sdhci_pltfm_unregister,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun module_platform_driver(sdhci_sparx5_driver);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun MODULE_DESCRIPTION("Sparx5 SDHCI OF driver");
269*4882a593Smuzhiyun MODULE_AUTHOR("Lars Povlsen <lars.povlsen@microchip.com>");
270*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
271