xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-milbeaut.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 - 2015 Fujitsu Semiconductor, Ltd
4*4882a593Smuzhiyun  *              Vincent Yang <vincent.yang@tw.fujitsu.com>
5*4882a593Smuzhiyun  * Copyright (C) 2015 Linaro Ltd  Andy Green <andy.green@linaro.org>
6*4882a593Smuzhiyun  * Copyright (C) 2019 Socionext Inc.
7*4882a593Smuzhiyun  *              Takao Orito <orito.takao@socionext.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bits.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/property.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "sdhci-pltfm.h"
20*4882a593Smuzhiyun #include "sdhci_f_sdh30.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* milbeaut bridge controller register */
23*4882a593Smuzhiyun #define MLB_SOFT_RESET		0x0200
24*4882a593Smuzhiyun #define  MLB_SOFT_RESET_RSTX		BIT(0)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MLB_WP_CD_LED_SET	0x0210
27*4882a593Smuzhiyun #define  MLB_WP_CD_LED_SET_LED_INV  BIT(2)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MLB_CR_SET			0x0220
30*4882a593Smuzhiyun #define  MLB_CR_SET_CR_TOCLKUNIT       BIT(24)
31*4882a593Smuzhiyun #define  MLB_CR_SET_CR_TOCLKFREQ_SFT   (16)
32*4882a593Smuzhiyun #define  MLB_CR_SET_CR_TOCLKFREQ_MASK  (0x3F << MLB_CR_SET_CR_TOCLKFREQ_SFT)
33*4882a593Smuzhiyun #define  MLB_CR_SET_CR_BCLKFREQ_SFT    (8)
34*4882a593Smuzhiyun #define  MLB_CR_SET_CR_BCLKFREQ_MASK   (0xFF << MLB_CR_SET_CR_BCLKFREQ_SFT)
35*4882a593Smuzhiyun #define  MLB_CR_SET_CR_RTUNTIMER_SFT   (4)
36*4882a593Smuzhiyun #define  MLB_CR_SET_CR_RTUNTIMER_MASK  (0xF << MLB_CR_SET_CR_RTUNTIMER_SFT)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MLB_SD_TOCLK_I_DIV  16
39*4882a593Smuzhiyun #define MLB_TOCLKFREQ_UNIT_THRES    16000000
40*4882a593Smuzhiyun #define MLB_CAL_TOCLKFREQ_MHZ(rate) (rate / MLB_SD_TOCLK_I_DIV / 1000000)
41*4882a593Smuzhiyun #define MLB_CAL_TOCLKFREQ_KHZ(rate) (rate / MLB_SD_TOCLK_I_DIV / 1000)
42*4882a593Smuzhiyun #define MLB_TOCLKFREQ_MAX   63
43*4882a593Smuzhiyun #define MLB_TOCLKFREQ_MIN    1
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define MLB_SD_BCLK_I_DIV   4
46*4882a593Smuzhiyun #define MLB_CAL_BCLKFREQ(rate)  (rate / MLB_SD_BCLK_I_DIV / 1000000)
47*4882a593Smuzhiyun #define MLB_BCLKFREQ_MAX        255
48*4882a593Smuzhiyun #define MLB_BCLKFREQ_MIN          1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define MLB_CDR_SET			0x0230
51*4882a593Smuzhiyun #define MLB_CDR_SET_CLK2POW16	3
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct f_sdhost_priv {
54*4882a593Smuzhiyun 	struct clk *clk_iface;
55*4882a593Smuzhiyun 	struct clk *clk;
56*4882a593Smuzhiyun 	struct device *dev;
57*4882a593Smuzhiyun 	bool enable_cmd_dat_delay;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
sdhci_milbeaut_soft_voltage_switch(struct sdhci_host * host)60*4882a593Smuzhiyun static void sdhci_milbeaut_soft_voltage_switch(struct sdhci_host *host)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	u32 ctrl = 0;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	usleep_range(2500, 3000);
65*4882a593Smuzhiyun 	ctrl = sdhci_readl(host, F_SDH30_IO_CONTROL2);
66*4882a593Smuzhiyun 	ctrl |= F_SDH30_CRES_O_DN;
67*4882a593Smuzhiyun 	sdhci_writel(host, ctrl, F_SDH30_IO_CONTROL2);
68*4882a593Smuzhiyun 	ctrl |= F_SDH30_MSEL_O_1_8;
69*4882a593Smuzhiyun 	sdhci_writel(host, ctrl, F_SDH30_IO_CONTROL2);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	ctrl &= ~F_SDH30_CRES_O_DN;
72*4882a593Smuzhiyun 	sdhci_writel(host, ctrl, F_SDH30_IO_CONTROL2);
73*4882a593Smuzhiyun 	usleep_range(2500, 3000);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	ctrl = sdhci_readl(host, F_SDH30_TUNING_SETTING);
76*4882a593Smuzhiyun 	ctrl |= F_SDH30_CMD_CHK_DIS;
77*4882a593Smuzhiyun 	sdhci_writel(host, ctrl, F_SDH30_TUNING_SETTING);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
sdhci_milbeaut_get_min_clock(struct sdhci_host * host)80*4882a593Smuzhiyun static unsigned int sdhci_milbeaut_get_min_clock(struct sdhci_host *host)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	return F_SDH30_MIN_CLOCK;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
sdhci_milbeaut_reset(struct sdhci_host * host,u8 mask)85*4882a593Smuzhiyun static void sdhci_milbeaut_reset(struct sdhci_host *host, u8 mask)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct f_sdhost_priv *priv = sdhci_priv(host);
88*4882a593Smuzhiyun 	u16 clk;
89*4882a593Smuzhiyun 	u32 ctl;
90*4882a593Smuzhiyun 	ktime_t timeout;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
93*4882a593Smuzhiyun 	clk = (clk & ~SDHCI_CLOCK_CARD_EN) | SDHCI_CLOCK_INT_EN;
94*4882a593Smuzhiyun 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	sdhci_reset(host, mask);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	clk |= SDHCI_CLOCK_CARD_EN;
99*4882a593Smuzhiyun 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	timeout = ktime_add_ms(ktime_get(), 10);
102*4882a593Smuzhiyun 	while (1) {
103*4882a593Smuzhiyun 		bool timedout = ktime_after(ktime_get(), timeout);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
106*4882a593Smuzhiyun 		if (clk & SDHCI_CLOCK_INT_STABLE)
107*4882a593Smuzhiyun 			break;
108*4882a593Smuzhiyun 		if (timedout) {
109*4882a593Smuzhiyun 			pr_err("%s: Internal clock never stabilised.\n",
110*4882a593Smuzhiyun 				mmc_hostname(host->mmc));
111*4882a593Smuzhiyun 			sdhci_dumpregs(host);
112*4882a593Smuzhiyun 			return;
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 		udelay(10);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (priv->enable_cmd_dat_delay) {
118*4882a593Smuzhiyun 		ctl = sdhci_readl(host, F_SDH30_ESD_CONTROL);
119*4882a593Smuzhiyun 		ctl |= F_SDH30_CMD_DAT_DELAY;
120*4882a593Smuzhiyun 		sdhci_writel(host, ctl, F_SDH30_ESD_CONTROL);
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct sdhci_ops sdhci_milbeaut_ops = {
125*4882a593Smuzhiyun 	.voltage_switch = sdhci_milbeaut_soft_voltage_switch,
126*4882a593Smuzhiyun 	.get_min_clock = sdhci_milbeaut_get_min_clock,
127*4882a593Smuzhiyun 	.reset = sdhci_milbeaut_reset,
128*4882a593Smuzhiyun 	.set_clock = sdhci_set_clock,
129*4882a593Smuzhiyun 	.set_bus_width = sdhci_set_bus_width,
130*4882a593Smuzhiyun 	.set_uhs_signaling = sdhci_set_uhs_signaling,
131*4882a593Smuzhiyun 	.set_power = sdhci_set_power_and_bus_voltage,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
sdhci_milbeaut_bridge_reset(struct sdhci_host * host,int reset_flag)134*4882a593Smuzhiyun static void sdhci_milbeaut_bridge_reset(struct sdhci_host *host,
135*4882a593Smuzhiyun 						int reset_flag)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	if (reset_flag)
138*4882a593Smuzhiyun 		sdhci_writel(host, 0, MLB_SOFT_RESET);
139*4882a593Smuzhiyun 	else
140*4882a593Smuzhiyun 		sdhci_writel(host, MLB_SOFT_RESET_RSTX, MLB_SOFT_RESET);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
sdhci_milbeaut_bridge_init(struct sdhci_host * host,int rate)143*4882a593Smuzhiyun static void sdhci_milbeaut_bridge_init(struct sdhci_host *host,
144*4882a593Smuzhiyun 						int rate)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	u32 val, clk;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* IO_SDIO_CR_SET should be set while reset */
149*4882a593Smuzhiyun 	val = sdhci_readl(host, MLB_CR_SET);
150*4882a593Smuzhiyun 	val &= ~(MLB_CR_SET_CR_TOCLKFREQ_MASK | MLB_CR_SET_CR_TOCLKUNIT |
151*4882a593Smuzhiyun 			MLB_CR_SET_CR_BCLKFREQ_MASK);
152*4882a593Smuzhiyun 	if (rate >= MLB_TOCLKFREQ_UNIT_THRES) {
153*4882a593Smuzhiyun 		clk = MLB_CAL_TOCLKFREQ_MHZ(rate);
154*4882a593Smuzhiyun 		clk = min_t(u32, MLB_TOCLKFREQ_MAX, clk);
155*4882a593Smuzhiyun 		val |= MLB_CR_SET_CR_TOCLKUNIT |
156*4882a593Smuzhiyun 			(clk << MLB_CR_SET_CR_TOCLKFREQ_SFT);
157*4882a593Smuzhiyun 	} else {
158*4882a593Smuzhiyun 		clk = MLB_CAL_TOCLKFREQ_KHZ(rate);
159*4882a593Smuzhiyun 		clk = min_t(u32, MLB_TOCLKFREQ_MAX, clk);
160*4882a593Smuzhiyun 		clk = max_t(u32, MLB_TOCLKFREQ_MIN, clk);
161*4882a593Smuzhiyun 		val |= clk << MLB_CR_SET_CR_TOCLKFREQ_SFT;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	clk = MLB_CAL_BCLKFREQ(rate);
165*4882a593Smuzhiyun 	clk = min_t(u32, MLB_BCLKFREQ_MAX, clk);
166*4882a593Smuzhiyun 	clk = max_t(u32, MLB_BCLKFREQ_MIN, clk);
167*4882a593Smuzhiyun 	val |=  clk << MLB_CR_SET_CR_BCLKFREQ_SFT;
168*4882a593Smuzhiyun 	val &= ~MLB_CR_SET_CR_RTUNTIMER_MASK;
169*4882a593Smuzhiyun 	sdhci_writel(host, val, MLB_CR_SET);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	sdhci_writel(host, MLB_CDR_SET_CLK2POW16, MLB_CDR_SET);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	sdhci_writel(host, MLB_WP_CD_LED_SET_LED_INV, MLB_WP_CD_LED_SET);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
sdhci_milbeaut_vendor_init(struct sdhci_host * host)176*4882a593Smuzhiyun static void sdhci_milbeaut_vendor_init(struct sdhci_host *host)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct f_sdhost_priv *priv = sdhci_priv(host);
179*4882a593Smuzhiyun 	u32 ctl;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	ctl = sdhci_readl(host, F_SDH30_IO_CONTROL2);
182*4882a593Smuzhiyun 	ctl |= F_SDH30_CRES_O_DN;
183*4882a593Smuzhiyun 	sdhci_writel(host, ctl, F_SDH30_IO_CONTROL2);
184*4882a593Smuzhiyun 	ctl &= ~F_SDH30_MSEL_O_1_8;
185*4882a593Smuzhiyun 	sdhci_writel(host, ctl, F_SDH30_IO_CONTROL2);
186*4882a593Smuzhiyun 	ctl &= ~F_SDH30_CRES_O_DN;
187*4882a593Smuzhiyun 	sdhci_writel(host, ctl, F_SDH30_IO_CONTROL2);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	ctl = sdhci_readw(host, F_SDH30_AHB_CONFIG);
190*4882a593Smuzhiyun 	ctl |= F_SDH30_SIN | F_SDH30_AHB_INCR_16 | F_SDH30_AHB_INCR_8 |
191*4882a593Smuzhiyun 	       F_SDH30_AHB_INCR_4;
192*4882a593Smuzhiyun 	ctl &= ~(F_SDH30_AHB_BIGED | F_SDH30_BUSLOCK_EN);
193*4882a593Smuzhiyun 	sdhci_writew(host, ctl, F_SDH30_AHB_CONFIG);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (priv->enable_cmd_dat_delay) {
196*4882a593Smuzhiyun 		ctl = sdhci_readl(host, F_SDH30_ESD_CONTROL);
197*4882a593Smuzhiyun 		ctl |= F_SDH30_CMD_DAT_DELAY;
198*4882a593Smuzhiyun 		sdhci_writel(host, ctl, F_SDH30_ESD_CONTROL);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const struct of_device_id mlb_dt_ids[] = {
203*4882a593Smuzhiyun 	{
204*4882a593Smuzhiyun 		.compatible = "socionext,milbeaut-m10v-sdhci-3.0",
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun 	{ /* sentinel */ }
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mlb_dt_ids);
209*4882a593Smuzhiyun 
sdhci_milbeaut_init(struct sdhci_host * host)210*4882a593Smuzhiyun static void sdhci_milbeaut_init(struct sdhci_host *host)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct f_sdhost_priv *priv = sdhci_priv(host);
213*4882a593Smuzhiyun 	int rate = clk_get_rate(priv->clk);
214*4882a593Smuzhiyun 	u16 ctl;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	sdhci_milbeaut_bridge_reset(host, 0);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ctl = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
219*4882a593Smuzhiyun 	ctl &= ~(SDHCI_CLOCK_CARD_EN | SDHCI_CLOCK_INT_EN);
220*4882a593Smuzhiyun 	sdhci_writew(host, ctl, SDHCI_CLOCK_CONTROL);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	sdhci_milbeaut_bridge_reset(host, 1);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	sdhci_milbeaut_bridge_init(host, rate);
225*4882a593Smuzhiyun 	sdhci_milbeaut_bridge_reset(host, 0);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	sdhci_milbeaut_vendor_init(host);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
sdhci_milbeaut_probe(struct platform_device * pdev)230*4882a593Smuzhiyun static int sdhci_milbeaut_probe(struct platform_device *pdev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct sdhci_host *host;
233*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
234*4882a593Smuzhiyun 	int irq, ret = 0;
235*4882a593Smuzhiyun 	struct f_sdhost_priv *priv;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
238*4882a593Smuzhiyun 	if (irq < 0)
239*4882a593Smuzhiyun 		return irq;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	host = sdhci_alloc_host(dev, sizeof(struct f_sdhost_priv));
242*4882a593Smuzhiyun 	if (IS_ERR(host))
243*4882a593Smuzhiyun 		return PTR_ERR(host);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	priv = sdhci_priv(host);
246*4882a593Smuzhiyun 	priv->dev = dev;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	host->quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
249*4882a593Smuzhiyun 			   SDHCI_QUIRK_INVERTED_WRITE_PROTECT |
250*4882a593Smuzhiyun 			   SDHCI_QUIRK_CLOCK_BEFORE_RESET |
251*4882a593Smuzhiyun 			   SDHCI_QUIRK_DELAY_AFTER_POWER;
252*4882a593Smuzhiyun 	host->quirks2 = SDHCI_QUIRK2_SUPPORT_SINGLE |
253*4882a593Smuzhiyun 			SDHCI_QUIRK2_TUNING_WORK_AROUND |
254*4882a593Smuzhiyun 			SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	priv->enable_cmd_dat_delay = device_property_read_bool(dev,
257*4882a593Smuzhiyun 						"fujitsu,cmd-dat-delay-select");
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ret = mmc_of_parse(host->mmc);
260*4882a593Smuzhiyun 	if (ret)
261*4882a593Smuzhiyun 		goto err;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	platform_set_drvdata(pdev, host);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	host->hw_name = "f_sdh30";
266*4882a593Smuzhiyun 	host->ops = &sdhci_milbeaut_ops;
267*4882a593Smuzhiyun 	host->irq = irq;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	host->ioaddr = devm_platform_ioremap_resource(pdev, 0);
270*4882a593Smuzhiyun 	if (IS_ERR(host->ioaddr)) {
271*4882a593Smuzhiyun 		ret = PTR_ERR(host->ioaddr);
272*4882a593Smuzhiyun 		goto err;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (dev_of_node(dev)) {
276*4882a593Smuzhiyun 		sdhci_get_of_property(pdev);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		priv->clk_iface = devm_clk_get(&pdev->dev, "iface");
279*4882a593Smuzhiyun 		if (IS_ERR(priv->clk_iface)) {
280*4882a593Smuzhiyun 			ret = PTR_ERR(priv->clk_iface);
281*4882a593Smuzhiyun 			goto err;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->clk_iface);
285*4882a593Smuzhiyun 		if (ret)
286*4882a593Smuzhiyun 			goto err;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		priv->clk = devm_clk_get(&pdev->dev, "core");
289*4882a593Smuzhiyun 		if (IS_ERR(priv->clk)) {
290*4882a593Smuzhiyun 			ret = PTR_ERR(priv->clk);
291*4882a593Smuzhiyun 			goto err_clk;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->clk);
295*4882a593Smuzhiyun 		if (ret)
296*4882a593Smuzhiyun 			goto err_clk;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	sdhci_milbeaut_init(host);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	ret = sdhci_add_host(host);
302*4882a593Smuzhiyun 	if (ret)
303*4882a593Smuzhiyun 		goto err_add_host;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun err_add_host:
308*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
309*4882a593Smuzhiyun err_clk:
310*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_iface);
311*4882a593Smuzhiyun err:
312*4882a593Smuzhiyun 	sdhci_free_host(host);
313*4882a593Smuzhiyun 	return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
sdhci_milbeaut_remove(struct platform_device * pdev)316*4882a593Smuzhiyun static int sdhci_milbeaut_remove(struct platform_device *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct sdhci_host *host = platform_get_drvdata(pdev);
319*4882a593Smuzhiyun 	struct f_sdhost_priv *priv = sdhci_priv(host);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	sdhci_remove_host(host, readl(host->ioaddr + SDHCI_INT_STATUS) ==
322*4882a593Smuzhiyun 			  0xffffffff);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk_iface);
325*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	sdhci_free_host(host);
328*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static struct platform_driver sdhci_milbeaut_driver = {
334*4882a593Smuzhiyun 	.driver = {
335*4882a593Smuzhiyun 		.name = "sdhci-milbeaut",
336*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
337*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mlb_dt_ids),
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun 	.probe	= sdhci_milbeaut_probe,
340*4882a593Smuzhiyun 	.remove	= sdhci_milbeaut_remove,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun module_platform_driver(sdhci_milbeaut_driver);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun MODULE_DESCRIPTION("MILBEAUT SD Card Controller driver");
346*4882a593Smuzhiyun MODULE_AUTHOR("Takao Orito <orito.takao@socionext.com>");
347*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
348*4882a593Smuzhiyun MODULE_ALIAS("platform:sdhci-milbeaut");
349