xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/sdhci-esdhc-mcf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale eSDHC ColdFire family controller driver, platform bus.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2020 Timesys Corporation
6*4882a593Smuzhiyun  *   Author: Angelo Dureghello <angelo.dureghello@timesys.it>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/platform_data/mmc-esdhc-mcf.h>
12*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
13*4882a593Smuzhiyun #include "sdhci-pltfm.h"
14*4882a593Smuzhiyun #include "sdhci-esdhc.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define	ESDHC_PROCTL_D3CD		0x08
17*4882a593Smuzhiyun #define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
18*4882a593Smuzhiyun #define ESDHC_DEFAULT_HOST_CONTROL	0x28
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Freescale eSDHC has DMA ERR flag at bit 28, not as std spec says, bit 25.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #define ESDHC_INT_VENDOR_SPEC_DMA_ERR	BIT(28)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct pltfm_mcf_data {
26*4882a593Smuzhiyun 	struct clk *clk_ipg;
27*4882a593Smuzhiyun 	struct clk *clk_ahb;
28*4882a593Smuzhiyun 	struct clk *clk_per;
29*4882a593Smuzhiyun 	int aside;
30*4882a593Smuzhiyun 	int current_bus_width;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
esdhc_mcf_buffer_swap32(u32 * buf,int len)33*4882a593Smuzhiyun static inline void esdhc_mcf_buffer_swap32(u32 *buf, int len)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	int i;
36*4882a593Smuzhiyun 	u32 temp;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	len = (len + 3) >> 2;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	for (i = 0; i < len;  i++) {
41*4882a593Smuzhiyun 		temp = swab32(*buf);
42*4882a593Smuzhiyun 		*buf++ = temp;
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
esdhc_clrset_be(struct sdhci_host * host,u32 mask,u32 val,int reg)46*4882a593Smuzhiyun static inline void esdhc_clrset_be(struct sdhci_host *host,
47*4882a593Smuzhiyun 				   u32 mask, u32 val, int reg)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	void __iomem *base = host->ioaddr + (reg & ~3);
50*4882a593Smuzhiyun 	u8 shift = (reg & 3) << 3;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	mask <<= shift;
53*4882a593Smuzhiyun 	val <<= shift;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (reg == SDHCI_HOST_CONTROL)
56*4882a593Smuzhiyun 		val |= ESDHC_PROCTL_D3CD;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	writel((readl(base) & ~mask) | val, base);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * Note: mcf is big-endian, single bytes need to be accessed at big endian
63*4882a593Smuzhiyun  * offsets.
64*4882a593Smuzhiyun  */
esdhc_mcf_writeb_be(struct sdhci_host * host,u8 val,int reg)65*4882a593Smuzhiyun static void esdhc_mcf_writeb_be(struct sdhci_host *host, u8 val, int reg)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	void __iomem *base = host->ioaddr + (reg & ~3);
68*4882a593Smuzhiyun 	u8 shift = (reg & 3) << 3;
69*4882a593Smuzhiyun 	u32 mask = ~(0xff << shift);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (reg == SDHCI_HOST_CONTROL) {
72*4882a593Smuzhiyun 		u32 host_ctrl = ESDHC_DEFAULT_HOST_CONTROL;
73*4882a593Smuzhiyun 		u8 dma_bits = (val & SDHCI_CTRL_DMA_MASK) >> 3;
74*4882a593Smuzhiyun 		u8 tmp = readb(host->ioaddr + SDHCI_HOST_CONTROL + 1);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		tmp &= ~0x03;
77*4882a593Smuzhiyun 		tmp |= dma_bits;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 		/*
80*4882a593Smuzhiyun 		 * Recomposition needed, restore always endianness and
81*4882a593Smuzhiyun 		 * keep D3CD and AI, just setting bus width.
82*4882a593Smuzhiyun 		 */
83*4882a593Smuzhiyun 		host_ctrl |= val;
84*4882a593Smuzhiyun 		host_ctrl |= (dma_bits << 8);
85*4882a593Smuzhiyun 		writel(host_ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		return;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	writel((readl(base) & mask) | (val << shift), base);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
esdhc_mcf_writew_be(struct sdhci_host * host,u16 val,int reg)93*4882a593Smuzhiyun static void esdhc_mcf_writew_be(struct sdhci_host *host, u16 val, int reg)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
96*4882a593Smuzhiyun 	struct pltfm_mcf_data *mcf_data = sdhci_pltfm_priv(pltfm_host);
97*4882a593Smuzhiyun 	void __iomem *base = host->ioaddr + (reg & ~3);
98*4882a593Smuzhiyun 	u8 shift = (reg & 3) << 3;
99*4882a593Smuzhiyun 	u32 mask = ~(0xffff << shift);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	switch (reg) {
102*4882a593Smuzhiyun 	case SDHCI_TRANSFER_MODE:
103*4882a593Smuzhiyun 		mcf_data->aside = val;
104*4882a593Smuzhiyun 		return;
105*4882a593Smuzhiyun 	case SDHCI_COMMAND:
106*4882a593Smuzhiyun 		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
107*4882a593Smuzhiyun 			val |= SDHCI_CMD_ABORTCMD;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		/*
110*4882a593Smuzhiyun 		 * As for the fsl driver,
111*4882a593Smuzhiyun 		 * we have to set the mode in a single write here.
112*4882a593Smuzhiyun 		 */
113*4882a593Smuzhiyun 		writel(val << 16 | mcf_data->aside,
114*4882a593Smuzhiyun 		       host->ioaddr + SDHCI_TRANSFER_MODE);
115*4882a593Smuzhiyun 		return;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	writel((readl(base) & mask) | (val << shift), base);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
esdhc_mcf_writel_be(struct sdhci_host * host,u32 val,int reg)121*4882a593Smuzhiyun static void esdhc_mcf_writel_be(struct sdhci_host *host, u32 val, int reg)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	writel(val, host->ioaddr + reg);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
esdhc_mcf_readb_be(struct sdhci_host * host,int reg)126*4882a593Smuzhiyun static u8 esdhc_mcf_readb_be(struct sdhci_host *host, int reg)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	if (reg == SDHCI_HOST_CONTROL) {
129*4882a593Smuzhiyun 		u8 __iomem *base = host->ioaddr + (reg & ~3);
130*4882a593Smuzhiyun 		u16 val = readw(base + 2);
131*4882a593Smuzhiyun 		u8 dma_bits = (val >> 5) & SDHCI_CTRL_DMA_MASK;
132*4882a593Smuzhiyun 		u8 host_ctrl = val & 0xff;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		host_ctrl &= ~SDHCI_CTRL_DMA_MASK;
135*4882a593Smuzhiyun 		host_ctrl |= dma_bits;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		return host_ctrl;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return readb(host->ioaddr + (reg ^ 0x3));
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
esdhc_mcf_readw_be(struct sdhci_host * host,int reg)143*4882a593Smuzhiyun static u16 esdhc_mcf_readw_be(struct sdhci_host *host, int reg)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * For SDHCI_HOST_VERSION, sdhci specs defines 0xFE,
147*4882a593Smuzhiyun 	 * a wrong offset for us, we are at 0xFC.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	if (reg == SDHCI_HOST_VERSION)
150*4882a593Smuzhiyun 		reg -= 2;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return readw(host->ioaddr + (reg ^ 0x2));
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
esdhc_mcf_readl_be(struct sdhci_host * host,int reg)155*4882a593Smuzhiyun static u32 esdhc_mcf_readl_be(struct sdhci_host *host, int reg)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	u32 val;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = readl(host->ioaddr + reg);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/*
162*4882a593Smuzhiyun 	 * RM (25.3.9) sd pin clock must never exceed 25Mhz.
163*4882a593Smuzhiyun 	 * So forcing legacy mode at 25Mhz.
164*4882a593Smuzhiyun 	 */
165*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_CAPABILITIES))
166*4882a593Smuzhiyun 		val &= ~SDHCI_CAN_DO_HISPD;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (unlikely(reg == SDHCI_INT_STATUS)) {
169*4882a593Smuzhiyun 		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
170*4882a593Smuzhiyun 			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
171*4882a593Smuzhiyun 			val |= SDHCI_INT_ADMA_ERROR;
172*4882a593Smuzhiyun 		}
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return val;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
esdhc_mcf_get_max_timeout_count(struct sdhci_host * host)178*4882a593Smuzhiyun static unsigned int esdhc_mcf_get_max_timeout_count(struct sdhci_host *host)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	return 1 << 27;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
esdhc_mcf_set_timeout(struct sdhci_host * host,struct mmc_command * cmd)183*4882a593Smuzhiyun static void esdhc_mcf_set_timeout(struct sdhci_host *host,
184*4882a593Smuzhiyun 				  struct mmc_command *cmd)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	/* Use maximum timeout counter */
187*4882a593Smuzhiyun 	esdhc_clrset_be(host, ESDHC_SYS_CTRL_DTOCV_MASK, 0xE,
188*4882a593Smuzhiyun 			SDHCI_TIMEOUT_CONTROL);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
esdhc_mcf_reset(struct sdhci_host * host,u8 mask)191*4882a593Smuzhiyun static void esdhc_mcf_reset(struct sdhci_host *host, u8 mask)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
194*4882a593Smuzhiyun 	struct pltfm_mcf_data *mcf_data = sdhci_pltfm_priv(pltfm_host);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	sdhci_reset(host, mask);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	esdhc_clrset_be(host, ESDHC_CTRL_BUSWIDTH_MASK,
199*4882a593Smuzhiyun 			mcf_data->current_bus_width, SDHCI_HOST_CONTROL);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
202*4882a593Smuzhiyun 	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
esdhc_mcf_pltfm_get_max_clock(struct sdhci_host * host)205*4882a593Smuzhiyun static unsigned int esdhc_mcf_pltfm_get_max_clock(struct sdhci_host *host)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return pltfm_host->clock;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
esdhc_mcf_pltfm_get_min_clock(struct sdhci_host * host)212*4882a593Smuzhiyun static unsigned int esdhc_mcf_pltfm_get_min_clock(struct sdhci_host *host)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return pltfm_host->clock / 256 / 16;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
esdhc_mcf_pltfm_set_clock(struct sdhci_host * host,unsigned int clock)219*4882a593Smuzhiyun static void esdhc_mcf_pltfm_set_clock(struct sdhci_host *host,
220*4882a593Smuzhiyun 				      unsigned int clock)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
223*4882a593Smuzhiyun 	unsigned long *pll_dr = (unsigned long *)MCF_PLL_DR;
224*4882a593Smuzhiyun 	u32 fvco, fsys, fesdhc, temp;
225*4882a593Smuzhiyun 	const int sdclkfs[] = {2, 4, 8, 16, 32, 64, 128, 256};
226*4882a593Smuzhiyun 	int delta, old_delta = clock;
227*4882a593Smuzhiyun 	int i, q, ri, rq;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (clock == 0) {
230*4882a593Smuzhiyun 		host->mmc->actual_clock = 0;
231*4882a593Smuzhiyun 		return;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/*
235*4882a593Smuzhiyun 	 * ColdFire eSDHC clock.s
236*4882a593Smuzhiyun 	 *
237*4882a593Smuzhiyun 	 * pll -+-> / outdiv1 --> fsys
238*4882a593Smuzhiyun 	 *      +-> / outdiv3 --> eSDHC clock ---> / SDCCLKFS / DVS
239*4882a593Smuzhiyun 	 *
240*4882a593Smuzhiyun 	 * mcf5441x datasheet says:
241*4882a593Smuzhiyun 	 * (8.1.2) eSDHC should be 40 MHz max
242*4882a593Smuzhiyun 	 * (25.3.9) eSDHC input is, as example, 96 Mhz ...
243*4882a593Smuzhiyun 	 * (25.3.9) sd pin clock must never exceed 25Mhz
244*4882a593Smuzhiyun 	 *
245*4882a593Smuzhiyun 	 * fvco = fsys * outdvi1 + 1
246*4882a593Smuzhiyun 	 * fshdc = fvco / outdiv3 + 1
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	temp = readl(pll_dr);
249*4882a593Smuzhiyun 	fsys = pltfm_host->clock;
250*4882a593Smuzhiyun 	fvco = fsys * ((temp & 0x1f) + 1);
251*4882a593Smuzhiyun 	fesdhc = fvco / (((temp >> 10) & 0x1f) + 1);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	for (i = 0; i < 8; ++i) {
254*4882a593Smuzhiyun 		int result = fesdhc / sdclkfs[i];
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		for (q = 1; q < 17; ++q) {
257*4882a593Smuzhiyun 			int finale = result / q;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 			delta = abs(clock - finale);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 			if (delta < old_delta) {
262*4882a593Smuzhiyun 				old_delta = delta;
263*4882a593Smuzhiyun 				ri = i;
264*4882a593Smuzhiyun 				rq = q;
265*4882a593Smuzhiyun 			}
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/*
270*4882a593Smuzhiyun 	 * Apply divisors and re-enable all the clocks
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	temp = ((sdclkfs[ri] >> 1) << 8) | ((rq - 1) << 4) |
273*4882a593Smuzhiyun 		(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN);
274*4882a593Smuzhiyun 	esdhc_clrset_be(host, 0x0000fff7, temp, SDHCI_CLOCK_CONTROL);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	host->mmc->actual_clock = clock;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	mdelay(1);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
esdhc_mcf_pltfm_set_bus_width(struct sdhci_host * host,int width)281*4882a593Smuzhiyun static void esdhc_mcf_pltfm_set_bus_width(struct sdhci_host *host, int width)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
284*4882a593Smuzhiyun 	struct pltfm_mcf_data *mcf_data = sdhci_pltfm_priv(pltfm_host);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	switch (width) {
287*4882a593Smuzhiyun 	case MMC_BUS_WIDTH_4:
288*4882a593Smuzhiyun 		mcf_data->current_bus_width = ESDHC_CTRL_4BITBUS;
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	default:
291*4882a593Smuzhiyun 		mcf_data->current_bus_width = 0;
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	esdhc_clrset_be(host, ESDHC_CTRL_BUSWIDTH_MASK,
296*4882a593Smuzhiyun 			mcf_data->current_bus_width, SDHCI_HOST_CONTROL);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
esdhc_mcf_request_done(struct sdhci_host * host,struct mmc_request * mrq)299*4882a593Smuzhiyun static void esdhc_mcf_request_done(struct sdhci_host *host,
300*4882a593Smuzhiyun 				   struct mmc_request *mrq)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct scatterlist *sg;
303*4882a593Smuzhiyun 	u32 *buffer;
304*4882a593Smuzhiyun 	int i;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (!mrq->data || !mrq->data->bytes_xfered)
307*4882a593Smuzhiyun 		goto exit_done;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (mmc_get_dma_dir(mrq->data) != DMA_FROM_DEVICE)
310*4882a593Smuzhiyun 		goto exit_done;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/*
313*4882a593Smuzhiyun 	 * On mcf5441x there is no hw sdma option/flag to select the dma
314*4882a593Smuzhiyun 	 * transfer endiannes. A swap after the transfer is needed.
315*4882a593Smuzhiyun 	 */
316*4882a593Smuzhiyun 	for_each_sg(mrq->data->sg, sg, mrq->data->sg_len, i) {
317*4882a593Smuzhiyun 		buffer = (u32 *)sg_virt(sg);
318*4882a593Smuzhiyun 		esdhc_mcf_buffer_swap32(buffer, sg->length);
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun exit_done:
322*4882a593Smuzhiyun 	mmc_request_done(host->mmc, mrq);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
esdhc_mcf_copy_to_bounce_buffer(struct sdhci_host * host,struct mmc_data * data,unsigned int length)325*4882a593Smuzhiyun static void esdhc_mcf_copy_to_bounce_buffer(struct sdhci_host *host,
326*4882a593Smuzhiyun 					    struct mmc_data *data,
327*4882a593Smuzhiyun 					    unsigned int length)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	sg_copy_to_buffer(data->sg, data->sg_len,
330*4882a593Smuzhiyun 			  host->bounce_buffer, length);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	esdhc_mcf_buffer_swap32((u32 *)host->bounce_buffer,
333*4882a593Smuzhiyun 				data->blksz * data->blocks);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static struct sdhci_ops sdhci_esdhc_ops = {
337*4882a593Smuzhiyun 	.reset = esdhc_mcf_reset,
338*4882a593Smuzhiyun 	.set_clock = esdhc_mcf_pltfm_set_clock,
339*4882a593Smuzhiyun 	.get_max_clock = esdhc_mcf_pltfm_get_max_clock,
340*4882a593Smuzhiyun 	.get_min_clock = esdhc_mcf_pltfm_get_min_clock,
341*4882a593Smuzhiyun 	.set_bus_width = esdhc_mcf_pltfm_set_bus_width,
342*4882a593Smuzhiyun 	.get_max_timeout_count = esdhc_mcf_get_max_timeout_count,
343*4882a593Smuzhiyun 	.set_timeout = esdhc_mcf_set_timeout,
344*4882a593Smuzhiyun 	.write_b = esdhc_mcf_writeb_be,
345*4882a593Smuzhiyun 	.write_w = esdhc_mcf_writew_be,
346*4882a593Smuzhiyun 	.write_l = esdhc_mcf_writel_be,
347*4882a593Smuzhiyun 	.read_b = esdhc_mcf_readb_be,
348*4882a593Smuzhiyun 	.read_w = esdhc_mcf_readw_be,
349*4882a593Smuzhiyun 	.read_l = esdhc_mcf_readl_be,
350*4882a593Smuzhiyun 	.copy_to_bounce_buffer = esdhc_mcf_copy_to_bounce_buffer,
351*4882a593Smuzhiyun 	.request_done = esdhc_mcf_request_done,
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_esdhc_mcf_pdata = {
355*4882a593Smuzhiyun 	.ops = &sdhci_esdhc_ops,
356*4882a593Smuzhiyun 	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_FORCE_DMA,
357*4882a593Smuzhiyun 		 /*
358*4882a593Smuzhiyun 		  * Mandatory quirk,
359*4882a593Smuzhiyun 		  * controller does not support cmd23,
360*4882a593Smuzhiyun 		  * without, on > 8G cards cmd23 is used, and
361*4882a593Smuzhiyun 		  * driver times out.
362*4882a593Smuzhiyun 		  */
363*4882a593Smuzhiyun 		  SDHCI_QUIRK2_HOST_NO_CMD23,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
esdhc_mcf_plat_init(struct sdhci_host * host,struct pltfm_mcf_data * mcf_data)366*4882a593Smuzhiyun static int esdhc_mcf_plat_init(struct sdhci_host *host,
367*4882a593Smuzhiyun 			       struct pltfm_mcf_data *mcf_data)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct mcf_esdhc_platform_data *plat_data;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (!host->mmc->parent->platform_data) {
372*4882a593Smuzhiyun 		dev_err(mmc_dev(host->mmc), "no platform data!\n");
373*4882a593Smuzhiyun 		return -EINVAL;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	plat_data = (struct mcf_esdhc_platform_data *)
377*4882a593Smuzhiyun 			host->mmc->parent->platform_data;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Card_detect */
380*4882a593Smuzhiyun 	switch (plat_data->cd_type) {
381*4882a593Smuzhiyun 	default:
382*4882a593Smuzhiyun 	case ESDHC_CD_CONTROLLER:
383*4882a593Smuzhiyun 		/* We have a working card_detect back */
384*4882a593Smuzhiyun 		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	case ESDHC_CD_PERMANENT:
387*4882a593Smuzhiyun 		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
388*4882a593Smuzhiyun 		break;
389*4882a593Smuzhiyun 	case ESDHC_CD_NONE:
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	switch (plat_data->max_bus_width) {
394*4882a593Smuzhiyun 	case 4:
395*4882a593Smuzhiyun 		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
396*4882a593Smuzhiyun 		break;
397*4882a593Smuzhiyun 	case 1:
398*4882a593Smuzhiyun 	default:
399*4882a593Smuzhiyun 		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
sdhci_esdhc_mcf_probe(struct platform_device * pdev)406*4882a593Smuzhiyun static int sdhci_esdhc_mcf_probe(struct platform_device *pdev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct sdhci_host *host;
409*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host;
410*4882a593Smuzhiyun 	struct pltfm_mcf_data *mcf_data;
411*4882a593Smuzhiyun 	int err;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_mcf_pdata,
414*4882a593Smuzhiyun 				sizeof(*mcf_data));
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (IS_ERR(host))
417*4882a593Smuzhiyun 		return PTR_ERR(host);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	pltfm_host = sdhci_priv(host);
420*4882a593Smuzhiyun 	mcf_data = sdhci_pltfm_priv(pltfm_host);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	host->sdma_boundary = 0;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	host->flags |= SDHCI_AUTO_CMD12;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	mcf_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
427*4882a593Smuzhiyun 	if (IS_ERR(mcf_data->clk_ipg)) {
428*4882a593Smuzhiyun 		err = PTR_ERR(mcf_data->clk_ipg);
429*4882a593Smuzhiyun 		goto err_exit;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	mcf_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
433*4882a593Smuzhiyun 	if (IS_ERR(mcf_data->clk_ahb)) {
434*4882a593Smuzhiyun 		err = PTR_ERR(mcf_data->clk_ahb);
435*4882a593Smuzhiyun 		goto err_exit;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	mcf_data->clk_per = devm_clk_get(&pdev->dev, "per");
439*4882a593Smuzhiyun 	if (IS_ERR(mcf_data->clk_per)) {
440*4882a593Smuzhiyun 		err = PTR_ERR(mcf_data->clk_per);
441*4882a593Smuzhiyun 		goto err_exit;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	pltfm_host->clk = mcf_data->clk_per;
445*4882a593Smuzhiyun 	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
446*4882a593Smuzhiyun 	err = clk_prepare_enable(mcf_data->clk_per);
447*4882a593Smuzhiyun 	if (err)
448*4882a593Smuzhiyun 		goto err_exit;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	err = clk_prepare_enable(mcf_data->clk_ipg);
451*4882a593Smuzhiyun 	if (err)
452*4882a593Smuzhiyun 		goto unprep_per;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	err = clk_prepare_enable(mcf_data->clk_ahb);
455*4882a593Smuzhiyun 	if (err)
456*4882a593Smuzhiyun 		goto unprep_ipg;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	err = esdhc_mcf_plat_init(host, mcf_data);
459*4882a593Smuzhiyun 	if (err)
460*4882a593Smuzhiyun 		goto unprep_ahb;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	err = sdhci_setup_host(host);
463*4882a593Smuzhiyun 	if (err)
464*4882a593Smuzhiyun 		goto unprep_ahb;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (!host->bounce_buffer) {
467*4882a593Smuzhiyun 		dev_err(&pdev->dev, "bounce buffer not allocated");
468*4882a593Smuzhiyun 		err = -ENOMEM;
469*4882a593Smuzhiyun 		goto cleanup;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	err = __sdhci_add_host(host);
473*4882a593Smuzhiyun 	if (err)
474*4882a593Smuzhiyun 		goto cleanup;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return 0;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun cleanup:
479*4882a593Smuzhiyun 	sdhci_cleanup_host(host);
480*4882a593Smuzhiyun unprep_ahb:
481*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_ahb);
482*4882a593Smuzhiyun unprep_ipg:
483*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_ipg);
484*4882a593Smuzhiyun unprep_per:
485*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_per);
486*4882a593Smuzhiyun err_exit:
487*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return err;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
sdhci_esdhc_mcf_remove(struct platform_device * pdev)492*4882a593Smuzhiyun static int sdhci_esdhc_mcf_remove(struct platform_device *pdev)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct sdhci_host *host = platform_get_drvdata(pdev);
495*4882a593Smuzhiyun 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
496*4882a593Smuzhiyun 	struct pltfm_mcf_data *mcf_data = sdhci_pltfm_priv(pltfm_host);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	sdhci_remove_host(host, 0);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_ipg);
501*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_ahb);
502*4882a593Smuzhiyun 	clk_disable_unprepare(mcf_data->clk_per);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	sdhci_pltfm_free(pdev);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static struct platform_driver sdhci_esdhc_mcf_driver = {
510*4882a593Smuzhiyun 	.driver	= {
511*4882a593Smuzhiyun 		.name = "sdhci-esdhc-mcf",
512*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun 	.probe = sdhci_esdhc_mcf_probe,
515*4882a593Smuzhiyun 	.remove = sdhci_esdhc_mcf_remove,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun module_platform_driver(sdhci_esdhc_mcf_driver);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for Freescale ColdFire eSDHC");
521*4882a593Smuzhiyun MODULE_AUTHOR("Angelo Dureghello <angelo.dureghello@timesys.com>");
522*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
523