1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Socionext Inc.
4*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/bits.h>
9*4882a593Smuzhiyun #include <linux/iopoll.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mmc/host.h>
12*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "sdhci-pltfm.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* HRS - Host Register Set (specific to Cadence) */
19*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04 0x10 /* PHY access port */
20*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_ACK BIT(26)
21*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_RD BIT(25)
22*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_WR BIT(24)
23*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_RDATA GENMASK(23, 16)
24*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_WDATA GENMASK(15, 8)
25*4882a593Smuzhiyun #define SDHCI_CDNS_HRS04_ADDR GENMASK(5, 0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06 0x18 /* eMMC control */
28*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_TUNE_UP BIT(15)
29*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_TUNE GENMASK(13, 8)
30*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE GENMASK(2, 0)
31*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_SD 0x0
32*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_MMC_SDR 0x2
33*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_MMC_DDR 0x3
34*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_MMC_HS200 0x4
35*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_MMC_HS400 0x5
36*4882a593Smuzhiyun #define SDHCI_CDNS_HRS06_MODE_MMC_HS400ES 0x6
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* SRS - Slot Register Set (SDHCI-compatible) */
39*4882a593Smuzhiyun #define SDHCI_CDNS_SRS_BASE 0x200
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* PHY */
42*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_SD_HS 0x00
43*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_SD_DEFAULT 0x01
44*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_UHS_SDR12 0x02
45*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_UHS_SDR25 0x03
46*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_UHS_SDR50 0x04
47*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_UHS_DDR50 0x05
48*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_EMMC_LEGACY 0x06
49*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_EMMC_SDR 0x07
50*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_EMMC_DDR 0x08
51*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_SDCLK 0x0b
52*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_HSMMC 0x0c
53*4882a593Smuzhiyun #define SDHCI_CDNS_PHY_DLY_STROBE 0x0d
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * The tuned val register is 6 bit-wide, but not the whole of the range is
57*4882a593Smuzhiyun * available. The range 0-42 seems to be available (then 43 wraps around to 0)
58*4882a593Smuzhiyun * but I am not quite sure if it is official. Use only 0 to 39 for safety.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define SDHCI_CDNS_MAX_TUNING_LOOP 40
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct sdhci_cdns_phy_param {
63*4882a593Smuzhiyun u8 addr;
64*4882a593Smuzhiyun u8 data;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct sdhci_cdns_priv {
68*4882a593Smuzhiyun void __iomem *hrs_addr;
69*4882a593Smuzhiyun bool enhanced_strobe;
70*4882a593Smuzhiyun unsigned int nr_phy_params;
71*4882a593Smuzhiyun struct sdhci_cdns_phy_param phy_params[];
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun struct sdhci_cdns_phy_cfg {
75*4882a593Smuzhiyun const char *property;
76*4882a593Smuzhiyun u8 addr;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static const struct sdhci_cdns_phy_cfg sdhci_cdns_phy_cfgs[] = {
80*4882a593Smuzhiyun { "cdns,phy-input-delay-sd-highspeed", SDHCI_CDNS_PHY_DLY_SD_HS, },
81*4882a593Smuzhiyun { "cdns,phy-input-delay-legacy", SDHCI_CDNS_PHY_DLY_SD_DEFAULT, },
82*4882a593Smuzhiyun { "cdns,phy-input-delay-sd-uhs-sdr12", SDHCI_CDNS_PHY_DLY_UHS_SDR12, },
83*4882a593Smuzhiyun { "cdns,phy-input-delay-sd-uhs-sdr25", SDHCI_CDNS_PHY_DLY_UHS_SDR25, },
84*4882a593Smuzhiyun { "cdns,phy-input-delay-sd-uhs-sdr50", SDHCI_CDNS_PHY_DLY_UHS_SDR50, },
85*4882a593Smuzhiyun { "cdns,phy-input-delay-sd-uhs-ddr50", SDHCI_CDNS_PHY_DLY_UHS_DDR50, },
86*4882a593Smuzhiyun { "cdns,phy-input-delay-mmc-highspeed", SDHCI_CDNS_PHY_DLY_EMMC_SDR, },
87*4882a593Smuzhiyun { "cdns,phy-input-delay-mmc-ddr", SDHCI_CDNS_PHY_DLY_EMMC_DDR, },
88*4882a593Smuzhiyun { "cdns,phy-dll-delay-sdclk", SDHCI_CDNS_PHY_DLY_SDCLK, },
89*4882a593Smuzhiyun { "cdns,phy-dll-delay-sdclk-hsmmc", SDHCI_CDNS_PHY_DLY_HSMMC, },
90*4882a593Smuzhiyun { "cdns,phy-dll-delay-strobe", SDHCI_CDNS_PHY_DLY_STROBE, },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
sdhci_cdns_write_phy_reg(struct sdhci_cdns_priv * priv,u8 addr,u8 data)93*4882a593Smuzhiyun static int sdhci_cdns_write_phy_reg(struct sdhci_cdns_priv *priv,
94*4882a593Smuzhiyun u8 addr, u8 data)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun void __iomem *reg = priv->hrs_addr + SDHCI_CDNS_HRS04;
97*4882a593Smuzhiyun u32 tmp;
98*4882a593Smuzhiyun int ret;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun ret = readl_poll_timeout(reg, tmp, !(tmp & SDHCI_CDNS_HRS04_ACK),
101*4882a593Smuzhiyun 0, 10);
102*4882a593Smuzhiyun if (ret)
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun tmp = FIELD_PREP(SDHCI_CDNS_HRS04_WDATA, data) |
106*4882a593Smuzhiyun FIELD_PREP(SDHCI_CDNS_HRS04_ADDR, addr);
107*4882a593Smuzhiyun writel(tmp, reg);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun tmp |= SDHCI_CDNS_HRS04_WR;
110*4882a593Smuzhiyun writel(tmp, reg);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = readl_poll_timeout(reg, tmp, tmp & SDHCI_CDNS_HRS04_ACK, 0, 10);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun tmp &= ~SDHCI_CDNS_HRS04_WR;
117*4882a593Smuzhiyun writel(tmp, reg);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ret = readl_poll_timeout(reg, tmp, !(tmp & SDHCI_CDNS_HRS04_ACK),
120*4882a593Smuzhiyun 0, 10);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
sdhci_cdns_phy_param_count(struct device_node * np)125*4882a593Smuzhiyun static unsigned int sdhci_cdns_phy_param_count(struct device_node *np)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun unsigned int count = 0;
128*4882a593Smuzhiyun int i;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdhci_cdns_phy_cfgs); i++)
131*4882a593Smuzhiyun if (of_property_read_bool(np, sdhci_cdns_phy_cfgs[i].property))
132*4882a593Smuzhiyun count++;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return count;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
sdhci_cdns_phy_param_parse(struct device_node * np,struct sdhci_cdns_priv * priv)137*4882a593Smuzhiyun static void sdhci_cdns_phy_param_parse(struct device_node *np,
138*4882a593Smuzhiyun struct sdhci_cdns_priv *priv)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct sdhci_cdns_phy_param *p = priv->phy_params;
141*4882a593Smuzhiyun u32 val;
142*4882a593Smuzhiyun int ret, i;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sdhci_cdns_phy_cfgs); i++) {
145*4882a593Smuzhiyun ret = of_property_read_u32(np, sdhci_cdns_phy_cfgs[i].property,
146*4882a593Smuzhiyun &val);
147*4882a593Smuzhiyun if (ret)
148*4882a593Smuzhiyun continue;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun p->addr = sdhci_cdns_phy_cfgs[i].addr;
151*4882a593Smuzhiyun p->data = val;
152*4882a593Smuzhiyun p++;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
sdhci_cdns_phy_init(struct sdhci_cdns_priv * priv)156*4882a593Smuzhiyun static int sdhci_cdns_phy_init(struct sdhci_cdns_priv *priv)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int ret, i;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun for (i = 0; i < priv->nr_phy_params; i++) {
161*4882a593Smuzhiyun ret = sdhci_cdns_write_phy_reg(priv, priv->phy_params[i].addr,
162*4882a593Smuzhiyun priv->phy_params[i].data);
163*4882a593Smuzhiyun if (ret)
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
sdhci_cdns_priv(struct sdhci_host * host)170*4882a593Smuzhiyun static void *sdhci_cdns_priv(struct sdhci_host *host)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return sdhci_pltfm_priv(pltfm_host);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
sdhci_cdns_get_timeout_clock(struct sdhci_host * host)177*4882a593Smuzhiyun static unsigned int sdhci_cdns_get_timeout_clock(struct sdhci_host *host)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * Cadence's spec says the Timeout Clock Frequency is the same as the
181*4882a593Smuzhiyun * Base Clock Frequency.
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun return host->max_clk;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
sdhci_cdns_set_emmc_mode(struct sdhci_cdns_priv * priv,u32 mode)186*4882a593Smuzhiyun static void sdhci_cdns_set_emmc_mode(struct sdhci_cdns_priv *priv, u32 mode)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 tmp;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* The speed mode for eMMC is selected by HRS06 register */
191*4882a593Smuzhiyun tmp = readl(priv->hrs_addr + SDHCI_CDNS_HRS06);
192*4882a593Smuzhiyun tmp &= ~SDHCI_CDNS_HRS06_MODE;
193*4882a593Smuzhiyun tmp |= FIELD_PREP(SDHCI_CDNS_HRS06_MODE, mode);
194*4882a593Smuzhiyun writel(tmp, priv->hrs_addr + SDHCI_CDNS_HRS06);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
sdhci_cdns_get_emmc_mode(struct sdhci_cdns_priv * priv)197*4882a593Smuzhiyun static u32 sdhci_cdns_get_emmc_mode(struct sdhci_cdns_priv *priv)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u32 tmp;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun tmp = readl(priv->hrs_addr + SDHCI_CDNS_HRS06);
202*4882a593Smuzhiyun return FIELD_GET(SDHCI_CDNS_HRS06_MODE, tmp);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
sdhci_cdns_set_tune_val(struct sdhci_host * host,unsigned int val)205*4882a593Smuzhiyun static int sdhci_cdns_set_tune_val(struct sdhci_host *host, unsigned int val)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct sdhci_cdns_priv *priv = sdhci_cdns_priv(host);
208*4882a593Smuzhiyun void __iomem *reg = priv->hrs_addr + SDHCI_CDNS_HRS06;
209*4882a593Smuzhiyun u32 tmp;
210*4882a593Smuzhiyun int i, ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (WARN_ON(!FIELD_FIT(SDHCI_CDNS_HRS06_TUNE, val)))
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun tmp = readl(reg);
216*4882a593Smuzhiyun tmp &= ~SDHCI_CDNS_HRS06_TUNE;
217*4882a593Smuzhiyun tmp |= FIELD_PREP(SDHCI_CDNS_HRS06_TUNE, val);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * Workaround for IP errata:
221*4882a593Smuzhiyun * The IP6116 SD/eMMC PHY design has a timing issue on receive data
222*4882a593Smuzhiyun * path. Send tune request twice.
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
225*4882a593Smuzhiyun tmp |= SDHCI_CDNS_HRS06_TUNE_UP;
226*4882a593Smuzhiyun writel(tmp, reg);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ret = readl_poll_timeout(reg, tmp,
229*4882a593Smuzhiyun !(tmp & SDHCI_CDNS_HRS06_TUNE_UP),
230*4882a593Smuzhiyun 0, 1);
231*4882a593Smuzhiyun if (ret)
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * In SD mode, software must not use the hardware tuning and instead perform
240*4882a593Smuzhiyun * an almost identical procedure to eMMC.
241*4882a593Smuzhiyun */
sdhci_cdns_execute_tuning(struct sdhci_host * host,u32 opcode)242*4882a593Smuzhiyun static int sdhci_cdns_execute_tuning(struct sdhci_host *host, u32 opcode)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int cur_streak = 0;
245*4882a593Smuzhiyun int max_streak = 0;
246*4882a593Smuzhiyun int end_of_streak = 0;
247*4882a593Smuzhiyun int i;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * Do not execute tuning for UHS_SDR50 or UHS_DDR50.
251*4882a593Smuzhiyun * The delay is set by probe, based on the DT properties.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun if (host->timing != MMC_TIMING_MMC_HS200 &&
254*4882a593Smuzhiyun host->timing != MMC_TIMING_UHS_SDR104)
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun for (i = 0; i < SDHCI_CDNS_MAX_TUNING_LOOP; i++) {
258*4882a593Smuzhiyun if (sdhci_cdns_set_tune_val(host, i) ||
259*4882a593Smuzhiyun mmc_send_tuning(host->mmc, opcode, NULL)) { /* bad */
260*4882a593Smuzhiyun cur_streak = 0;
261*4882a593Smuzhiyun } else { /* good */
262*4882a593Smuzhiyun cur_streak++;
263*4882a593Smuzhiyun if (cur_streak > max_streak) {
264*4882a593Smuzhiyun max_streak = cur_streak;
265*4882a593Smuzhiyun end_of_streak = i;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (!max_streak) {
271*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "no tuning point found\n");
272*4882a593Smuzhiyun return -EIO;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return sdhci_cdns_set_tune_val(host, end_of_streak - max_streak / 2);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
sdhci_cdns_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)278*4882a593Smuzhiyun static void sdhci_cdns_set_uhs_signaling(struct sdhci_host *host,
279*4882a593Smuzhiyun unsigned int timing)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct sdhci_cdns_priv *priv = sdhci_cdns_priv(host);
282*4882a593Smuzhiyun u32 mode;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun switch (timing) {
285*4882a593Smuzhiyun case MMC_TIMING_MMC_HS:
286*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_MMC_SDR;
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case MMC_TIMING_MMC_DDR52:
289*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_MMC_DDR;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun case MMC_TIMING_MMC_HS200:
292*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_MMC_HS200;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
295*4882a593Smuzhiyun if (priv->enhanced_strobe)
296*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_MMC_HS400ES;
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_MMC_HS400;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun default:
301*4882a593Smuzhiyun mode = SDHCI_CDNS_HRS06_MODE_SD;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun sdhci_cdns_set_emmc_mode(priv, mode);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* For SD, fall back to the default handler */
308*4882a593Smuzhiyun if (mode == SDHCI_CDNS_HRS06_MODE_SD)
309*4882a593Smuzhiyun sdhci_set_uhs_signaling(host, timing);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct sdhci_ops sdhci_cdns_ops = {
313*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
314*4882a593Smuzhiyun .get_timeout_clock = sdhci_cdns_get_timeout_clock,
315*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
316*4882a593Smuzhiyun .reset = sdhci_reset,
317*4882a593Smuzhiyun .platform_execute_tuning = sdhci_cdns_execute_tuning,
318*4882a593Smuzhiyun .set_uhs_signaling = sdhci_cdns_set_uhs_signaling,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_cdns_uniphier_pltfm_data = {
322*4882a593Smuzhiyun .ops = &sdhci_cdns_ops,
323*4882a593Smuzhiyun .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct sdhci_pltfm_data sdhci_cdns_pltfm_data = {
327*4882a593Smuzhiyun .ops = &sdhci_cdns_ops,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
sdhci_cdns_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)330*4882a593Smuzhiyun static void sdhci_cdns_hs400_enhanced_strobe(struct mmc_host *mmc,
331*4882a593Smuzhiyun struct mmc_ios *ios)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
334*4882a593Smuzhiyun struct sdhci_cdns_priv *priv = sdhci_cdns_priv(host);
335*4882a593Smuzhiyun u32 mode;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun priv->enhanced_strobe = ios->enhanced_strobe;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun mode = sdhci_cdns_get_emmc_mode(priv);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (mode == SDHCI_CDNS_HRS06_MODE_MMC_HS400 && ios->enhanced_strobe)
342*4882a593Smuzhiyun sdhci_cdns_set_emmc_mode(priv,
343*4882a593Smuzhiyun SDHCI_CDNS_HRS06_MODE_MMC_HS400ES);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (mode == SDHCI_CDNS_HRS06_MODE_MMC_HS400ES && !ios->enhanced_strobe)
346*4882a593Smuzhiyun sdhci_cdns_set_emmc_mode(priv,
347*4882a593Smuzhiyun SDHCI_CDNS_HRS06_MODE_MMC_HS400);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
sdhci_cdns_probe(struct platform_device * pdev)350*4882a593Smuzhiyun static int sdhci_cdns_probe(struct platform_device *pdev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct sdhci_host *host;
353*4882a593Smuzhiyun const struct sdhci_pltfm_data *data;
354*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host;
355*4882a593Smuzhiyun struct sdhci_cdns_priv *priv;
356*4882a593Smuzhiyun struct clk *clk;
357*4882a593Smuzhiyun unsigned int nr_phy_params;
358*4882a593Smuzhiyun int ret;
359*4882a593Smuzhiyun struct device *dev = &pdev->dev;
360*4882a593Smuzhiyun static const u16 version = SDHCI_SPEC_400 << SDHCI_SPEC_VER_SHIFT;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun clk = devm_clk_get(dev, NULL);
363*4882a593Smuzhiyun if (IS_ERR(clk))
364*4882a593Smuzhiyun return PTR_ERR(clk);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun data = of_device_get_match_data(dev);
371*4882a593Smuzhiyun if (!data)
372*4882a593Smuzhiyun data = &sdhci_cdns_pltfm_data;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun nr_phy_params = sdhci_cdns_phy_param_count(dev->of_node);
375*4882a593Smuzhiyun host = sdhci_pltfm_init(pdev, data,
376*4882a593Smuzhiyun struct_size(priv, phy_params, nr_phy_params));
377*4882a593Smuzhiyun if (IS_ERR(host)) {
378*4882a593Smuzhiyun ret = PTR_ERR(host);
379*4882a593Smuzhiyun goto disable_clk;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun pltfm_host = sdhci_priv(host);
383*4882a593Smuzhiyun pltfm_host->clk = clk;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun priv = sdhci_pltfm_priv(pltfm_host);
386*4882a593Smuzhiyun priv->nr_phy_params = nr_phy_params;
387*4882a593Smuzhiyun priv->hrs_addr = host->ioaddr;
388*4882a593Smuzhiyun priv->enhanced_strobe = false;
389*4882a593Smuzhiyun host->ioaddr += SDHCI_CDNS_SRS_BASE;
390*4882a593Smuzhiyun host->mmc_host_ops.hs400_enhanced_strobe =
391*4882a593Smuzhiyun sdhci_cdns_hs400_enhanced_strobe;
392*4882a593Smuzhiyun sdhci_enable_v4_mode(host);
393*4882a593Smuzhiyun __sdhci_read_caps(host, &version, NULL, NULL);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun sdhci_get_of_property(pdev);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun ret = mmc_of_parse(host->mmc);
398*4882a593Smuzhiyun if (ret)
399*4882a593Smuzhiyun goto free;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun sdhci_cdns_phy_param_parse(dev->of_node, priv);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun ret = sdhci_cdns_phy_init(priv);
404*4882a593Smuzhiyun if (ret)
405*4882a593Smuzhiyun goto free;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = sdhci_add_host(host);
408*4882a593Smuzhiyun if (ret)
409*4882a593Smuzhiyun goto free;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun free:
413*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
414*4882a593Smuzhiyun disable_clk:
415*4882a593Smuzhiyun clk_disable_unprepare(clk);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return ret;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sdhci_cdns_resume(struct device * dev)421*4882a593Smuzhiyun static int sdhci_cdns_resume(struct device *dev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct sdhci_host *host = dev_get_drvdata(dev);
424*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
425*4882a593Smuzhiyun struct sdhci_cdns_priv *priv = sdhci_pltfm_priv(pltfm_host);
426*4882a593Smuzhiyun int ret;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = clk_prepare_enable(pltfm_host->clk);
429*4882a593Smuzhiyun if (ret)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun ret = sdhci_cdns_phy_init(priv);
433*4882a593Smuzhiyun if (ret)
434*4882a593Smuzhiyun goto disable_clk;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun ret = sdhci_resume_host(host);
437*4882a593Smuzhiyun if (ret)
438*4882a593Smuzhiyun goto disable_clk;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun disable_clk:
443*4882a593Smuzhiyun clk_disable_unprepare(pltfm_host->clk);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static const struct dev_pm_ops sdhci_cdns_pm_ops = {
450*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_cdns_resume)
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct of_device_id sdhci_cdns_match[] = {
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun .compatible = "socionext,uniphier-sd4hc",
456*4882a593Smuzhiyun .data = &sdhci_cdns_uniphier_pltfm_data,
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun { .compatible = "cdns,sd4hc" },
459*4882a593Smuzhiyun { /* sentinel */ }
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_cdns_match);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static struct platform_driver sdhci_cdns_driver = {
464*4882a593Smuzhiyun .driver = {
465*4882a593Smuzhiyun .name = "sdhci-cdns",
466*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
467*4882a593Smuzhiyun .pm = &sdhci_cdns_pm_ops,
468*4882a593Smuzhiyun .of_match_table = sdhci_cdns_match,
469*4882a593Smuzhiyun },
470*4882a593Smuzhiyun .probe = sdhci_cdns_probe,
471*4882a593Smuzhiyun .remove = sdhci_pltfm_unregister,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun module_platform_driver(sdhci_cdns_driver);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
476*4882a593Smuzhiyun MODULE_DESCRIPTION("Cadence SD/SDIO/eMMC Host Controller Driver");
477*4882a593Smuzhiyun MODULE_LICENSE("GPL");
478