1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * sdhci-brcmstb.c Support for SDHCI on Broadcom BRCMSTB SoC's
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/mmc/host.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "sdhci-cqhci.h"
16*4882a593Smuzhiyun #include "sdhci-pltfm.h"
17*4882a593Smuzhiyun #include "cqhci.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define SDHCI_VENDOR 0x78
20*4882a593Smuzhiyun #define SDHCI_VENDOR_ENHANCED_STRB 0x1
21*4882a593Smuzhiyun #define SDHCI_VENDOR_GATE_SDCLK_EN 0x2
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define BRCMSTB_MATCH_FLAGS_NO_64BIT BIT(0)
24*4882a593Smuzhiyun #define BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT BIT(1)
25*4882a593Smuzhiyun #define BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE BIT(2)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define BRCMSTB_PRIV_FLAGS_HAS_CQE BIT(0)
28*4882a593Smuzhiyun #define BRCMSTB_PRIV_FLAGS_GATE_CLOCK BIT(1)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SDHCI_ARASAN_CQE_BASE_ADDR 0x200
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct sdhci_brcmstb_priv {
33*4882a593Smuzhiyun void __iomem *cfg_regs;
34*4882a593Smuzhiyun unsigned int flags;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct brcmstb_match_priv {
38*4882a593Smuzhiyun void (*hs400es)(struct mmc_host *mmc, struct mmc_ios *ios);
39*4882a593Smuzhiyun struct sdhci_ops *ops;
40*4882a593Smuzhiyun const unsigned int flags;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
enable_clock_gating(struct sdhci_host * host)43*4882a593Smuzhiyun static inline void enable_clock_gating(struct sdhci_host *host)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun u32 reg;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun reg = sdhci_readl(host, SDHCI_VENDOR);
48*4882a593Smuzhiyun reg |= SDHCI_VENDOR_GATE_SDCLK_EN;
49*4882a593Smuzhiyun sdhci_writel(host, reg, SDHCI_VENDOR);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
brcmstb_reset(struct sdhci_host * host,u8 mask)52*4882a593Smuzhiyun void brcmstb_reset(struct sdhci_host *host, u8 mask)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
55*4882a593Smuzhiyun struct sdhci_brcmstb_priv *priv = sdhci_pltfm_priv(pltfm_host);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun sdhci_and_cqhci_reset(host, mask);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Reset will clear this, so re-enable it */
60*4882a593Smuzhiyun if (priv->flags & BRCMSTB_PRIV_FLAGS_GATE_CLOCK)
61*4882a593Smuzhiyun enable_clock_gating(host);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
sdhci_brcmstb_hs400es(struct mmc_host * mmc,struct mmc_ios * ios)64*4882a593Smuzhiyun static void sdhci_brcmstb_hs400es(struct mmc_host *mmc, struct mmc_ios *ios)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun u32 reg;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "%s(): Setting HS400-Enhanced-Strobe mode\n",
71*4882a593Smuzhiyun __func__);
72*4882a593Smuzhiyun reg = readl(host->ioaddr + SDHCI_VENDOR);
73*4882a593Smuzhiyun if (ios->enhanced_strobe)
74*4882a593Smuzhiyun reg |= SDHCI_VENDOR_ENHANCED_STRB;
75*4882a593Smuzhiyun else
76*4882a593Smuzhiyun reg &= ~SDHCI_VENDOR_ENHANCED_STRB;
77*4882a593Smuzhiyun writel(reg, host->ioaddr + SDHCI_VENDOR);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
sdhci_brcmstb_set_clock(struct sdhci_host * host,unsigned int clock)80*4882a593Smuzhiyun static void sdhci_brcmstb_set_clock(struct sdhci_host *host, unsigned int clock)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun u16 clk;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun host->mmc->actual_clock = 0;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
87*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (clock == 0)
90*4882a593Smuzhiyun return;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun sdhci_enable_clk(host, clk);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
sdhci_brcmstb_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)95*4882a593Smuzhiyun static void sdhci_brcmstb_set_uhs_signaling(struct sdhci_host *host,
96*4882a593Smuzhiyun unsigned int timing)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u16 ctrl_2;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "%s: Setting UHS signaling for %d timing\n",
101*4882a593Smuzhiyun __func__, timing);
102*4882a593Smuzhiyun ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
103*4882a593Smuzhiyun /* Select Bus Speed Mode for host */
104*4882a593Smuzhiyun ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
105*4882a593Smuzhiyun if ((timing == MMC_TIMING_MMC_HS200) ||
106*4882a593Smuzhiyun (timing == MMC_TIMING_UHS_SDR104))
107*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
108*4882a593Smuzhiyun else if (timing == MMC_TIMING_UHS_SDR12)
109*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
110*4882a593Smuzhiyun else if (timing == MMC_TIMING_SD_HS ||
111*4882a593Smuzhiyun timing == MMC_TIMING_MMC_HS ||
112*4882a593Smuzhiyun timing == MMC_TIMING_UHS_SDR25)
113*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
114*4882a593Smuzhiyun else if (timing == MMC_TIMING_UHS_SDR50)
115*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
116*4882a593Smuzhiyun else if ((timing == MMC_TIMING_UHS_DDR50) ||
117*4882a593Smuzhiyun (timing == MMC_TIMING_MMC_DDR52))
118*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
119*4882a593Smuzhiyun else if (timing == MMC_TIMING_MMC_HS400)
120*4882a593Smuzhiyun ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
121*4882a593Smuzhiyun sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
sdhci_brcmstb_dumpregs(struct mmc_host * mmc)124*4882a593Smuzhiyun static void sdhci_brcmstb_dumpregs(struct mmc_host *mmc)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun sdhci_dumpregs(mmc_priv(mmc));
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
sdhci_brcmstb_cqe_enable(struct mmc_host * mmc)129*4882a593Smuzhiyun static void sdhci_brcmstb_cqe_enable(struct mmc_host *mmc)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct sdhci_host *host = mmc_priv(mmc);
132*4882a593Smuzhiyun u32 reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
135*4882a593Smuzhiyun while (reg & SDHCI_DATA_AVAILABLE) {
136*4882a593Smuzhiyun sdhci_readl(host, SDHCI_BUFFER);
137*4882a593Smuzhiyun reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun sdhci_cqe_enable(mmc);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const struct cqhci_host_ops sdhci_brcmstb_cqhci_ops = {
144*4882a593Smuzhiyun .enable = sdhci_brcmstb_cqe_enable,
145*4882a593Smuzhiyun .disable = sdhci_cqe_disable,
146*4882a593Smuzhiyun .dumpregs = sdhci_brcmstb_dumpregs,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct sdhci_ops sdhci_brcmstb_ops = {
150*4882a593Smuzhiyun .set_clock = sdhci_set_clock,
151*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
152*4882a593Smuzhiyun .reset = sdhci_reset,
153*4882a593Smuzhiyun .set_uhs_signaling = sdhci_set_uhs_signaling,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static struct sdhci_ops sdhci_brcmstb_ops_7216 = {
157*4882a593Smuzhiyun .set_clock = sdhci_brcmstb_set_clock,
158*4882a593Smuzhiyun .set_bus_width = sdhci_set_bus_width,
159*4882a593Smuzhiyun .reset = brcmstb_reset,
160*4882a593Smuzhiyun .set_uhs_signaling = sdhci_brcmstb_set_uhs_signaling,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static struct brcmstb_match_priv match_priv_7425 = {
164*4882a593Smuzhiyun .flags = BRCMSTB_MATCH_FLAGS_NO_64BIT |
165*4882a593Smuzhiyun BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT,
166*4882a593Smuzhiyun .ops = &sdhci_brcmstb_ops,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static struct brcmstb_match_priv match_priv_7445 = {
170*4882a593Smuzhiyun .flags = BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT,
171*4882a593Smuzhiyun .ops = &sdhci_brcmstb_ops,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const struct brcmstb_match_priv match_priv_7216 = {
175*4882a593Smuzhiyun .flags = BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE,
176*4882a593Smuzhiyun .hs400es = sdhci_brcmstb_hs400es,
177*4882a593Smuzhiyun .ops = &sdhci_brcmstb_ops_7216,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct of_device_id sdhci_brcm_of_match[] = {
181*4882a593Smuzhiyun { .compatible = "brcm,bcm7425-sdhci", .data = &match_priv_7425 },
182*4882a593Smuzhiyun { .compatible = "brcm,bcm7445-sdhci", .data = &match_priv_7445 },
183*4882a593Smuzhiyun { .compatible = "brcm,bcm7216-sdhci", .data = &match_priv_7216 },
184*4882a593Smuzhiyun {},
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
sdhci_brcmstb_cqhci_irq(struct sdhci_host * host,u32 intmask)187*4882a593Smuzhiyun static u32 sdhci_brcmstb_cqhci_irq(struct sdhci_host *host, u32 intmask)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun int cmd_error = 0;
190*4882a593Smuzhiyun int data_error = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
193*4882a593Smuzhiyun return intmask;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun cqhci_irq(host->mmc, intmask, cmd_error, data_error);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
sdhci_brcmstb_add_host(struct sdhci_host * host,struct sdhci_brcmstb_priv * priv)200*4882a593Smuzhiyun static int sdhci_brcmstb_add_host(struct sdhci_host *host,
201*4882a593Smuzhiyun struct sdhci_brcmstb_priv *priv)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct cqhci_host *cq_host;
204*4882a593Smuzhiyun bool dma64;
205*4882a593Smuzhiyun int ret;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if ((priv->flags & BRCMSTB_PRIV_FLAGS_HAS_CQE) == 0)
208*4882a593Smuzhiyun return sdhci_add_host(host);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "CQE is enabled\n");
211*4882a593Smuzhiyun host->mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
212*4882a593Smuzhiyun ret = sdhci_setup_host(host);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun cq_host = devm_kzalloc(mmc_dev(host->mmc),
217*4882a593Smuzhiyun sizeof(*cq_host), GFP_KERNEL);
218*4882a593Smuzhiyun if (!cq_host) {
219*4882a593Smuzhiyun ret = -ENOMEM;
220*4882a593Smuzhiyun goto cleanup;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun cq_host->mmio = host->ioaddr + SDHCI_ARASAN_CQE_BASE_ADDR;
224*4882a593Smuzhiyun cq_host->ops = &sdhci_brcmstb_cqhci_ops;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun dma64 = host->flags & SDHCI_USE_64_BIT_DMA;
227*4882a593Smuzhiyun if (dma64) {
228*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "Using 64 bit DMA\n");
229*4882a593Smuzhiyun cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun ret = cqhci_init(cq_host, host->mmc, dma64);
233*4882a593Smuzhiyun if (ret)
234*4882a593Smuzhiyun goto cleanup;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = __sdhci_add_host(host);
237*4882a593Smuzhiyun if (ret)
238*4882a593Smuzhiyun goto cleanup;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun cleanup:
243*4882a593Smuzhiyun sdhci_cleanup_host(host);
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
sdhci_brcmstb_probe(struct platform_device * pdev)247*4882a593Smuzhiyun static int sdhci_brcmstb_probe(struct platform_device *pdev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun const struct brcmstb_match_priv *match_priv;
250*4882a593Smuzhiyun struct sdhci_pltfm_data brcmstb_pdata;
251*4882a593Smuzhiyun struct sdhci_pltfm_host *pltfm_host;
252*4882a593Smuzhiyun const struct of_device_id *match;
253*4882a593Smuzhiyun struct sdhci_brcmstb_priv *priv;
254*4882a593Smuzhiyun struct sdhci_host *host;
255*4882a593Smuzhiyun struct resource *iomem;
256*4882a593Smuzhiyun struct clk *clk;
257*4882a593Smuzhiyun int res;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun match = of_match_node(sdhci_brcm_of_match, pdev->dev.of_node);
260*4882a593Smuzhiyun match_priv = match->data;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Probe found match for %s\n", match->compatible);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun clk = devm_clk_get_optional(&pdev->dev, NULL);
265*4882a593Smuzhiyun if (IS_ERR(clk))
266*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(clk),
267*4882a593Smuzhiyun "Failed to get clock from Device Tree\n");
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun res = clk_prepare_enable(clk);
270*4882a593Smuzhiyun if (res)
271*4882a593Smuzhiyun return res;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun memset(&brcmstb_pdata, 0, sizeof(brcmstb_pdata));
274*4882a593Smuzhiyun brcmstb_pdata.ops = match_priv->ops;
275*4882a593Smuzhiyun host = sdhci_pltfm_init(pdev, &brcmstb_pdata,
276*4882a593Smuzhiyun sizeof(struct sdhci_brcmstb_priv));
277*4882a593Smuzhiyun if (IS_ERR(host)) {
278*4882a593Smuzhiyun res = PTR_ERR(host);
279*4882a593Smuzhiyun goto err_clk;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun pltfm_host = sdhci_priv(host);
283*4882a593Smuzhiyun priv = sdhci_pltfm_priv(pltfm_host);
284*4882a593Smuzhiyun if (device_property_read_bool(&pdev->dev, "supports-cqe")) {
285*4882a593Smuzhiyun priv->flags |= BRCMSTB_PRIV_FLAGS_HAS_CQE;
286*4882a593Smuzhiyun match_priv->ops->irq = sdhci_brcmstb_cqhci_irq;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Map in the non-standard CFG registers */
290*4882a593Smuzhiyun iomem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
291*4882a593Smuzhiyun priv->cfg_regs = devm_ioremap_resource(&pdev->dev, iomem);
292*4882a593Smuzhiyun if (IS_ERR(priv->cfg_regs)) {
293*4882a593Smuzhiyun res = PTR_ERR(priv->cfg_regs);
294*4882a593Smuzhiyun goto err;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun sdhci_get_of_property(pdev);
298*4882a593Smuzhiyun res = mmc_of_parse(host->mmc);
299*4882a593Smuzhiyun if (res)
300*4882a593Smuzhiyun goto err;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * Automatic clock gating does not work for SD cards that may
304*4882a593Smuzhiyun * voltage switch so only enable it for non-removable devices.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun if ((match_priv->flags & BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE) &&
307*4882a593Smuzhiyun (host->mmc->caps & MMC_CAP_NONREMOVABLE))
308*4882a593Smuzhiyun priv->flags |= BRCMSTB_PRIV_FLAGS_GATE_CLOCK;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * If the chip has enhanced strobe and it's enabled, add
312*4882a593Smuzhiyun * callback
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun if (match_priv->hs400es &&
315*4882a593Smuzhiyun (host->mmc->caps2 & MMC_CAP2_HS400_ES))
316*4882a593Smuzhiyun host->mmc_host_ops.hs400_enhanced_strobe = match_priv->hs400es;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * Supply the existing CAPS, but clear the UHS modes. This
320*4882a593Smuzhiyun * will allow these modes to be specified by device tree
321*4882a593Smuzhiyun * properties through mmc_of_parse().
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
324*4882a593Smuzhiyun if (match_priv->flags & BRCMSTB_MATCH_FLAGS_NO_64BIT)
325*4882a593Smuzhiyun host->caps &= ~SDHCI_CAN_64BIT;
326*4882a593Smuzhiyun host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
327*4882a593Smuzhiyun host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_SDR104 |
328*4882a593Smuzhiyun SDHCI_SUPPORT_DDR50);
329*4882a593Smuzhiyun host->quirks |= SDHCI_QUIRK_MISSING_CAPS;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (match_priv->flags & BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT)
332*4882a593Smuzhiyun host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun res = sdhci_brcmstb_add_host(host, priv);
335*4882a593Smuzhiyun if (res)
336*4882a593Smuzhiyun goto err;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun pltfm_host->clk = clk;
339*4882a593Smuzhiyun return res;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun err:
342*4882a593Smuzhiyun sdhci_pltfm_free(pdev);
343*4882a593Smuzhiyun err_clk:
344*4882a593Smuzhiyun clk_disable_unprepare(clk);
345*4882a593Smuzhiyun return res;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
sdhci_brcmstb_shutdown(struct platform_device * pdev)348*4882a593Smuzhiyun static void sdhci_brcmstb_shutdown(struct platform_device *pdev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun sdhci_pltfm_suspend(&pdev->dev);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sdhci_brcm_of_match);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static struct platform_driver sdhci_brcmstb_driver = {
356*4882a593Smuzhiyun .driver = {
357*4882a593Smuzhiyun .name = "sdhci-brcmstb",
358*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
359*4882a593Smuzhiyun .pm = &sdhci_pltfm_pmops,
360*4882a593Smuzhiyun .of_match_table = of_match_ptr(sdhci_brcm_of_match),
361*4882a593Smuzhiyun },
362*4882a593Smuzhiyun .probe = sdhci_brcmstb_probe,
363*4882a593Smuzhiyun .remove = sdhci_pltfm_unregister,
364*4882a593Smuzhiyun .shutdown = sdhci_brcmstb_shutdown,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun module_platform_driver(sdhci_brcmstb_driver);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun MODULE_DESCRIPTION("SDHCI driver for Broadcom BRCMSTB SoCs");
370*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom");
371*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
372