xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/rtsx_pci_sdmmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Realtek PCI-Express SD/MMC Card Interface driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author:
7*4882a593Smuzhiyun  *   Wei WANG <wei_wang@realsil.com.cn>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/highmem.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/workqueue.h>
16*4882a593Smuzhiyun #include <linux/mmc/host.h>
17*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
18*4882a593Smuzhiyun #include <linux/mmc/sd.h>
19*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
20*4882a593Smuzhiyun #include <linux/mmc/card.h>
21*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
22*4882a593Smuzhiyun #include <asm/unaligned.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct realtek_pci_sdmmc {
25*4882a593Smuzhiyun 	struct platform_device	*pdev;
26*4882a593Smuzhiyun 	struct rtsx_pcr		*pcr;
27*4882a593Smuzhiyun 	struct mmc_host		*mmc;
28*4882a593Smuzhiyun 	struct mmc_request	*mrq;
29*4882a593Smuzhiyun #define SDMMC_WORKQ_NAME	"rtsx_pci_sdmmc_workq"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	struct work_struct	work;
32*4882a593Smuzhiyun 	struct mutex		host_mutex;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	u8			ssc_depth;
35*4882a593Smuzhiyun 	unsigned int		clock;
36*4882a593Smuzhiyun 	bool			vpclk;
37*4882a593Smuzhiyun 	bool			double_clk;
38*4882a593Smuzhiyun 	bool			eject;
39*4882a593Smuzhiyun 	bool			initial_mode;
40*4882a593Smuzhiyun 	int			prev_power_state;
41*4882a593Smuzhiyun 	int			sg_count;
42*4882a593Smuzhiyun 	s32			cookie;
43*4882a593Smuzhiyun 	int			cookie_sg_count;
44*4882a593Smuzhiyun 	bool			using_cookie;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
sdmmc_dev(struct realtek_pci_sdmmc * host)47*4882a593Smuzhiyun static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return &(host->pdev->dev);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
sd_clear_error(struct realtek_pci_sdmmc * host)52*4882a593Smuzhiyun static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	rtsx_pci_write_register(host->pcr, CARD_STOP,
55*4882a593Smuzhiyun 			SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef DEBUG
dump_reg_range(struct realtek_pci_sdmmc * host,u16 start,u16 end)59*4882a593Smuzhiyun static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	u16 len = end - start + 1;
62*4882a593Smuzhiyun 	int i;
63*4882a593Smuzhiyun 	u8 data[8];
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	for (i = 0; i < len; i += 8) {
66*4882a593Smuzhiyun 		int j;
67*4882a593Smuzhiyun 		int n = min(8, len - i);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		memset(&data, 0, sizeof(data));
70*4882a593Smuzhiyun 		for (j = 0; j < n; j++)
71*4882a593Smuzhiyun 			rtsx_pci_read_register(host->pcr, start + i + j,
72*4882a593Smuzhiyun 				data + j);
73*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
74*4882a593Smuzhiyun 			start + i, n, data);
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
sd_print_debug_regs(struct realtek_pci_sdmmc * host)78*4882a593Smuzhiyun static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	dump_reg_range(host, 0xFDA0, 0xFDB3);
81*4882a593Smuzhiyun 	dump_reg_range(host, 0xFD52, 0xFD69);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun #else
84*4882a593Smuzhiyun #define sd_print_debug_regs(host)
85*4882a593Smuzhiyun #endif /* DEBUG */
86*4882a593Smuzhiyun 
sd_get_cd_int(struct realtek_pci_sdmmc * host)87*4882a593Smuzhiyun static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
sd_cmd_set_sd_cmd(struct rtsx_pcr * pcr,struct mmc_command * cmd)92*4882a593Smuzhiyun static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
95*4882a593Smuzhiyun 		SD_CMD_START | cmd->opcode);
96*4882a593Smuzhiyun 	rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
sd_cmd_set_data_len(struct rtsx_pcr * pcr,u16 blocks,u16 blksz)99*4882a593Smuzhiyun static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
102*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
103*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
104*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
sd_response_type(struct mmc_command * cmd)107*4882a593Smuzhiyun static int sd_response_type(struct mmc_command *cmd)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	switch (mmc_resp_type(cmd)) {
110*4882a593Smuzhiyun 	case MMC_RSP_NONE:
111*4882a593Smuzhiyun 		return SD_RSP_TYPE_R0;
112*4882a593Smuzhiyun 	case MMC_RSP_R1:
113*4882a593Smuzhiyun 		return SD_RSP_TYPE_R1;
114*4882a593Smuzhiyun 	case MMC_RSP_R1_NO_CRC:
115*4882a593Smuzhiyun 		return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
116*4882a593Smuzhiyun 	case MMC_RSP_R1B:
117*4882a593Smuzhiyun 		return SD_RSP_TYPE_R1b;
118*4882a593Smuzhiyun 	case MMC_RSP_R2:
119*4882a593Smuzhiyun 		return SD_RSP_TYPE_R2;
120*4882a593Smuzhiyun 	case MMC_RSP_R3:
121*4882a593Smuzhiyun 		return SD_RSP_TYPE_R3;
122*4882a593Smuzhiyun 	default:
123*4882a593Smuzhiyun 		return -EINVAL;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
sd_status_index(int resp_type)127*4882a593Smuzhiyun static int sd_status_index(int resp_type)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	if (resp_type == SD_RSP_TYPE_R0)
130*4882a593Smuzhiyun 		return 0;
131*4882a593Smuzhiyun 	else if (resp_type == SD_RSP_TYPE_R2)
132*4882a593Smuzhiyun 		return 16;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return 5;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * sd_pre_dma_transfer - do dma_map_sg() or using cookie
138*4882a593Smuzhiyun  *
139*4882a593Smuzhiyun  * @pre: if called in pre_req()
140*4882a593Smuzhiyun  * return:
141*4882a593Smuzhiyun  *	0 - do dma_map_sg()
142*4882a593Smuzhiyun  *	1 - using cookie
143*4882a593Smuzhiyun  */
sd_pre_dma_transfer(struct realtek_pci_sdmmc * host,struct mmc_data * data,bool pre)144*4882a593Smuzhiyun static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
145*4882a593Smuzhiyun 		struct mmc_data *data, bool pre)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
148*4882a593Smuzhiyun 	int read = data->flags & MMC_DATA_READ;
149*4882a593Smuzhiyun 	int count = 0;
150*4882a593Smuzhiyun 	int using_cookie = 0;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
153*4882a593Smuzhiyun 		dev_err(sdmmc_dev(host),
154*4882a593Smuzhiyun 			"error: data->host_cookie = %d, host->cookie = %d\n",
155*4882a593Smuzhiyun 			data->host_cookie, host->cookie);
156*4882a593Smuzhiyun 		data->host_cookie = 0;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (pre || data->host_cookie != host->cookie) {
160*4882a593Smuzhiyun 		count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
161*4882a593Smuzhiyun 	} else {
162*4882a593Smuzhiyun 		count = host->cookie_sg_count;
163*4882a593Smuzhiyun 		using_cookie = 1;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (pre) {
167*4882a593Smuzhiyun 		host->cookie_sg_count = count;
168*4882a593Smuzhiyun 		if (++host->cookie < 0)
169*4882a593Smuzhiyun 			host->cookie = 1;
170*4882a593Smuzhiyun 		data->host_cookie = host->cookie;
171*4882a593Smuzhiyun 	} else {
172*4882a593Smuzhiyun 		host->sg_count = count;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return using_cookie;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
sdmmc_pre_req(struct mmc_host * mmc,struct mmc_request * mrq)178*4882a593Smuzhiyun static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
181*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (data->host_cookie) {
184*4882a593Smuzhiyun 		dev_err(sdmmc_dev(host),
185*4882a593Smuzhiyun 			"error: reset data->host_cookie = %d\n",
186*4882a593Smuzhiyun 			data->host_cookie);
187*4882a593Smuzhiyun 		data->host_cookie = 0;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	sd_pre_dma_transfer(host, data, true);
191*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
sdmmc_post_req(struct mmc_host * mmc,struct mmc_request * mrq,int err)194*4882a593Smuzhiyun static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
195*4882a593Smuzhiyun 		int err)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
198*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
199*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
200*4882a593Smuzhiyun 	int read = data->flags & MMC_DATA_READ;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
203*4882a593Smuzhiyun 	data->host_cookie = 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
sd_send_cmd_get_rsp(struct realtek_pci_sdmmc * host,struct mmc_command * cmd)206*4882a593Smuzhiyun static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
207*4882a593Smuzhiyun 		struct mmc_command *cmd)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
210*4882a593Smuzhiyun 	u8 cmd_idx = (u8)cmd->opcode;
211*4882a593Smuzhiyun 	u32 arg = cmd->arg;
212*4882a593Smuzhiyun 	int err = 0;
213*4882a593Smuzhiyun 	int timeout = 100;
214*4882a593Smuzhiyun 	int i;
215*4882a593Smuzhiyun 	u8 *ptr;
216*4882a593Smuzhiyun 	int rsp_type;
217*4882a593Smuzhiyun 	int stat_idx;
218*4882a593Smuzhiyun 	bool clock_toggled = false;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
221*4882a593Smuzhiyun 			__func__, cmd_idx, arg);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	rsp_type = sd_response_type(cmd);
224*4882a593Smuzhiyun 	if (rsp_type < 0)
225*4882a593Smuzhiyun 		goto out;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	stat_idx = sd_status_index(rsp_type);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (rsp_type == SD_RSP_TYPE_R1b)
230*4882a593Smuzhiyun 		timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (cmd->opcode == SD_SWITCH_VOLTAGE) {
233*4882a593Smuzhiyun 		err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
234*4882a593Smuzhiyun 				0xFF, SD_CLK_TOGGLE_EN);
235*4882a593Smuzhiyun 		if (err < 0)
236*4882a593Smuzhiyun 			goto out;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		clock_toggled = true;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
242*4882a593Smuzhiyun 	sd_cmd_set_sd_cmd(pcr, cmd);
243*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
244*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
245*4882a593Smuzhiyun 			0x01, PINGPONG_BUFFER);
246*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
247*4882a593Smuzhiyun 			0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
248*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
249*4882a593Smuzhiyun 		     SD_TRANSFER_END | SD_STAT_IDLE,
250*4882a593Smuzhiyun 		     SD_TRANSFER_END | SD_STAT_IDLE);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (rsp_type == SD_RSP_TYPE_R2) {
253*4882a593Smuzhiyun 		/* Read data from ping-pong buffer */
254*4882a593Smuzhiyun 		for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
255*4882a593Smuzhiyun 			rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
256*4882a593Smuzhiyun 	} else if (rsp_type != SD_RSP_TYPE_R0) {
257*4882a593Smuzhiyun 		/* Read data from SD_CMDx registers */
258*4882a593Smuzhiyun 		for (i = SD_CMD0; i <= SD_CMD4; i++)
259*4882a593Smuzhiyun 			rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, timeout);
265*4882a593Smuzhiyun 	if (err < 0) {
266*4882a593Smuzhiyun 		sd_print_debug_regs(host);
267*4882a593Smuzhiyun 		sd_clear_error(host);
268*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host),
269*4882a593Smuzhiyun 			"rtsx_pci_send_cmd error (err = %d)\n", err);
270*4882a593Smuzhiyun 		goto out;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (rsp_type == SD_RSP_TYPE_R0) {
274*4882a593Smuzhiyun 		err = 0;
275*4882a593Smuzhiyun 		goto out;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Eliminate returned value of CHECK_REG_CMD */
279*4882a593Smuzhiyun 	ptr = rtsx_pci_get_cmd_data(pcr) + 1;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Check (Start,Transmission) bit of Response */
282*4882a593Smuzhiyun 	if ((ptr[0] & 0xC0) != 0) {
283*4882a593Smuzhiyun 		err = -EILSEQ;
284*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
285*4882a593Smuzhiyun 		goto out;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Check CRC7 */
289*4882a593Smuzhiyun 	if (!(rsp_type & SD_NO_CHECK_CRC7)) {
290*4882a593Smuzhiyun 		if (ptr[stat_idx] & SD_CRC7_ERR) {
291*4882a593Smuzhiyun 			err = -EILSEQ;
292*4882a593Smuzhiyun 			dev_dbg(sdmmc_dev(host), "CRC7 error\n");
293*4882a593Smuzhiyun 			goto out;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (rsp_type == SD_RSP_TYPE_R2) {
298*4882a593Smuzhiyun 		/*
299*4882a593Smuzhiyun 		 * The controller offloads the last byte {CRC-7, end bit 1'b1}
300*4882a593Smuzhiyun 		 * of response type R2. Assign dummy CRC, 0, and end bit to the
301*4882a593Smuzhiyun 		 * byte(ptr[16], goes into the LSB of resp[3] later).
302*4882a593Smuzhiyun 		 */
303*4882a593Smuzhiyun 		ptr[16] = 1;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
306*4882a593Smuzhiyun 			cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
307*4882a593Smuzhiyun 			dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
308*4882a593Smuzhiyun 					i, cmd->resp[i]);
309*4882a593Smuzhiyun 		}
310*4882a593Smuzhiyun 	} else {
311*4882a593Smuzhiyun 		cmd->resp[0] = get_unaligned_be32(ptr + 1);
312*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
313*4882a593Smuzhiyun 				cmd->resp[0]);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun out:
317*4882a593Smuzhiyun 	cmd->error = err;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (err && clock_toggled)
320*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_BUS_STAT,
321*4882a593Smuzhiyun 				SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
sd_read_data(struct realtek_pci_sdmmc * host,struct mmc_command * cmd,u16 byte_cnt,u8 * buf,int buf_len,int timeout)324*4882a593Smuzhiyun static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
325*4882a593Smuzhiyun 	u16 byte_cnt, u8 *buf, int buf_len, int timeout)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
328*4882a593Smuzhiyun 	int err;
329*4882a593Smuzhiyun 	u8 trans_mode;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
332*4882a593Smuzhiyun 		__func__, cmd->opcode, cmd->arg);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (!buf)
335*4882a593Smuzhiyun 		buf_len = 0;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
338*4882a593Smuzhiyun 		trans_mode = SD_TM_AUTO_TUNING;
339*4882a593Smuzhiyun 	else
340*4882a593Smuzhiyun 		trans_mode = SD_TM_NORMAL_READ;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
343*4882a593Smuzhiyun 	sd_cmd_set_sd_cmd(pcr, cmd);
344*4882a593Smuzhiyun 	sd_cmd_set_data_len(pcr, 1, byte_cnt);
345*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
346*4882a593Smuzhiyun 			SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
347*4882a593Smuzhiyun 			SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
348*4882a593Smuzhiyun 	if (trans_mode != SD_TM_AUTO_TUNING)
349*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
350*4882a593Smuzhiyun 				CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
353*4882a593Smuzhiyun 			0xFF, trans_mode | SD_TRANSFER_START);
354*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
355*4882a593Smuzhiyun 			SD_TRANSFER_END, SD_TRANSFER_END);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, timeout);
358*4882a593Smuzhiyun 	if (err < 0) {
359*4882a593Smuzhiyun 		sd_print_debug_regs(host);
360*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host),
361*4882a593Smuzhiyun 			"rtsx_pci_send_cmd fail (err = %d)\n", err);
362*4882a593Smuzhiyun 		return err;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (buf && buf_len) {
366*4882a593Smuzhiyun 		err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
367*4882a593Smuzhiyun 		if (err < 0) {
368*4882a593Smuzhiyun 			dev_dbg(sdmmc_dev(host),
369*4882a593Smuzhiyun 				"rtsx_pci_read_ppbuf fail (err = %d)\n", err);
370*4882a593Smuzhiyun 			return err;
371*4882a593Smuzhiyun 		}
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
sd_write_data(struct realtek_pci_sdmmc * host,struct mmc_command * cmd,u16 byte_cnt,u8 * buf,int buf_len,int timeout)377*4882a593Smuzhiyun static int sd_write_data(struct realtek_pci_sdmmc *host,
378*4882a593Smuzhiyun 	struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
379*4882a593Smuzhiyun 	int timeout)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
382*4882a593Smuzhiyun 	int err;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
385*4882a593Smuzhiyun 		__func__, cmd->opcode, cmd->arg);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (!buf)
388*4882a593Smuzhiyun 		buf_len = 0;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	sd_send_cmd_get_rsp(host, cmd);
391*4882a593Smuzhiyun 	if (cmd->error)
392*4882a593Smuzhiyun 		return cmd->error;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (buf && buf_len) {
395*4882a593Smuzhiyun 		err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
396*4882a593Smuzhiyun 		if (err < 0) {
397*4882a593Smuzhiyun 			dev_dbg(sdmmc_dev(host),
398*4882a593Smuzhiyun 				"rtsx_pci_write_ppbuf fail (err = %d)\n", err);
399*4882a593Smuzhiyun 			return err;
400*4882a593Smuzhiyun 		}
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
404*4882a593Smuzhiyun 	sd_cmd_set_data_len(pcr, 1, byte_cnt);
405*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
406*4882a593Smuzhiyun 		SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
407*4882a593Smuzhiyun 		SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
408*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
409*4882a593Smuzhiyun 			SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
410*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
411*4882a593Smuzhiyun 			SD_TRANSFER_END, SD_TRANSFER_END);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, timeout);
414*4882a593Smuzhiyun 	if (err < 0) {
415*4882a593Smuzhiyun 		sd_print_debug_regs(host);
416*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host),
417*4882a593Smuzhiyun 			"rtsx_pci_send_cmd fail (err = %d)\n", err);
418*4882a593Smuzhiyun 		return err;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
sd_read_long_data(struct realtek_pci_sdmmc * host,struct mmc_request * mrq)424*4882a593Smuzhiyun static int sd_read_long_data(struct realtek_pci_sdmmc *host,
425*4882a593Smuzhiyun 	struct mmc_request *mrq)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
428*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
429*4882a593Smuzhiyun 	struct mmc_card *card = mmc->card;
430*4882a593Smuzhiyun 	struct mmc_command *cmd = mrq->cmd;
431*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
432*4882a593Smuzhiyun 	int uhs = mmc_card_uhs(card);
433*4882a593Smuzhiyun 	u8 cfg2 = 0;
434*4882a593Smuzhiyun 	int err;
435*4882a593Smuzhiyun 	int resp_type;
436*4882a593Smuzhiyun 	size_t data_len = data->blksz * data->blocks;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
439*4882a593Smuzhiyun 		__func__, cmd->opcode, cmd->arg);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	resp_type = sd_response_type(cmd);
442*4882a593Smuzhiyun 	if (resp_type < 0)
443*4882a593Smuzhiyun 		return resp_type;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!uhs)
446*4882a593Smuzhiyun 		cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
449*4882a593Smuzhiyun 	sd_cmd_set_sd_cmd(pcr, cmd);
450*4882a593Smuzhiyun 	sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
451*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
452*4882a593Smuzhiyun 			DMA_DONE_INT, DMA_DONE_INT);
453*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
454*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 24));
455*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
456*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 16));
457*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
458*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 8));
459*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
460*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
461*4882a593Smuzhiyun 		0x03 | DMA_PACK_SIZE_MASK,
462*4882a593Smuzhiyun 		DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
463*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
464*4882a593Smuzhiyun 			0x01, RING_BUFFER);
465*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
466*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
467*4882a593Smuzhiyun 			SD_TRANSFER_START | SD_TM_AUTO_READ_2);
468*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
469*4882a593Smuzhiyun 			SD_TRANSFER_END, SD_TRANSFER_END);
470*4882a593Smuzhiyun 	rtsx_pci_send_cmd_no_wait(pcr);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
473*4882a593Smuzhiyun 	if (err < 0) {
474*4882a593Smuzhiyun 		sd_print_debug_regs(host);
475*4882a593Smuzhiyun 		sd_clear_error(host);
476*4882a593Smuzhiyun 		return err;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
sd_write_long_data(struct realtek_pci_sdmmc * host,struct mmc_request * mrq)482*4882a593Smuzhiyun static int sd_write_long_data(struct realtek_pci_sdmmc *host,
483*4882a593Smuzhiyun 	struct mmc_request *mrq)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
486*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
487*4882a593Smuzhiyun 	struct mmc_card *card = mmc->card;
488*4882a593Smuzhiyun 	struct mmc_command *cmd = mrq->cmd;
489*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
490*4882a593Smuzhiyun 	int uhs = mmc_card_uhs(card);
491*4882a593Smuzhiyun 	u8 cfg2;
492*4882a593Smuzhiyun 	int err;
493*4882a593Smuzhiyun 	size_t data_len = data->blksz * data->blocks;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	sd_send_cmd_get_rsp(host, cmd);
496*4882a593Smuzhiyun 	if (cmd->error)
497*4882a593Smuzhiyun 		return cmd->error;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
500*4882a593Smuzhiyun 		__func__, cmd->opcode, cmd->arg);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
503*4882a593Smuzhiyun 		SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (!uhs)
506*4882a593Smuzhiyun 		cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
509*4882a593Smuzhiyun 	sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
510*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
511*4882a593Smuzhiyun 			DMA_DONE_INT, DMA_DONE_INT);
512*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
513*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 24));
514*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
515*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 16));
516*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
517*4882a593Smuzhiyun 		0xFF, (u8)(data_len >> 8));
518*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
519*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
520*4882a593Smuzhiyun 		0x03 | DMA_PACK_SIZE_MASK,
521*4882a593Smuzhiyun 		DMA_DIR_TO_CARD | DMA_EN | DMA_512);
522*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
523*4882a593Smuzhiyun 			0x01, RING_BUFFER);
524*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
525*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
526*4882a593Smuzhiyun 			SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
527*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
528*4882a593Smuzhiyun 			SD_TRANSFER_END, SD_TRANSFER_END);
529*4882a593Smuzhiyun 	rtsx_pci_send_cmd_no_wait(pcr);
530*4882a593Smuzhiyun 	err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
531*4882a593Smuzhiyun 	if (err < 0) {
532*4882a593Smuzhiyun 		sd_clear_error(host);
533*4882a593Smuzhiyun 		return err;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
sd_enable_initial_mode(struct realtek_pci_sdmmc * host)539*4882a593Smuzhiyun static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	rtsx_pci_write_register(host->pcr, SD_CFG1,
542*4882a593Smuzhiyun 			SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
sd_disable_initial_mode(struct realtek_pci_sdmmc * host)545*4882a593Smuzhiyun static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	rtsx_pci_write_register(host->pcr, SD_CFG1,
548*4882a593Smuzhiyun 			SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
sd_rw_multi(struct realtek_pci_sdmmc * host,struct mmc_request * mrq)551*4882a593Smuzhiyun static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
554*4882a593Smuzhiyun 	int err;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (host->sg_count < 0) {
557*4882a593Smuzhiyun 		data->error = host->sg_count;
558*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
559*4882a593Smuzhiyun 			__func__, host->sg_count);
560*4882a593Smuzhiyun 		return data->error;
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
564*4882a593Smuzhiyun 		if (host->initial_mode)
565*4882a593Smuzhiyun 			sd_disable_initial_mode(host);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		err = sd_read_long_data(host, mrq);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		if (host->initial_mode)
570*4882a593Smuzhiyun 			sd_enable_initial_mode(host);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		return err;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return sd_write_long_data(host, mrq);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
sd_normal_rw(struct realtek_pci_sdmmc * host,struct mmc_request * mrq)578*4882a593Smuzhiyun static void sd_normal_rw(struct realtek_pci_sdmmc *host,
579*4882a593Smuzhiyun 		struct mmc_request *mrq)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct mmc_command *cmd = mrq->cmd;
582*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
583*4882a593Smuzhiyun 	u8 *buf;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	buf = kzalloc(data->blksz, GFP_NOIO);
586*4882a593Smuzhiyun 	if (!buf) {
587*4882a593Smuzhiyun 		cmd->error = -ENOMEM;
588*4882a593Smuzhiyun 		return;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
592*4882a593Smuzhiyun 		if (host->initial_mode)
593*4882a593Smuzhiyun 			sd_disable_initial_mode(host);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
596*4882a593Smuzhiyun 				data->blksz, 200);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		if (host->initial_mode)
599*4882a593Smuzhiyun 			sd_enable_initial_mode(host);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
602*4882a593Smuzhiyun 	} else {
603*4882a593Smuzhiyun 		sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
606*4882a593Smuzhiyun 				data->blksz, 200);
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	kfree(buf);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
sd_change_phase(struct realtek_pci_sdmmc * host,u8 sample_point,bool rx)612*4882a593Smuzhiyun static int sd_change_phase(struct realtek_pci_sdmmc *host,
613*4882a593Smuzhiyun 		u8 sample_point, bool rx)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
616*4882a593Smuzhiyun 	u16 SD_VP_CTL = 0;
617*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
618*4882a593Smuzhiyun 			__func__, rx ? "RX" : "TX", sample_point);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
621*4882a593Smuzhiyun 	if (rx) {
622*4882a593Smuzhiyun 		SD_VP_CTL = SD_VPRX_CTL;
623*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_VPRX_CTL,
624*4882a593Smuzhiyun 			PHASE_SELECT_MASK, sample_point);
625*4882a593Smuzhiyun 	} else {
626*4882a593Smuzhiyun 		SD_VP_CTL = SD_VPTX_CTL;
627*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_VPTX_CTL,
628*4882a593Smuzhiyun 			PHASE_SELECT_MASK, sample_point);
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET, 0);
631*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET,
632*4882a593Smuzhiyun 				PHASE_NOT_RESET);
633*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
634*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
test_phase_bit(u32 phase_map,unsigned int bit)639*4882a593Smuzhiyun static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	bit %= RTSX_PHASE_MAX;
642*4882a593Smuzhiyun 	return phase_map & (1 << bit);
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
sd_get_phase_len(u32 phase_map,unsigned int start_bit)645*4882a593Smuzhiyun static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	int i;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	for (i = 0; i < RTSX_PHASE_MAX; i++) {
650*4882a593Smuzhiyun 		if (test_phase_bit(phase_map, start_bit + i) == 0)
651*4882a593Smuzhiyun 			return i;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 	return RTSX_PHASE_MAX;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
sd_search_final_phase(struct realtek_pci_sdmmc * host,u32 phase_map)656*4882a593Smuzhiyun static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	int start = 0, len = 0;
659*4882a593Smuzhiyun 	int start_final = 0, len_final = 0;
660*4882a593Smuzhiyun 	u8 final_phase = 0xFF;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (phase_map == 0) {
663*4882a593Smuzhiyun 		dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
664*4882a593Smuzhiyun 		return final_phase;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	while (start < RTSX_PHASE_MAX) {
668*4882a593Smuzhiyun 		len = sd_get_phase_len(phase_map, start);
669*4882a593Smuzhiyun 		if (len_final < len) {
670*4882a593Smuzhiyun 			start_final = start;
671*4882a593Smuzhiyun 			len_final = len;
672*4882a593Smuzhiyun 		}
673*4882a593Smuzhiyun 		start += len ? len : 1;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
677*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
678*4882a593Smuzhiyun 		phase_map, len_final, final_phase);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return final_phase;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
sd_wait_data_idle(struct realtek_pci_sdmmc * host)683*4882a593Smuzhiyun static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	int i;
686*4882a593Smuzhiyun 	u8 val = 0;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
689*4882a593Smuzhiyun 		rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
690*4882a593Smuzhiyun 		if (val & SD_DATA_IDLE)
691*4882a593Smuzhiyun 			return;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		udelay(100);
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
sd_tuning_rx_cmd(struct realtek_pci_sdmmc * host,u8 opcode,u8 sample_point)697*4882a593Smuzhiyun static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
698*4882a593Smuzhiyun 		u8 opcode, u8 sample_point)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	int err;
701*4882a593Smuzhiyun 	struct mmc_command cmd = {};
702*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	sd_change_phase(host, sample_point, true);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
707*4882a593Smuzhiyun 		SD_RSP_80CLK_TIMEOUT_EN);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	cmd.opcode = opcode;
710*4882a593Smuzhiyun 	err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
711*4882a593Smuzhiyun 	if (err < 0) {
712*4882a593Smuzhiyun 		/* Wait till SD DATA IDLE */
713*4882a593Smuzhiyun 		sd_wait_data_idle(host);
714*4882a593Smuzhiyun 		sd_clear_error(host);
715*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_CFG3,
716*4882a593Smuzhiyun 			SD_RSP_80CLK_TIMEOUT_EN, 0);
717*4882a593Smuzhiyun 		return err;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
sd_tuning_phase(struct realtek_pci_sdmmc * host,u8 opcode,u32 * phase_map)724*4882a593Smuzhiyun static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
725*4882a593Smuzhiyun 		u8 opcode, u32 *phase_map)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	int err, i;
728*4882a593Smuzhiyun 	u32 raw_phase_map = 0;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	for (i = 0; i < RTSX_PHASE_MAX; i++) {
731*4882a593Smuzhiyun 		err = sd_tuning_rx_cmd(host, opcode, (u8)i);
732*4882a593Smuzhiyun 		if (err == 0)
733*4882a593Smuzhiyun 			raw_phase_map |= 1 << i;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (phase_map)
737*4882a593Smuzhiyun 		*phase_map = raw_phase_map;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
sd_tuning_rx(struct realtek_pci_sdmmc * host,u8 opcode)742*4882a593Smuzhiyun static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	int err, i;
745*4882a593Smuzhiyun 	u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
746*4882a593Smuzhiyun 	u8 final_phase;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	for (i = 0; i < RX_TUNING_CNT; i++) {
749*4882a593Smuzhiyun 		err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
750*4882a593Smuzhiyun 		if (err < 0)
751*4882a593Smuzhiyun 			return err;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		if (raw_phase_map[i] == 0)
754*4882a593Smuzhiyun 			break;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	phase_map = 0xFFFFFFFF;
758*4882a593Smuzhiyun 	for (i = 0; i < RX_TUNING_CNT; i++) {
759*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
760*4882a593Smuzhiyun 				i, raw_phase_map[i]);
761*4882a593Smuzhiyun 		phase_map &= raw_phase_map[i];
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (phase_map) {
766*4882a593Smuzhiyun 		final_phase = sd_search_final_phase(host, phase_map);
767*4882a593Smuzhiyun 		if (final_phase == 0xFF)
768*4882a593Smuzhiyun 			return -EINVAL;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		err = sd_change_phase(host, final_phase, true);
771*4882a593Smuzhiyun 		if (err < 0)
772*4882a593Smuzhiyun 			return err;
773*4882a593Smuzhiyun 	} else {
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
sdio_extblock_cmd(struct mmc_command * cmd,struct mmc_data * data)780*4882a593Smuzhiyun static inline int sdio_extblock_cmd(struct mmc_command *cmd,
781*4882a593Smuzhiyun 	struct mmc_data *data)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
sd_rw_cmd(struct mmc_command * cmd)786*4882a593Smuzhiyun static inline int sd_rw_cmd(struct mmc_command *cmd)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	return mmc_op_multi(cmd->opcode) ||
789*4882a593Smuzhiyun 		(cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
790*4882a593Smuzhiyun 		(cmd->opcode == MMC_WRITE_BLOCK);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
sd_request(struct work_struct * work)793*4882a593Smuzhiyun static void sd_request(struct work_struct *work)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = container_of(work,
796*4882a593Smuzhiyun 			struct realtek_pci_sdmmc, work);
797*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
800*4882a593Smuzhiyun 	struct mmc_request *mrq = host->mrq;
801*4882a593Smuzhiyun 	struct mmc_command *cmd = mrq->cmd;
802*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	unsigned int data_size = 0;
805*4882a593Smuzhiyun 	int err;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (host->eject || !sd_get_cd_int(host)) {
808*4882a593Smuzhiyun 		cmd->error = -ENOMEDIUM;
809*4882a593Smuzhiyun 		goto finish;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
813*4882a593Smuzhiyun 	if (err) {
814*4882a593Smuzhiyun 		cmd->error = err;
815*4882a593Smuzhiyun 		goto finish;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
823*4882a593Smuzhiyun 			host->initial_mode, host->double_clk, host->vpclk);
824*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
825*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
826*4882a593Smuzhiyun 			CARD_SHARE_MASK, CARD_SHARE_48_SD);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	mutex_lock(&host->host_mutex);
829*4882a593Smuzhiyun 	host->mrq = mrq;
830*4882a593Smuzhiyun 	mutex_unlock(&host->host_mutex);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (mrq->data)
833*4882a593Smuzhiyun 		data_size = data->blocks * data->blksz;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (!data_size) {
836*4882a593Smuzhiyun 		sd_send_cmd_get_rsp(host, cmd);
837*4882a593Smuzhiyun 	} else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
838*4882a593Smuzhiyun 		cmd->error = sd_rw_multi(host, mrq);
839*4882a593Smuzhiyun 		if (!host->using_cookie)
840*4882a593Smuzhiyun 			sdmmc_post_req(host->mmc, host->mrq, 0);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		if (mmc_op_multi(cmd->opcode) && mrq->stop)
843*4882a593Smuzhiyun 			sd_send_cmd_get_rsp(host, mrq->stop);
844*4882a593Smuzhiyun 	} else {
845*4882a593Smuzhiyun 		sd_normal_rw(host, mrq);
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (mrq->data) {
849*4882a593Smuzhiyun 		if (cmd->error || data->error)
850*4882a593Smuzhiyun 			data->bytes_xfered = 0;
851*4882a593Smuzhiyun 		else
852*4882a593Smuzhiyun 			data->bytes_xfered = data->blocks * data->blksz;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun finish:
858*4882a593Smuzhiyun 	if (cmd->error) {
859*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
860*4882a593Smuzhiyun 			cmd->opcode, cmd->arg, cmd->error);
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	mutex_lock(&host->host_mutex);
864*4882a593Smuzhiyun 	host->mrq = NULL;
865*4882a593Smuzhiyun 	mutex_unlock(&host->host_mutex);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	mmc_request_done(mmc, mrq);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
sdmmc_request(struct mmc_host * mmc,struct mmc_request * mrq)870*4882a593Smuzhiyun static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
873*4882a593Smuzhiyun 	struct mmc_data *data = mrq->data;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	mutex_lock(&host->host_mutex);
876*4882a593Smuzhiyun 	host->mrq = mrq;
877*4882a593Smuzhiyun 	mutex_unlock(&host->host_mutex);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
880*4882a593Smuzhiyun 		host->using_cookie = sd_pre_dma_transfer(host, data, false);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	schedule_work(&host->work);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
sd_set_bus_width(struct realtek_pci_sdmmc * host,unsigned char bus_width)885*4882a593Smuzhiyun static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
886*4882a593Smuzhiyun 		unsigned char bus_width)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	int err = 0;
889*4882a593Smuzhiyun 	u8 width[] = {
890*4882a593Smuzhiyun 		[MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
891*4882a593Smuzhiyun 		[MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
892*4882a593Smuzhiyun 		[MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
893*4882a593Smuzhiyun 	};
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (bus_width <= MMC_BUS_WIDTH_8)
896*4882a593Smuzhiyun 		err = rtsx_pci_write_register(host->pcr, SD_CFG1,
897*4882a593Smuzhiyun 				0x03, width[bus_width]);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return err;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
sd_power_on(struct realtek_pci_sdmmc * host,unsigned char power_mode)902*4882a593Smuzhiyun static int sd_power_on(struct realtek_pci_sdmmc *host, unsigned char power_mode)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
905*4882a593Smuzhiyun 	int err;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (host->prev_power_state == MMC_POWER_ON)
908*4882a593Smuzhiyun 		return 0;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if (host->prev_power_state == MMC_POWER_UP) {
911*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, 0);
912*4882a593Smuzhiyun 		goto finish;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	msleep(100);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
918*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
919*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
920*4882a593Smuzhiyun 			CARD_SHARE_MASK, CARD_SHARE_48_SD);
921*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
922*4882a593Smuzhiyun 			SD_CLK_EN, SD_CLK_EN);
923*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, 100);
924*4882a593Smuzhiyun 	if (err < 0)
925*4882a593Smuzhiyun 		return err;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
928*4882a593Smuzhiyun 	if (err < 0)
929*4882a593Smuzhiyun 		return err;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
932*4882a593Smuzhiyun 	if (err < 0)
933*4882a593Smuzhiyun 		return err;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	mdelay(1);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
938*4882a593Smuzhiyun 	if (err < 0)
939*4882a593Smuzhiyun 		return err;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* send at least 74 clocks */
942*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, SD_CLK_TOGGLE_EN);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun finish:
945*4882a593Smuzhiyun 	host->prev_power_state = power_mode;
946*4882a593Smuzhiyun 	return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
sd_power_off(struct realtek_pci_sdmmc * host)949*4882a593Smuzhiyun static int sd_power_off(struct realtek_pci_sdmmc *host)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
952*4882a593Smuzhiyun 	int err;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	host->prev_power_state = MMC_POWER_OFF;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
959*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, 100);
962*4882a593Smuzhiyun 	if (err < 0)
963*4882a593Smuzhiyun 		return err;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
966*4882a593Smuzhiyun 	if (err < 0)
967*4882a593Smuzhiyun 		return err;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
sd_set_power_mode(struct realtek_pci_sdmmc * host,unsigned char power_mode)972*4882a593Smuzhiyun static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
973*4882a593Smuzhiyun 		unsigned char power_mode)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	int err;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (power_mode == MMC_POWER_OFF)
978*4882a593Smuzhiyun 		err = sd_power_off(host);
979*4882a593Smuzhiyun 	else
980*4882a593Smuzhiyun 		err = sd_power_on(host, power_mode);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return err;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
sd_set_timing(struct realtek_pci_sdmmc * host,unsigned char timing)985*4882a593Smuzhiyun static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
988*4882a593Smuzhiyun 	int err = 0;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	switch (timing) {
993*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR104:
994*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR50:
995*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
996*4882a593Smuzhiyun 				0x0C | SD_ASYNC_FIFO_NOT_RST,
997*4882a593Smuzhiyun 				SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
998*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
999*4882a593Smuzhiyun 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1000*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1001*4882a593Smuzhiyun 				CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
1002*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1003*4882a593Smuzhiyun 		break;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	case MMC_TIMING_MMC_DDR52:
1006*4882a593Smuzhiyun 	case MMC_TIMING_UHS_DDR50:
1007*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
1008*4882a593Smuzhiyun 				0x0C | SD_ASYNC_FIFO_NOT_RST,
1009*4882a593Smuzhiyun 				SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
1010*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1011*4882a593Smuzhiyun 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1012*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1013*4882a593Smuzhiyun 				CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
1014*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1015*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
1016*4882a593Smuzhiyun 				DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
1017*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1018*4882a593Smuzhiyun 				DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
1019*4882a593Smuzhiyun 				DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	case MMC_TIMING_MMC_HS:
1023*4882a593Smuzhiyun 	case MMC_TIMING_SD_HS:
1024*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
1025*4882a593Smuzhiyun 				0x0C, SD_20_MODE);
1026*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1027*4882a593Smuzhiyun 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1028*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1029*4882a593Smuzhiyun 				CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
1030*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1031*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
1032*4882a593Smuzhiyun 				SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
1033*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1034*4882a593Smuzhiyun 				SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
1035*4882a593Smuzhiyun 		break;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	default:
1038*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
1039*4882a593Smuzhiyun 				SD_CFG1, 0x0C, SD_20_MODE);
1040*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1041*4882a593Smuzhiyun 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1042*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1043*4882a593Smuzhiyun 				CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
1044*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1045*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
1046*4882a593Smuzhiyun 				SD_PUSH_POINT_CTL, 0xFF, 0);
1047*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1048*4882a593Smuzhiyun 				SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
1049*4882a593Smuzhiyun 		break;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, 100);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	return err;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
sdmmc_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)1057*4882a593Smuzhiyun static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1060*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (host->eject)
1063*4882a593Smuzhiyun 		return;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
1066*4882a593Smuzhiyun 		return;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	sd_set_bus_width(host, ios->bus_width);
1073*4882a593Smuzhiyun 	sd_set_power_mode(host, ios->power_mode);
1074*4882a593Smuzhiyun 	sd_set_timing(host, ios->timing);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	host->vpclk = false;
1077*4882a593Smuzhiyun 	host->double_clk = true;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	switch (ios->timing) {
1080*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR104:
1081*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR50:
1082*4882a593Smuzhiyun 		host->ssc_depth = RTSX_SSC_DEPTH_2M;
1083*4882a593Smuzhiyun 		host->vpclk = true;
1084*4882a593Smuzhiyun 		host->double_clk = false;
1085*4882a593Smuzhiyun 		break;
1086*4882a593Smuzhiyun 	case MMC_TIMING_MMC_DDR52:
1087*4882a593Smuzhiyun 	case MMC_TIMING_UHS_DDR50:
1088*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR25:
1089*4882a593Smuzhiyun 		host->ssc_depth = RTSX_SSC_DEPTH_1M;
1090*4882a593Smuzhiyun 		break;
1091*4882a593Smuzhiyun 	default:
1092*4882a593Smuzhiyun 		host->ssc_depth = RTSX_SSC_DEPTH_500K;
1093*4882a593Smuzhiyun 		break;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	host->initial_mode = (ios->clock <= 1000000) ? true : false;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	host->clock = ios->clock;
1099*4882a593Smuzhiyun 	rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
1100*4882a593Smuzhiyun 			host->initial_mode, host->double_clk, host->vpclk);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
sdmmc_get_ro(struct mmc_host * mmc)1105*4882a593Smuzhiyun static int sdmmc_get_ro(struct mmc_host *mmc)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1108*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1109*4882a593Smuzhiyun 	int ro = 0;
1110*4882a593Smuzhiyun 	u32 val;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (host->eject)
1113*4882a593Smuzhiyun 		return -ENOMEDIUM;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	/* Check SD mechanical write-protect switch */
1120*4882a593Smuzhiyun 	val = rtsx_pci_readl(pcr, RTSX_BIPR);
1121*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
1122*4882a593Smuzhiyun 	if (val & SD_WRITE_PROTECT)
1123*4882a593Smuzhiyun 		ro = 1;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	return ro;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
sdmmc_get_cd(struct mmc_host * mmc)1130*4882a593Smuzhiyun static int sdmmc_get_cd(struct mmc_host *mmc)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1133*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1134*4882a593Smuzhiyun 	int cd = 0;
1135*4882a593Smuzhiyun 	u32 val;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (host->eject)
1138*4882a593Smuzhiyun 		return cd;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	/* Check SD card detect */
1145*4882a593Smuzhiyun 	val = rtsx_pci_card_exist(pcr);
1146*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
1147*4882a593Smuzhiyun 	if (val & SD_EXIST)
1148*4882a593Smuzhiyun 		cd = 1;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	return cd;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
sd_wait_voltage_stable_1(struct realtek_pci_sdmmc * host)1155*4882a593Smuzhiyun static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1158*4882a593Smuzhiyun 	int err;
1159*4882a593Smuzhiyun 	u8 stat;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* Reference to Signal Voltage Switch Sequence in SD spec.
1162*4882a593Smuzhiyun 	 * Wait for a period of time so that the card can drive SD_CMD and
1163*4882a593Smuzhiyun 	 * SD_DAT[3:0] to low after sending back CMD11 response.
1164*4882a593Smuzhiyun 	 */
1165*4882a593Smuzhiyun 	mdelay(1);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/* SD_CMD, SD_DAT[3:0] should be driven to low by card;
1168*4882a593Smuzhiyun 	 * If either one of SD_CMD,SD_DAT[3:0] is not low,
1169*4882a593Smuzhiyun 	 * abort the voltage switch sequence;
1170*4882a593Smuzhiyun 	 */
1171*4882a593Smuzhiyun 	err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
1172*4882a593Smuzhiyun 	if (err < 0)
1173*4882a593Smuzhiyun 		return err;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1176*4882a593Smuzhiyun 				SD_DAT1_STATUS | SD_DAT0_STATUS))
1177*4882a593Smuzhiyun 		return -EINVAL;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	/* Stop toggle SD clock */
1180*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
1181*4882a593Smuzhiyun 			0xFF, SD_CLK_FORCE_STOP);
1182*4882a593Smuzhiyun 	if (err < 0)
1183*4882a593Smuzhiyun 		return err;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
sd_wait_voltage_stable_2(struct realtek_pci_sdmmc * host)1188*4882a593Smuzhiyun static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1191*4882a593Smuzhiyun 	int err;
1192*4882a593Smuzhiyun 	u8 stat, mask, val;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	/* Wait 1.8V output of voltage regulator in card stable */
1195*4882a593Smuzhiyun 	msleep(50);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Toggle SD clock again */
1198*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
1199*4882a593Smuzhiyun 	if (err < 0)
1200*4882a593Smuzhiyun 		return err;
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* Wait for a period of time so that the card can drive
1203*4882a593Smuzhiyun 	 * SD_DAT[3:0] to high at 1.8V
1204*4882a593Smuzhiyun 	 */
1205*4882a593Smuzhiyun 	msleep(20);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* SD_CMD, SD_DAT[3:0] should be pulled high by host */
1208*4882a593Smuzhiyun 	err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
1209*4882a593Smuzhiyun 	if (err < 0)
1210*4882a593Smuzhiyun 		return err;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1213*4882a593Smuzhiyun 		SD_DAT1_STATUS | SD_DAT0_STATUS;
1214*4882a593Smuzhiyun 	val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1215*4882a593Smuzhiyun 		SD_DAT1_STATUS | SD_DAT0_STATUS;
1216*4882a593Smuzhiyun 	if ((stat & mask) != val) {
1217*4882a593Smuzhiyun 		dev_dbg(sdmmc_dev(host),
1218*4882a593Smuzhiyun 			"%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
1219*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, SD_BUS_STAT,
1220*4882a593Smuzhiyun 				SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
1221*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
1222*4882a593Smuzhiyun 		return -EINVAL;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
sdmmc_switch_voltage(struct mmc_host * mmc,struct mmc_ios * ios)1228*4882a593Smuzhiyun static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1231*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1232*4882a593Smuzhiyun 	int err = 0;
1233*4882a593Smuzhiyun 	u8 voltage;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
1236*4882a593Smuzhiyun 			__func__, ios->signal_voltage);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	if (host->eject)
1239*4882a593Smuzhiyun 		return -ENOMEDIUM;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
1242*4882a593Smuzhiyun 	if (err)
1243*4882a593Smuzhiyun 		return err;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
1250*4882a593Smuzhiyun 		voltage = OUTPUT_3V3;
1251*4882a593Smuzhiyun 	else
1252*4882a593Smuzhiyun 		voltage = OUTPUT_1V8;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (voltage == OUTPUT_1V8) {
1255*4882a593Smuzhiyun 		err = sd_wait_voltage_stable_1(host);
1256*4882a593Smuzhiyun 		if (err < 0)
1257*4882a593Smuzhiyun 			goto out;
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	err = rtsx_pci_switch_output_voltage(pcr, voltage);
1261*4882a593Smuzhiyun 	if (err < 0)
1262*4882a593Smuzhiyun 		goto out;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	if (voltage == OUTPUT_1V8) {
1265*4882a593Smuzhiyun 		err = sd_wait_voltage_stable_2(host);
1266*4882a593Smuzhiyun 		if (err < 0)
1267*4882a593Smuzhiyun 			goto out;
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun out:
1271*4882a593Smuzhiyun 	/* Stop toggle SD clock in idle */
1272*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
1273*4882a593Smuzhiyun 			SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	return err;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
sdmmc_execute_tuning(struct mmc_host * mmc,u32 opcode)1280*4882a593Smuzhiyun static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1283*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1284*4882a593Smuzhiyun 	int err = 0;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (host->eject)
1287*4882a593Smuzhiyun 		return -ENOMEDIUM;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
1290*4882a593Smuzhiyun 	if (err)
1291*4882a593Smuzhiyun 		return err;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	mutex_lock(&pcr->pcr_mutex);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	rtsx_pci_start_run(pcr);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* Set initial TX phase */
1298*4882a593Smuzhiyun 	switch (mmc->ios.timing) {
1299*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR104:
1300*4882a593Smuzhiyun 		err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
1301*4882a593Smuzhiyun 		break;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	case MMC_TIMING_UHS_SDR50:
1304*4882a593Smuzhiyun 		err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	case MMC_TIMING_UHS_DDR50:
1308*4882a593Smuzhiyun 		err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
1309*4882a593Smuzhiyun 		break;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	default:
1312*4882a593Smuzhiyun 		err = 0;
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	if (err)
1316*4882a593Smuzhiyun 		goto out;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	/* Tuning RX phase */
1319*4882a593Smuzhiyun 	if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
1320*4882a593Smuzhiyun 			(mmc->ios.timing == MMC_TIMING_UHS_SDR50))
1321*4882a593Smuzhiyun 		err = sd_tuning_rx(host, opcode);
1322*4882a593Smuzhiyun 	else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
1323*4882a593Smuzhiyun 		err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun out:
1326*4882a593Smuzhiyun 	mutex_unlock(&pcr->pcr_mutex);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return err;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
1332*4882a593Smuzhiyun 	.pre_req = sdmmc_pre_req,
1333*4882a593Smuzhiyun 	.post_req = sdmmc_post_req,
1334*4882a593Smuzhiyun 	.request = sdmmc_request,
1335*4882a593Smuzhiyun 	.set_ios = sdmmc_set_ios,
1336*4882a593Smuzhiyun 	.get_ro = sdmmc_get_ro,
1337*4882a593Smuzhiyun 	.get_cd = sdmmc_get_cd,
1338*4882a593Smuzhiyun 	.start_signal_voltage_switch = sdmmc_switch_voltage,
1339*4882a593Smuzhiyun 	.execute_tuning = sdmmc_execute_tuning,
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun 
init_extra_caps(struct realtek_pci_sdmmc * host)1342*4882a593Smuzhiyun static void init_extra_caps(struct realtek_pci_sdmmc *host)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
1345*4882a593Smuzhiyun 	struct rtsx_pcr *pcr = host->pcr;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
1350*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_UHS_SDR50;
1351*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
1352*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_UHS_SDR104;
1353*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
1354*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_UHS_DDR50;
1355*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
1356*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_1_8V_DDR;
1357*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
1358*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_8_BIT_DATA;
1359*4882a593Smuzhiyun 	if (pcr->extra_caps & EXTRA_CAPS_NO_MMC)
1360*4882a593Smuzhiyun 		mmc->caps2 |= MMC_CAP2_NO_MMC;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun 
realtek_init_host(struct realtek_pci_sdmmc * host)1363*4882a593Smuzhiyun static void realtek_init_host(struct realtek_pci_sdmmc *host)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	struct mmc_host *mmc = host->mmc;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	mmc->f_min = 250000;
1368*4882a593Smuzhiyun 	mmc->f_max = 208000000;
1369*4882a593Smuzhiyun 	mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
1370*4882a593Smuzhiyun 	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
1371*4882a593Smuzhiyun 		MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
1372*4882a593Smuzhiyun 		MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
1373*4882a593Smuzhiyun 	mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
1374*4882a593Smuzhiyun 	mmc->max_current_330 = 400;
1375*4882a593Smuzhiyun 	mmc->max_current_180 = 800;
1376*4882a593Smuzhiyun 	mmc->ops = &realtek_pci_sdmmc_ops;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	init_extra_caps(host);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	mmc->max_segs = 256;
1381*4882a593Smuzhiyun 	mmc->max_seg_size = 65536;
1382*4882a593Smuzhiyun 	mmc->max_blk_size = 512;
1383*4882a593Smuzhiyun 	mmc->max_blk_count = 65535;
1384*4882a593Smuzhiyun 	mmc->max_req_size = 524288;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
rtsx_pci_sdmmc_card_event(struct platform_device * pdev)1387*4882a593Smuzhiyun static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	host->cookie = -1;
1392*4882a593Smuzhiyun 	mmc_detect_change(host->mmc, 0);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
rtsx_pci_sdmmc_drv_probe(struct platform_device * pdev)1395*4882a593Smuzhiyun static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
1396*4882a593Smuzhiyun {
1397*4882a593Smuzhiyun 	struct mmc_host *mmc;
1398*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host;
1399*4882a593Smuzhiyun 	struct rtsx_pcr *pcr;
1400*4882a593Smuzhiyun 	struct pcr_handle *handle = pdev->dev.platform_data;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (!handle)
1403*4882a593Smuzhiyun 		return -ENXIO;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	pcr = handle->pcr;
1406*4882a593Smuzhiyun 	if (!pcr)
1407*4882a593Smuzhiyun 		return -ENXIO;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
1412*4882a593Smuzhiyun 	if (!mmc)
1413*4882a593Smuzhiyun 		return -ENOMEM;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	host = mmc_priv(mmc);
1416*4882a593Smuzhiyun 	host->pcr = pcr;
1417*4882a593Smuzhiyun 	mmc->ios.power_delay_ms = 5;
1418*4882a593Smuzhiyun 	host->mmc = mmc;
1419*4882a593Smuzhiyun 	host->pdev = pdev;
1420*4882a593Smuzhiyun 	host->cookie = -1;
1421*4882a593Smuzhiyun 	host->prev_power_state = MMC_POWER_OFF;
1422*4882a593Smuzhiyun 	INIT_WORK(&host->work, sd_request);
1423*4882a593Smuzhiyun 	platform_set_drvdata(pdev, host);
1424*4882a593Smuzhiyun 	pcr->slots[RTSX_SD_CARD].p_dev = pdev;
1425*4882a593Smuzhiyun 	pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	mutex_init(&host->host_mutex);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	realtek_init_host(host);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	mmc_add_host(mmc);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	return 0;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun 
rtsx_pci_sdmmc_drv_remove(struct platform_device * pdev)1436*4882a593Smuzhiyun static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun 	struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
1439*4882a593Smuzhiyun 	struct rtsx_pcr *pcr;
1440*4882a593Smuzhiyun 	struct mmc_host *mmc;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	if (!host)
1443*4882a593Smuzhiyun 		return 0;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	pcr = host->pcr;
1446*4882a593Smuzhiyun 	pcr->slots[RTSX_SD_CARD].p_dev = NULL;
1447*4882a593Smuzhiyun 	pcr->slots[RTSX_SD_CARD].card_event = NULL;
1448*4882a593Smuzhiyun 	mmc = host->mmc;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	cancel_work_sync(&host->work);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	mutex_lock(&host->host_mutex);
1453*4882a593Smuzhiyun 	if (host->mrq) {
1454*4882a593Smuzhiyun 		dev_dbg(&(pdev->dev),
1455*4882a593Smuzhiyun 			"%s: Controller removed during transfer\n",
1456*4882a593Smuzhiyun 			mmc_hostname(mmc));
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 		rtsx_pci_complete_unfinished_transfer(pcr);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 		host->mrq->cmd->error = -ENOMEDIUM;
1461*4882a593Smuzhiyun 		if (host->mrq->stop)
1462*4882a593Smuzhiyun 			host->mrq->stop->error = -ENOMEDIUM;
1463*4882a593Smuzhiyun 		mmc_request_done(mmc, host->mrq);
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 	mutex_unlock(&host->host_mutex);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	mmc_remove_host(mmc);
1468*4882a593Smuzhiyun 	host->eject = true;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	flush_work(&host->work);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	mmc_free_host(mmc);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	dev_dbg(&(pdev->dev),
1475*4882a593Smuzhiyun 		": Realtek PCI-E SDMMC controller has been removed\n");
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	return 0;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
1481*4882a593Smuzhiyun 	{
1482*4882a593Smuzhiyun 		.name = DRV_NAME_RTSX_PCI_SDMMC,
1483*4882a593Smuzhiyun 	}, {
1484*4882a593Smuzhiyun 		/* sentinel */
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun static struct platform_driver rtsx_pci_sdmmc_driver = {
1490*4882a593Smuzhiyun 	.probe		= rtsx_pci_sdmmc_drv_probe,
1491*4882a593Smuzhiyun 	.remove		= rtsx_pci_sdmmc_drv_remove,
1492*4882a593Smuzhiyun 	.id_table       = rtsx_pci_sdmmc_ids,
1493*4882a593Smuzhiyun 	.driver		= {
1494*4882a593Smuzhiyun 		.name	= DRV_NAME_RTSX_PCI_SDMMC,
1495*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
1496*4882a593Smuzhiyun 	},
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun module_platform_driver(rtsx_pci_sdmmc_driver);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1501*4882a593Smuzhiyun MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
1502*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");
1503