xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/renesas_sdhi_sys_dmac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DMA support use of SYS DMAC with SDHI SD/SDIO controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016-19 Renesas Electronics Corporation
6*4882a593Smuzhiyun  * Copyright (C) 2016-19 Sang Engineering, Wolfram Sang
7*4882a593Smuzhiyun  * Copyright (C) 2017 Horms Solutions, Simon Horman
8*4882a593Smuzhiyun  * Copyright (C) 2010-2011 Guennadi Liakhovetski
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/mfd/tmio.h>
15*4882a593Smuzhiyun #include <linux/mmc/host.h>
16*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/pagemap.h>
20*4882a593Smuzhiyun #include <linux/scatterlist.h>
21*4882a593Smuzhiyun #include <linux/sys_soc.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "renesas_sdhi.h"
24*4882a593Smuzhiyun #include "tmio_mmc.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define TMIO_MMC_MIN_DMA_LEN 8
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct renesas_sdhi_of_data of_default_cfg = {
29*4882a593Smuzhiyun 	.tmio_flags = TMIO_MMC_HAS_IDLE_WAIT,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static const struct renesas_sdhi_of_data of_rz_compatible = {
33*4882a593Smuzhiyun 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_32BIT_DATA_PORT |
34*4882a593Smuzhiyun 			  TMIO_MMC_HAVE_CBSY,
35*4882a593Smuzhiyun 	.tmio_ocr_mask	= MMC_VDD_32_33,
36*4882a593Smuzhiyun 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct renesas_sdhi_of_data of_rcar_gen1_compatible = {
40*4882a593Smuzhiyun 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL,
41*4882a593Smuzhiyun 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ,
42*4882a593Smuzhiyun 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Definitions for sampling clocks */
46*4882a593Smuzhiyun static struct renesas_sdhi_scc rcar_gen2_scc_taps[] = {
47*4882a593Smuzhiyun 	{
48*4882a593Smuzhiyun 		.clk_rate = 156000000,
49*4882a593Smuzhiyun 		.tap = 0x00000703,
50*4882a593Smuzhiyun 	},
51*4882a593Smuzhiyun 	{
52*4882a593Smuzhiyun 		.clk_rate = 0,
53*4882a593Smuzhiyun 		.tap = 0x00000300,
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct renesas_sdhi_of_data of_rcar_gen2_compatible = {
58*4882a593Smuzhiyun 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
59*4882a593Smuzhiyun 			  TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
60*4882a593Smuzhiyun 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
61*4882a593Smuzhiyun 			  MMC_CAP_CMD23,
62*4882a593Smuzhiyun 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT,
63*4882a593Smuzhiyun 	.dma_buswidth	= DMA_SLAVE_BUSWIDTH_4_BYTES,
64*4882a593Smuzhiyun 	.dma_rx_offset	= 0x2000,
65*4882a593Smuzhiyun 	.scc_offset	= 0x0300,
66*4882a593Smuzhiyun 	.taps		= rcar_gen2_scc_taps,
67*4882a593Smuzhiyun 	.taps_num	= ARRAY_SIZE(rcar_gen2_scc_taps),
68*4882a593Smuzhiyun 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct of_device_id renesas_sdhi_sys_dmac_of_match[] = {
72*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-sh73a0", .data = &of_default_cfg, },
73*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a73a4", .data = &of_default_cfg, },
74*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7740", .data = &of_default_cfg, },
75*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r7s72100", .data = &of_rz_compatible, },
76*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7778", .data = &of_rcar_gen1_compatible, },
77*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7779", .data = &of_rcar_gen1_compatible, },
78*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7743", .data = &of_rcar_gen2_compatible, },
79*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7745", .data = &of_rcar_gen2_compatible, },
80*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7790", .data = &of_rcar_gen2_compatible, },
81*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7791", .data = &of_rcar_gen2_compatible, },
82*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7792", .data = &of_rcar_gen2_compatible, },
83*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7793", .data = &of_rcar_gen2_compatible, },
84*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-r8a7794", .data = &of_rcar_gen2_compatible, },
85*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen1-sdhi", .data = &of_rcar_gen1_compatible, },
86*4882a593Smuzhiyun 	{ .compatible = "renesas,rcar-gen2-sdhi", .data = &of_rcar_gen2_compatible, },
87*4882a593Smuzhiyun 	{ .compatible = "renesas,sdhi-shmobile" },
88*4882a593Smuzhiyun 	{},
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, renesas_sdhi_sys_dmac_of_match);
91*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_enable_dma(struct tmio_mmc_host * host,bool enable)92*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_enable_dma(struct tmio_mmc_host *host,
93*4882a593Smuzhiyun 					     bool enable)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (!host->chan_tx || !host->chan_rx)
98*4882a593Smuzhiyun 		return;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (priv->dma_priv.enable)
101*4882a593Smuzhiyun 		priv->dma_priv.enable(host, enable);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_abort_dma(struct tmio_mmc_host * host)104*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_abort_dma(struct tmio_mmc_host *host)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	renesas_sdhi_sys_dmac_enable_dma(host, false);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (host->chan_rx)
109*4882a593Smuzhiyun 		dmaengine_terminate_all(host->chan_rx);
110*4882a593Smuzhiyun 	if (host->chan_tx)
111*4882a593Smuzhiyun 		dmaengine_terminate_all(host->chan_tx);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	renesas_sdhi_sys_dmac_enable_dma(host, true);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_dataend_dma(struct tmio_mmc_host * host)116*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_dataend_dma(struct tmio_mmc_host *host)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	complete(&priv->dma_priv.dma_dataend);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_dma_callback(void * arg)123*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_dma_callback(void *arg)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct tmio_mmc_host *host = arg;
126*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	spin_lock_irq(&host->lock);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (!host->data)
131*4882a593Smuzhiyun 		goto out;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (host->data->flags & MMC_DATA_READ)
134*4882a593Smuzhiyun 		dma_unmap_sg(host->chan_rx->device->dev,
135*4882a593Smuzhiyun 			     host->sg_ptr, host->sg_len,
136*4882a593Smuzhiyun 			     DMA_FROM_DEVICE);
137*4882a593Smuzhiyun 	else
138*4882a593Smuzhiyun 		dma_unmap_sg(host->chan_tx->device->dev,
139*4882a593Smuzhiyun 			     host->sg_ptr, host->sg_len,
140*4882a593Smuzhiyun 			     DMA_TO_DEVICE);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	spin_unlock_irq(&host->lock);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	wait_for_completion(&priv->dma_priv.dma_dataend);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	spin_lock_irq(&host->lock);
147*4882a593Smuzhiyun 	tmio_mmc_do_data_irq(host);
148*4882a593Smuzhiyun out:
149*4882a593Smuzhiyun 	spin_unlock_irq(&host->lock);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_start_dma_rx(struct tmio_mmc_host * host)152*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_start_dma_rx(struct tmio_mmc_host *host)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
155*4882a593Smuzhiyun 	struct scatterlist *sg = host->sg_ptr, *sg_tmp;
156*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc = NULL;
157*4882a593Smuzhiyun 	struct dma_chan *chan = host->chan_rx;
158*4882a593Smuzhiyun 	dma_cookie_t cookie;
159*4882a593Smuzhiyun 	int ret, i;
160*4882a593Smuzhiyun 	bool aligned = true, multiple = true;
161*4882a593Smuzhiyun 	unsigned int align = (1 << host->pdata->alignment_shift) - 1;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	for_each_sg(sg, sg_tmp, host->sg_len, i) {
164*4882a593Smuzhiyun 		if (sg_tmp->offset & align)
165*4882a593Smuzhiyun 			aligned = false;
166*4882a593Smuzhiyun 		if (sg_tmp->length & align) {
167*4882a593Smuzhiyun 			multiple = false;
168*4882a593Smuzhiyun 			break;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if ((!aligned && (host->sg_len > 1 || sg->length > PAGE_SIZE ||
173*4882a593Smuzhiyun 			  (align & PAGE_MASK))) || !multiple) {
174*4882a593Smuzhiyun 		ret = -EINVAL;
175*4882a593Smuzhiyun 		goto pio;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (sg->length < TMIO_MMC_MIN_DMA_LEN)
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* The only sg element can be unaligned, use our bounce buffer then */
182*4882a593Smuzhiyun 	if (!aligned) {
183*4882a593Smuzhiyun 		sg_init_one(&host->bounce_sg, host->bounce_buf, sg->length);
184*4882a593Smuzhiyun 		host->sg_ptr = &host->bounce_sg;
185*4882a593Smuzhiyun 		sg = host->sg_ptr;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = dma_map_sg(chan->device->dev, sg, host->sg_len, DMA_FROM_DEVICE);
189*4882a593Smuzhiyun 	if (ret > 0)
190*4882a593Smuzhiyun 		desc = dmaengine_prep_slave_sg(chan, sg, ret, DMA_DEV_TO_MEM,
191*4882a593Smuzhiyun 					       DMA_CTRL_ACK);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (desc) {
194*4882a593Smuzhiyun 		reinit_completion(&priv->dma_priv.dma_dataend);
195*4882a593Smuzhiyun 		desc->callback = renesas_sdhi_sys_dmac_dma_callback;
196*4882a593Smuzhiyun 		desc->callback_param = host;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		cookie = dmaengine_submit(desc);
199*4882a593Smuzhiyun 		if (cookie < 0) {
200*4882a593Smuzhiyun 			desc = NULL;
201*4882a593Smuzhiyun 			ret = cookie;
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 		host->dma_on = true;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun pio:
206*4882a593Smuzhiyun 	if (!desc) {
207*4882a593Smuzhiyun 		/* DMA failed, fall back to PIO */
208*4882a593Smuzhiyun 		renesas_sdhi_sys_dmac_enable_dma(host, false);
209*4882a593Smuzhiyun 		if (ret >= 0)
210*4882a593Smuzhiyun 			ret = -EIO;
211*4882a593Smuzhiyun 		host->chan_rx = NULL;
212*4882a593Smuzhiyun 		dma_release_channel(chan);
213*4882a593Smuzhiyun 		/* Free the Tx channel too */
214*4882a593Smuzhiyun 		chan = host->chan_tx;
215*4882a593Smuzhiyun 		if (chan) {
216*4882a593Smuzhiyun 			host->chan_tx = NULL;
217*4882a593Smuzhiyun 			dma_release_channel(chan);
218*4882a593Smuzhiyun 		}
219*4882a593Smuzhiyun 		dev_warn(&host->pdev->dev,
220*4882a593Smuzhiyun 			 "DMA failed: %d, falling back to PIO\n", ret);
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_start_dma_tx(struct tmio_mmc_host * host)224*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_start_dma_tx(struct tmio_mmc_host *host)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
227*4882a593Smuzhiyun 	struct scatterlist *sg = host->sg_ptr, *sg_tmp;
228*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc = NULL;
229*4882a593Smuzhiyun 	struct dma_chan *chan = host->chan_tx;
230*4882a593Smuzhiyun 	dma_cookie_t cookie;
231*4882a593Smuzhiyun 	int ret, i;
232*4882a593Smuzhiyun 	bool aligned = true, multiple = true;
233*4882a593Smuzhiyun 	unsigned int align = (1 << host->pdata->alignment_shift) - 1;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	for_each_sg(sg, sg_tmp, host->sg_len, i) {
236*4882a593Smuzhiyun 		if (sg_tmp->offset & align)
237*4882a593Smuzhiyun 			aligned = false;
238*4882a593Smuzhiyun 		if (sg_tmp->length & align) {
239*4882a593Smuzhiyun 			multiple = false;
240*4882a593Smuzhiyun 			break;
241*4882a593Smuzhiyun 		}
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if ((!aligned && (host->sg_len > 1 || sg->length > PAGE_SIZE ||
245*4882a593Smuzhiyun 			  (align & PAGE_MASK))) || !multiple) {
246*4882a593Smuzhiyun 		ret = -EINVAL;
247*4882a593Smuzhiyun 		goto pio;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (sg->length < TMIO_MMC_MIN_DMA_LEN)
251*4882a593Smuzhiyun 		return;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* The only sg element can be unaligned, use our bounce buffer then */
254*4882a593Smuzhiyun 	if (!aligned) {
255*4882a593Smuzhiyun 		unsigned long flags;
256*4882a593Smuzhiyun 		void *sg_vaddr = tmio_mmc_kmap_atomic(sg, &flags);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		sg_init_one(&host->bounce_sg, host->bounce_buf, sg->length);
259*4882a593Smuzhiyun 		memcpy(host->bounce_buf, sg_vaddr, host->bounce_sg.length);
260*4882a593Smuzhiyun 		tmio_mmc_kunmap_atomic(sg, &flags, sg_vaddr);
261*4882a593Smuzhiyun 		host->sg_ptr = &host->bounce_sg;
262*4882a593Smuzhiyun 		sg = host->sg_ptr;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = dma_map_sg(chan->device->dev, sg, host->sg_len, DMA_TO_DEVICE);
266*4882a593Smuzhiyun 	if (ret > 0)
267*4882a593Smuzhiyun 		desc = dmaengine_prep_slave_sg(chan, sg, ret, DMA_MEM_TO_DEV,
268*4882a593Smuzhiyun 					       DMA_CTRL_ACK);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (desc) {
271*4882a593Smuzhiyun 		reinit_completion(&priv->dma_priv.dma_dataend);
272*4882a593Smuzhiyun 		desc->callback = renesas_sdhi_sys_dmac_dma_callback;
273*4882a593Smuzhiyun 		desc->callback_param = host;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		cookie = dmaengine_submit(desc);
276*4882a593Smuzhiyun 		if (cookie < 0) {
277*4882a593Smuzhiyun 			desc = NULL;
278*4882a593Smuzhiyun 			ret = cookie;
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 		host->dma_on = true;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun pio:
283*4882a593Smuzhiyun 	if (!desc) {
284*4882a593Smuzhiyun 		/* DMA failed, fall back to PIO */
285*4882a593Smuzhiyun 		renesas_sdhi_sys_dmac_enable_dma(host, false);
286*4882a593Smuzhiyun 		if (ret >= 0)
287*4882a593Smuzhiyun 			ret = -EIO;
288*4882a593Smuzhiyun 		host->chan_tx = NULL;
289*4882a593Smuzhiyun 		dma_release_channel(chan);
290*4882a593Smuzhiyun 		/* Free the Rx channel too */
291*4882a593Smuzhiyun 		chan = host->chan_rx;
292*4882a593Smuzhiyun 		if (chan) {
293*4882a593Smuzhiyun 			host->chan_rx = NULL;
294*4882a593Smuzhiyun 			dma_release_channel(chan);
295*4882a593Smuzhiyun 		}
296*4882a593Smuzhiyun 		dev_warn(&host->pdev->dev,
297*4882a593Smuzhiyun 			 "DMA failed: %d, falling back to PIO\n", ret);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_start_dma(struct tmio_mmc_host * host,struct mmc_data * data)301*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_start_dma(struct tmio_mmc_host *host,
302*4882a593Smuzhiyun 					    struct mmc_data *data)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
305*4882a593Smuzhiyun 		if (host->chan_rx)
306*4882a593Smuzhiyun 			renesas_sdhi_sys_dmac_start_dma_rx(host);
307*4882a593Smuzhiyun 	} else {
308*4882a593Smuzhiyun 		if (host->chan_tx)
309*4882a593Smuzhiyun 			renesas_sdhi_sys_dmac_start_dma_tx(host);
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_issue_tasklet_fn(unsigned long priv)313*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_issue_tasklet_fn(unsigned long priv)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct tmio_mmc_host *host = (struct tmio_mmc_host *)priv;
316*4882a593Smuzhiyun 	struct dma_chan *chan = NULL;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	spin_lock_irq(&host->lock);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (host->data) {
321*4882a593Smuzhiyun 		if (host->data->flags & MMC_DATA_READ)
322*4882a593Smuzhiyun 			chan = host->chan_rx;
323*4882a593Smuzhiyun 		else
324*4882a593Smuzhiyun 			chan = host->chan_tx;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	spin_unlock_irq(&host->lock);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	tmio_mmc_enable_mmc_irqs(host, TMIO_STAT_DATAEND);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (chan)
332*4882a593Smuzhiyun 		dma_async_issue_pending(chan);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_request_dma(struct tmio_mmc_host * host,struct tmio_mmc_data * pdata)335*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_request_dma(struct tmio_mmc_host *host,
336*4882a593Smuzhiyun 					      struct tmio_mmc_data *pdata)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct renesas_sdhi *priv = host_to_priv(host);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* We can only either use DMA for both Tx and Rx or not use it at all */
341*4882a593Smuzhiyun 	if (!host->pdev->dev.of_node &&
342*4882a593Smuzhiyun 	    (!pdata->chan_priv_tx || !pdata->chan_priv_rx))
343*4882a593Smuzhiyun 		return;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (!host->chan_tx && !host->chan_rx) {
346*4882a593Smuzhiyun 		struct resource *res = platform_get_resource(host->pdev,
347*4882a593Smuzhiyun 							     IORESOURCE_MEM, 0);
348*4882a593Smuzhiyun 		struct dma_slave_config cfg = {};
349*4882a593Smuzhiyun 		dma_cap_mask_t mask;
350*4882a593Smuzhiyun 		int ret;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		if (!res)
353*4882a593Smuzhiyun 			return;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		dma_cap_zero(mask);
356*4882a593Smuzhiyun 		dma_cap_set(DMA_SLAVE, mask);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		host->chan_tx = dma_request_slave_channel_compat(mask,
359*4882a593Smuzhiyun 					priv->dma_priv.filter, pdata->chan_priv_tx,
360*4882a593Smuzhiyun 					&host->pdev->dev, "tx");
361*4882a593Smuzhiyun 		dev_dbg(&host->pdev->dev, "%s: TX: got channel %p\n", __func__,
362*4882a593Smuzhiyun 			host->chan_tx);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		if (!host->chan_tx)
365*4882a593Smuzhiyun 			return;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		cfg.direction = DMA_MEM_TO_DEV;
368*4882a593Smuzhiyun 		cfg.dst_addr = res->start +
369*4882a593Smuzhiyun 			(CTL_SD_DATA_PORT << host->bus_shift);
370*4882a593Smuzhiyun 		cfg.dst_addr_width = priv->dma_priv.dma_buswidth;
371*4882a593Smuzhiyun 		if (!cfg.dst_addr_width)
372*4882a593Smuzhiyun 			cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
373*4882a593Smuzhiyun 		cfg.src_addr = 0;
374*4882a593Smuzhiyun 		ret = dmaengine_slave_config(host->chan_tx, &cfg);
375*4882a593Smuzhiyun 		if (ret < 0)
376*4882a593Smuzhiyun 			goto ecfgtx;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		host->chan_rx = dma_request_slave_channel_compat(mask,
379*4882a593Smuzhiyun 					priv->dma_priv.filter, pdata->chan_priv_rx,
380*4882a593Smuzhiyun 					&host->pdev->dev, "rx");
381*4882a593Smuzhiyun 		dev_dbg(&host->pdev->dev, "%s: RX: got channel %p\n", __func__,
382*4882a593Smuzhiyun 			host->chan_rx);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (!host->chan_rx)
385*4882a593Smuzhiyun 			goto ereqrx;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		cfg.direction = DMA_DEV_TO_MEM;
388*4882a593Smuzhiyun 		cfg.src_addr = cfg.dst_addr + host->pdata->dma_rx_offset;
389*4882a593Smuzhiyun 		cfg.src_addr_width = priv->dma_priv.dma_buswidth;
390*4882a593Smuzhiyun 		if (!cfg.src_addr_width)
391*4882a593Smuzhiyun 			cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
392*4882a593Smuzhiyun 		cfg.dst_addr = 0;
393*4882a593Smuzhiyun 		ret = dmaengine_slave_config(host->chan_rx, &cfg);
394*4882a593Smuzhiyun 		if (ret < 0)
395*4882a593Smuzhiyun 			goto ecfgrx;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		host->bounce_buf = (u8 *)__get_free_page(GFP_KERNEL | GFP_DMA);
398*4882a593Smuzhiyun 		if (!host->bounce_buf)
399*4882a593Smuzhiyun 			goto ebouncebuf;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		init_completion(&priv->dma_priv.dma_dataend);
402*4882a593Smuzhiyun 		tasklet_init(&host->dma_issue,
403*4882a593Smuzhiyun 			     renesas_sdhi_sys_dmac_issue_tasklet_fn,
404*4882a593Smuzhiyun 			     (unsigned long)host);
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	renesas_sdhi_sys_dmac_enable_dma(host, true);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun ebouncebuf:
412*4882a593Smuzhiyun ecfgrx:
413*4882a593Smuzhiyun 	dma_release_channel(host->chan_rx);
414*4882a593Smuzhiyun 	host->chan_rx = NULL;
415*4882a593Smuzhiyun ereqrx:
416*4882a593Smuzhiyun ecfgtx:
417*4882a593Smuzhiyun 	dma_release_channel(host->chan_tx);
418*4882a593Smuzhiyun 	host->chan_tx = NULL;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_release_dma(struct tmio_mmc_host * host)421*4882a593Smuzhiyun static void renesas_sdhi_sys_dmac_release_dma(struct tmio_mmc_host *host)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	if (host->chan_tx) {
424*4882a593Smuzhiyun 		struct dma_chan *chan = host->chan_tx;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		host->chan_tx = NULL;
427*4882a593Smuzhiyun 		dma_release_channel(chan);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 	if (host->chan_rx) {
430*4882a593Smuzhiyun 		struct dma_chan *chan = host->chan_rx;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 		host->chan_rx = NULL;
433*4882a593Smuzhiyun 		dma_release_channel(chan);
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 	if (host->bounce_buf) {
436*4882a593Smuzhiyun 		free_pages((unsigned long)host->bounce_buf, 0);
437*4882a593Smuzhiyun 		host->bounce_buf = NULL;
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static const struct tmio_mmc_dma_ops renesas_sdhi_sys_dmac_dma_ops = {
442*4882a593Smuzhiyun 	.start = renesas_sdhi_sys_dmac_start_dma,
443*4882a593Smuzhiyun 	.enable = renesas_sdhi_sys_dmac_enable_dma,
444*4882a593Smuzhiyun 	.request = renesas_sdhi_sys_dmac_request_dma,
445*4882a593Smuzhiyun 	.release = renesas_sdhi_sys_dmac_release_dma,
446*4882a593Smuzhiyun 	.abort = renesas_sdhi_sys_dmac_abort_dma,
447*4882a593Smuzhiyun 	.dataend = renesas_sdhi_sys_dmac_dataend_dma,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
renesas_sdhi_sys_dmac_probe(struct platform_device * pdev)450*4882a593Smuzhiyun static int renesas_sdhi_sys_dmac_probe(struct platform_device *pdev)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	return renesas_sdhi_probe(pdev, &renesas_sdhi_sys_dmac_dma_ops);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const struct dev_pm_ops renesas_sdhi_sys_dmac_dev_pm_ops = {
456*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
457*4882a593Smuzhiyun 				pm_runtime_force_resume)
458*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tmio_mmc_host_runtime_suspend,
459*4882a593Smuzhiyun 			   tmio_mmc_host_runtime_resume,
460*4882a593Smuzhiyun 			   NULL)
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct platform_driver renesas_sys_dmac_sdhi_driver = {
464*4882a593Smuzhiyun 	.driver		= {
465*4882a593Smuzhiyun 		.name	= "sh_mobile_sdhi",
466*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
467*4882a593Smuzhiyun 		.pm	= &renesas_sdhi_sys_dmac_dev_pm_ops,
468*4882a593Smuzhiyun 		.of_match_table = renesas_sdhi_sys_dmac_of_match,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun 	.probe		= renesas_sdhi_sys_dmac_probe,
471*4882a593Smuzhiyun 	.remove		= renesas_sdhi_remove,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun module_platform_driver(renesas_sys_dmac_sdhi_driver);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas SDHI driver");
477*4882a593Smuzhiyun MODULE_AUTHOR("Magnus Damm");
478*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
479*4882a593Smuzhiyun MODULE_ALIAS("platform:sh_mobile_sdhi");
480