1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Actions Semi Owl SoCs SD/MMC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Actions Semi Inc.
6*4882a593Smuzhiyun * Copyright (c) 2019 Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * TODO: SDIO support
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/dmaengine.h>
14*4882a593Smuzhiyun #include <linux/dma-direction.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/mmc/host.h>
18*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * SDC registers
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #define OWL_REG_SD_EN 0x0000
28*4882a593Smuzhiyun #define OWL_REG_SD_CTL 0x0004
29*4882a593Smuzhiyun #define OWL_REG_SD_STATE 0x0008
30*4882a593Smuzhiyun #define OWL_REG_SD_CMD 0x000c
31*4882a593Smuzhiyun #define OWL_REG_SD_ARG 0x0010
32*4882a593Smuzhiyun #define OWL_REG_SD_RSPBUF0 0x0014
33*4882a593Smuzhiyun #define OWL_REG_SD_RSPBUF1 0x0018
34*4882a593Smuzhiyun #define OWL_REG_SD_RSPBUF2 0x001c
35*4882a593Smuzhiyun #define OWL_REG_SD_RSPBUF3 0x0020
36*4882a593Smuzhiyun #define OWL_REG_SD_RSPBUF4 0x0024
37*4882a593Smuzhiyun #define OWL_REG_SD_DAT 0x0028
38*4882a593Smuzhiyun #define OWL_REG_SD_BLK_SIZE 0x002c
39*4882a593Smuzhiyun #define OWL_REG_SD_BLK_NUM 0x0030
40*4882a593Smuzhiyun #define OWL_REG_SD_BUF_SIZE 0x0034
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* SD_EN Bits */
43*4882a593Smuzhiyun #define OWL_SD_EN_RANE BIT(31)
44*4882a593Smuzhiyun #define OWL_SD_EN_RAN_SEED(x) (((x) & 0x3f) << 24)
45*4882a593Smuzhiyun #define OWL_SD_EN_S18EN BIT(12)
46*4882a593Smuzhiyun #define OWL_SD_EN_RESE BIT(10)
47*4882a593Smuzhiyun #define OWL_SD_EN_DAT1_S BIT(9)
48*4882a593Smuzhiyun #define OWL_SD_EN_CLK_S BIT(8)
49*4882a593Smuzhiyun #define OWL_SD_ENABLE BIT(7)
50*4882a593Smuzhiyun #define OWL_SD_EN_BSEL BIT(6)
51*4882a593Smuzhiyun #define OWL_SD_EN_SDIOEN BIT(3)
52*4882a593Smuzhiyun #define OWL_SD_EN_DDREN BIT(2)
53*4882a593Smuzhiyun #define OWL_SD_EN_DATAWID(x) (((x) & 0x3) << 0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* SD_CTL Bits */
56*4882a593Smuzhiyun #define OWL_SD_CTL_TOUTEN BIT(31)
57*4882a593Smuzhiyun #define OWL_SD_CTL_TOUTCNT(x) (((x) & 0x7f) << 24)
58*4882a593Smuzhiyun #define OWL_SD_CTL_DELAY_MSK GENMASK(23, 16)
59*4882a593Smuzhiyun #define OWL_SD_CTL_RDELAY(x) (((x) & 0xf) << 20)
60*4882a593Smuzhiyun #define OWL_SD_CTL_WDELAY(x) (((x) & 0xf) << 16)
61*4882a593Smuzhiyun #define OWL_SD_CTL_CMDLEN BIT(13)
62*4882a593Smuzhiyun #define OWL_SD_CTL_SCC BIT(12)
63*4882a593Smuzhiyun #define OWL_SD_CTL_TCN(x) (((x) & 0xf) << 8)
64*4882a593Smuzhiyun #define OWL_SD_CTL_TS BIT(7)
65*4882a593Smuzhiyun #define OWL_SD_CTL_LBE BIT(6)
66*4882a593Smuzhiyun #define OWL_SD_CTL_C7EN BIT(5)
67*4882a593Smuzhiyun #define OWL_SD_CTL_TM(x) (((x) & 0xf) << 0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define OWL_SD_DELAY_LOW_CLK 0x0f
70*4882a593Smuzhiyun #define OWL_SD_DELAY_MID_CLK 0x0a
71*4882a593Smuzhiyun #define OWL_SD_DELAY_HIGH_CLK 0x09
72*4882a593Smuzhiyun #define OWL_SD_RDELAY_DDR50 0x0a
73*4882a593Smuzhiyun #define OWL_SD_WDELAY_DDR50 0x08
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* SD_STATE Bits */
76*4882a593Smuzhiyun #define OWL_SD_STATE_DAT1BS BIT(18)
77*4882a593Smuzhiyun #define OWL_SD_STATE_SDIOB_P BIT(17)
78*4882a593Smuzhiyun #define OWL_SD_STATE_SDIOB_EN BIT(16)
79*4882a593Smuzhiyun #define OWL_SD_STATE_TOUTE BIT(15)
80*4882a593Smuzhiyun #define OWL_SD_STATE_BAEP BIT(14)
81*4882a593Smuzhiyun #define OWL_SD_STATE_MEMRDY BIT(12)
82*4882a593Smuzhiyun #define OWL_SD_STATE_CMDS BIT(11)
83*4882a593Smuzhiyun #define OWL_SD_STATE_DAT1AS BIT(10)
84*4882a593Smuzhiyun #define OWL_SD_STATE_SDIOA_P BIT(9)
85*4882a593Smuzhiyun #define OWL_SD_STATE_SDIOA_EN BIT(8)
86*4882a593Smuzhiyun #define OWL_SD_STATE_DAT0S BIT(7)
87*4882a593Smuzhiyun #define OWL_SD_STATE_TEIE BIT(6)
88*4882a593Smuzhiyun #define OWL_SD_STATE_TEI BIT(5)
89*4882a593Smuzhiyun #define OWL_SD_STATE_CLNR BIT(4)
90*4882a593Smuzhiyun #define OWL_SD_STATE_CLC BIT(3)
91*4882a593Smuzhiyun #define OWL_SD_STATE_WC16ER BIT(2)
92*4882a593Smuzhiyun #define OWL_SD_STATE_RC16ER BIT(1)
93*4882a593Smuzhiyun #define OWL_SD_STATE_CRC7ER BIT(0)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define OWL_CMD_TIMEOUT_MS 30000
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct owl_mmc_host {
98*4882a593Smuzhiyun struct device *dev;
99*4882a593Smuzhiyun struct reset_control *reset;
100*4882a593Smuzhiyun void __iomem *base;
101*4882a593Smuzhiyun struct clk *clk;
102*4882a593Smuzhiyun struct completion sdc_complete;
103*4882a593Smuzhiyun spinlock_t lock;
104*4882a593Smuzhiyun int irq;
105*4882a593Smuzhiyun u32 clock;
106*4882a593Smuzhiyun bool ddr_50;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun enum dma_data_direction dma_dir;
109*4882a593Smuzhiyun struct dma_chan *dma;
110*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
111*4882a593Smuzhiyun struct dma_slave_config dma_cfg;
112*4882a593Smuzhiyun struct completion dma_complete;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct mmc_host *mmc;
115*4882a593Smuzhiyun struct mmc_request *mrq;
116*4882a593Smuzhiyun struct mmc_command *cmd;
117*4882a593Smuzhiyun struct mmc_data *data;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
owl_mmc_update_reg(void __iomem * reg,unsigned int val,bool state)120*4882a593Smuzhiyun static void owl_mmc_update_reg(void __iomem *reg, unsigned int val, bool state)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun unsigned int regval;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun regval = readl(reg);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (state)
127*4882a593Smuzhiyun regval |= val;
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun regval &= ~val;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun writel(regval, reg);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
owl_irq_handler(int irq,void * devid)134*4882a593Smuzhiyun static irqreturn_t owl_irq_handler(int irq, void *devid)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct owl_mmc_host *owl_host = devid;
137*4882a593Smuzhiyun unsigned long flags;
138*4882a593Smuzhiyun u32 state;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun spin_lock_irqsave(&owl_host->lock, flags);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun state = readl(owl_host->base + OWL_REG_SD_STATE);
143*4882a593Smuzhiyun if (state & OWL_SD_STATE_TEI) {
144*4882a593Smuzhiyun state = readl(owl_host->base + OWL_REG_SD_STATE);
145*4882a593Smuzhiyun state |= OWL_SD_STATE_TEI;
146*4882a593Smuzhiyun writel(state, owl_host->base + OWL_REG_SD_STATE);
147*4882a593Smuzhiyun complete(&owl_host->sdc_complete);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun spin_unlock_irqrestore(&owl_host->lock, flags);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return IRQ_HANDLED;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
owl_mmc_finish_request(struct owl_mmc_host * owl_host)155*4882a593Smuzhiyun static void owl_mmc_finish_request(struct owl_mmc_host *owl_host)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct mmc_request *mrq = owl_host->mrq;
158*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Should never be NULL */
161*4882a593Smuzhiyun WARN_ON(!mrq);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun owl_host->mrq = NULL;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (data)
166*4882a593Smuzhiyun dma_unmap_sg(owl_host->dma->device->dev, data->sg, data->sg_len,
167*4882a593Smuzhiyun owl_host->dma_dir);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Finally finish request */
170*4882a593Smuzhiyun mmc_request_done(owl_host->mmc, mrq);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
owl_mmc_send_cmd(struct owl_mmc_host * owl_host,struct mmc_command * cmd,struct mmc_data * data)173*4882a593Smuzhiyun static void owl_mmc_send_cmd(struct owl_mmc_host *owl_host,
174*4882a593Smuzhiyun struct mmc_command *cmd,
175*4882a593Smuzhiyun struct mmc_data *data)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun unsigned long timeout;
178*4882a593Smuzhiyun u32 mode, state, resp[2];
179*4882a593Smuzhiyun u32 cmd_rsp_mask = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun init_completion(&owl_host->sdc_complete);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun switch (mmc_resp_type(cmd)) {
184*4882a593Smuzhiyun case MMC_RSP_NONE:
185*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(0);
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun case MMC_RSP_R1:
189*4882a593Smuzhiyun if (data) {
190*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ)
191*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(4);
192*4882a593Smuzhiyun else
193*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(5);
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(1);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun cmd_rsp_mask = OWL_SD_STATE_CLNR | OWL_SD_STATE_CRC7ER;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun case MMC_RSP_R1B:
202*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(3);
203*4882a593Smuzhiyun cmd_rsp_mask = OWL_SD_STATE_CLNR | OWL_SD_STATE_CRC7ER;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun case MMC_RSP_R2:
207*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(2);
208*4882a593Smuzhiyun cmd_rsp_mask = OWL_SD_STATE_CLNR | OWL_SD_STATE_CRC7ER;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun case MMC_RSP_R3:
212*4882a593Smuzhiyun mode = OWL_SD_CTL_TM(1);
213*4882a593Smuzhiyun cmd_rsp_mask = OWL_SD_STATE_CLNR;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun default:
217*4882a593Smuzhiyun dev_warn(owl_host->dev, "Unknown MMC command\n");
218*4882a593Smuzhiyun cmd->error = -EINVAL;
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Keep current WDELAY and RDELAY */
223*4882a593Smuzhiyun mode |= (readl(owl_host->base + OWL_REG_SD_CTL) & (0xff << 16));
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Start to send corresponding command type */
226*4882a593Smuzhiyun writel(cmd->arg, owl_host->base + OWL_REG_SD_ARG);
227*4882a593Smuzhiyun writel(cmd->opcode, owl_host->base + OWL_REG_SD_CMD);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Set LBE to send clk at the end of last read block */
230*4882a593Smuzhiyun if (data) {
231*4882a593Smuzhiyun mode |= (OWL_SD_CTL_TS | OWL_SD_CTL_LBE | 0x64000000);
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun mode &= ~(OWL_SD_CTL_TOUTEN | OWL_SD_CTL_LBE);
234*4882a593Smuzhiyun mode |= OWL_SD_CTL_TS;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun owl_host->cmd = cmd;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Start transfer */
240*4882a593Smuzhiyun writel(mode, owl_host->base + OWL_REG_SD_CTL);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (data)
243*4882a593Smuzhiyun return;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun timeout = msecs_to_jiffies(cmd->busy_timeout ? cmd->busy_timeout :
246*4882a593Smuzhiyun OWL_CMD_TIMEOUT_MS);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (!wait_for_completion_timeout(&owl_host->sdc_complete, timeout)) {
249*4882a593Smuzhiyun dev_err(owl_host->dev, "CMD interrupt timeout\n");
250*4882a593Smuzhiyun cmd->error = -ETIMEDOUT;
251*4882a593Smuzhiyun return;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun state = readl(owl_host->base + OWL_REG_SD_STATE);
255*4882a593Smuzhiyun if (mmc_resp_type(cmd) & MMC_RSP_PRESENT) {
256*4882a593Smuzhiyun if (cmd_rsp_mask & state) {
257*4882a593Smuzhiyun if (state & OWL_SD_STATE_CLNR) {
258*4882a593Smuzhiyun dev_err(owl_host->dev, "Error CMD_NO_RSP\n");
259*4882a593Smuzhiyun cmd->error = -EILSEQ;
260*4882a593Smuzhiyun return;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (state & OWL_SD_STATE_CRC7ER) {
264*4882a593Smuzhiyun dev_err(owl_host->dev, "Error CMD_RSP_CRC\n");
265*4882a593Smuzhiyun cmd->error = -EILSEQ;
266*4882a593Smuzhiyun return;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (mmc_resp_type(cmd) & MMC_RSP_136) {
271*4882a593Smuzhiyun cmd->resp[3] = readl(owl_host->base + OWL_REG_SD_RSPBUF0);
272*4882a593Smuzhiyun cmd->resp[2] = readl(owl_host->base + OWL_REG_SD_RSPBUF1);
273*4882a593Smuzhiyun cmd->resp[1] = readl(owl_host->base + OWL_REG_SD_RSPBUF2);
274*4882a593Smuzhiyun cmd->resp[0] = readl(owl_host->base + OWL_REG_SD_RSPBUF3);
275*4882a593Smuzhiyun } else {
276*4882a593Smuzhiyun resp[0] = readl(owl_host->base + OWL_REG_SD_RSPBUF0);
277*4882a593Smuzhiyun resp[1] = readl(owl_host->base + OWL_REG_SD_RSPBUF1);
278*4882a593Smuzhiyun cmd->resp[0] = resp[1] << 24 | resp[0] >> 8;
279*4882a593Smuzhiyun cmd->resp[1] = resp[1] >> 8;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
owl_mmc_dma_complete(void * param)284*4882a593Smuzhiyun static void owl_mmc_dma_complete(void *param)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct owl_mmc_host *owl_host = param;
287*4882a593Smuzhiyun struct mmc_data *data = owl_host->data;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (data)
290*4882a593Smuzhiyun complete(&owl_host->dma_complete);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
owl_mmc_prepare_data(struct owl_mmc_host * owl_host,struct mmc_data * data)293*4882a593Smuzhiyun static int owl_mmc_prepare_data(struct owl_mmc_host *owl_host,
294*4882a593Smuzhiyun struct mmc_data *data)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun u32 total;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun owl_mmc_update_reg(owl_host->base + OWL_REG_SD_EN, OWL_SD_EN_BSEL,
299*4882a593Smuzhiyun true);
300*4882a593Smuzhiyun writel(data->blocks, owl_host->base + OWL_REG_SD_BLK_NUM);
301*4882a593Smuzhiyun writel(data->blksz, owl_host->base + OWL_REG_SD_BLK_SIZE);
302*4882a593Smuzhiyun total = data->blksz * data->blocks;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (total < 512)
305*4882a593Smuzhiyun writel(total, owl_host->base + OWL_REG_SD_BUF_SIZE);
306*4882a593Smuzhiyun else
307*4882a593Smuzhiyun writel(512, owl_host->base + OWL_REG_SD_BUF_SIZE);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
310*4882a593Smuzhiyun owl_host->dma_dir = DMA_TO_DEVICE;
311*4882a593Smuzhiyun owl_host->dma_cfg.direction = DMA_MEM_TO_DEV;
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun owl_host->dma_dir = DMA_FROM_DEVICE;
314*4882a593Smuzhiyun owl_host->dma_cfg.direction = DMA_DEV_TO_MEM;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun dma_map_sg(owl_host->dma->device->dev, data->sg,
318*4882a593Smuzhiyun data->sg_len, owl_host->dma_dir);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun dmaengine_slave_config(owl_host->dma, &owl_host->dma_cfg);
321*4882a593Smuzhiyun owl_host->desc = dmaengine_prep_slave_sg(owl_host->dma, data->sg,
322*4882a593Smuzhiyun data->sg_len,
323*4882a593Smuzhiyun owl_host->dma_cfg.direction,
324*4882a593Smuzhiyun DMA_PREP_INTERRUPT |
325*4882a593Smuzhiyun DMA_CTRL_ACK);
326*4882a593Smuzhiyun if (!owl_host->desc) {
327*4882a593Smuzhiyun dev_err(owl_host->dev, "Can't prepare slave sg\n");
328*4882a593Smuzhiyun return -EBUSY;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun owl_host->data = data;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun owl_host->desc->callback = owl_mmc_dma_complete;
334*4882a593Smuzhiyun owl_host->desc->callback_param = (void *)owl_host;
335*4882a593Smuzhiyun data->error = 0;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
owl_mmc_request(struct mmc_host * mmc,struct mmc_request * mrq)340*4882a593Smuzhiyun static void owl_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct owl_mmc_host *owl_host = mmc_priv(mmc);
343*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun owl_host->mrq = mrq;
347*4882a593Smuzhiyun if (mrq->data) {
348*4882a593Smuzhiyun ret = owl_mmc_prepare_data(owl_host, data);
349*4882a593Smuzhiyun if (ret < 0) {
350*4882a593Smuzhiyun data->error = ret;
351*4882a593Smuzhiyun goto err_out;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun init_completion(&owl_host->dma_complete);
355*4882a593Smuzhiyun dmaengine_submit(owl_host->desc);
356*4882a593Smuzhiyun dma_async_issue_pending(owl_host->dma);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun owl_mmc_send_cmd(owl_host, mrq->cmd, data);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (data) {
362*4882a593Smuzhiyun if (!wait_for_completion_timeout(&owl_host->sdc_complete,
363*4882a593Smuzhiyun 10 * HZ)) {
364*4882a593Smuzhiyun dev_err(owl_host->dev, "CMD interrupt timeout\n");
365*4882a593Smuzhiyun mrq->cmd->error = -ETIMEDOUT;
366*4882a593Smuzhiyun dmaengine_terminate_all(owl_host->dma);
367*4882a593Smuzhiyun goto err_out;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (!wait_for_completion_timeout(&owl_host->dma_complete,
371*4882a593Smuzhiyun 5 * HZ)) {
372*4882a593Smuzhiyun dev_err(owl_host->dev, "DMA interrupt timeout\n");
373*4882a593Smuzhiyun mrq->cmd->error = -ETIMEDOUT;
374*4882a593Smuzhiyun dmaengine_terminate_all(owl_host->dma);
375*4882a593Smuzhiyun goto err_out;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (data->stop)
379*4882a593Smuzhiyun owl_mmc_send_cmd(owl_host, data->stop, NULL);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun data->bytes_xfered = data->blocks * data->blksz;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun err_out:
385*4882a593Smuzhiyun owl_mmc_finish_request(owl_host);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
owl_mmc_set_clk_rate(struct owl_mmc_host * owl_host,unsigned int rate)388*4882a593Smuzhiyun static int owl_mmc_set_clk_rate(struct owl_mmc_host *owl_host,
389*4882a593Smuzhiyun unsigned int rate)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun unsigned long clk_rate;
392*4882a593Smuzhiyun int ret;
393*4882a593Smuzhiyun u32 reg;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun reg = readl(owl_host->base + OWL_REG_SD_CTL);
396*4882a593Smuzhiyun reg &= ~OWL_SD_CTL_DELAY_MSK;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Set RDELAY and WDELAY based on the clock */
399*4882a593Smuzhiyun if (rate <= 1000000) {
400*4882a593Smuzhiyun writel(reg | OWL_SD_CTL_RDELAY(OWL_SD_DELAY_LOW_CLK) |
401*4882a593Smuzhiyun OWL_SD_CTL_WDELAY(OWL_SD_DELAY_LOW_CLK),
402*4882a593Smuzhiyun owl_host->base + OWL_REG_SD_CTL);
403*4882a593Smuzhiyun } else if ((rate > 1000000) && (rate <= 26000000)) {
404*4882a593Smuzhiyun writel(reg | OWL_SD_CTL_RDELAY(OWL_SD_DELAY_MID_CLK) |
405*4882a593Smuzhiyun OWL_SD_CTL_WDELAY(OWL_SD_DELAY_MID_CLK),
406*4882a593Smuzhiyun owl_host->base + OWL_REG_SD_CTL);
407*4882a593Smuzhiyun } else if ((rate > 26000000) && (rate <= 52000000) && !owl_host->ddr_50) {
408*4882a593Smuzhiyun writel(reg | OWL_SD_CTL_RDELAY(OWL_SD_DELAY_HIGH_CLK) |
409*4882a593Smuzhiyun OWL_SD_CTL_WDELAY(OWL_SD_DELAY_HIGH_CLK),
410*4882a593Smuzhiyun owl_host->base + OWL_REG_SD_CTL);
411*4882a593Smuzhiyun /* DDR50 mode has special delay chain */
412*4882a593Smuzhiyun } else if ((rate > 26000000) && (rate <= 52000000) && owl_host->ddr_50) {
413*4882a593Smuzhiyun writel(reg | OWL_SD_CTL_RDELAY(OWL_SD_RDELAY_DDR50) |
414*4882a593Smuzhiyun OWL_SD_CTL_WDELAY(OWL_SD_WDELAY_DDR50),
415*4882a593Smuzhiyun owl_host->base + OWL_REG_SD_CTL);
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun dev_err(owl_host->dev, "SD clock rate not supported\n");
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun clk_rate = clk_round_rate(owl_host->clk, rate << 1);
422*4882a593Smuzhiyun ret = clk_set_rate(owl_host->clk, clk_rate);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
owl_mmc_set_clk(struct owl_mmc_host * owl_host,struct mmc_ios * ios)427*4882a593Smuzhiyun static void owl_mmc_set_clk(struct owl_mmc_host *owl_host, struct mmc_ios *ios)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun if (!ios->clock)
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun owl_host->clock = ios->clock;
433*4882a593Smuzhiyun owl_mmc_set_clk_rate(owl_host, ios->clock);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
owl_mmc_set_bus_width(struct owl_mmc_host * owl_host,struct mmc_ios * ios)436*4882a593Smuzhiyun static void owl_mmc_set_bus_width(struct owl_mmc_host *owl_host,
437*4882a593Smuzhiyun struct mmc_ios *ios)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun u32 reg;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun reg = readl(owl_host->base + OWL_REG_SD_EN);
442*4882a593Smuzhiyun reg &= ~0x03;
443*4882a593Smuzhiyun switch (ios->bus_width) {
444*4882a593Smuzhiyun case MMC_BUS_WIDTH_1:
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun case MMC_BUS_WIDTH_4:
447*4882a593Smuzhiyun reg |= OWL_SD_EN_DATAWID(1);
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun case MMC_BUS_WIDTH_8:
450*4882a593Smuzhiyun reg |= OWL_SD_EN_DATAWID(2);
451*4882a593Smuzhiyun break;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun writel(reg, owl_host->base + OWL_REG_SD_EN);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
owl_mmc_ctr_reset(struct owl_mmc_host * owl_host)457*4882a593Smuzhiyun static void owl_mmc_ctr_reset(struct owl_mmc_host *owl_host)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun reset_control_assert(owl_host->reset);
460*4882a593Smuzhiyun udelay(20);
461*4882a593Smuzhiyun reset_control_deassert(owl_host->reset);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
owl_mmc_power_on(struct owl_mmc_host * owl_host)464*4882a593Smuzhiyun static void owl_mmc_power_on(struct owl_mmc_host *owl_host)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun u32 mode;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun init_completion(&owl_host->sdc_complete);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* Enable transfer end IRQ */
471*4882a593Smuzhiyun owl_mmc_update_reg(owl_host->base + OWL_REG_SD_STATE,
472*4882a593Smuzhiyun OWL_SD_STATE_TEIE, true);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Send init clk */
475*4882a593Smuzhiyun mode = (readl(owl_host->base + OWL_REG_SD_CTL) & (0xff << 16));
476*4882a593Smuzhiyun mode |= OWL_SD_CTL_TS | OWL_SD_CTL_TCN(5) | OWL_SD_CTL_TM(8);
477*4882a593Smuzhiyun writel(mode, owl_host->base + OWL_REG_SD_CTL);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (!wait_for_completion_timeout(&owl_host->sdc_complete, HZ)) {
480*4882a593Smuzhiyun dev_err(owl_host->dev, "CMD interrupt timeout\n");
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
owl_mmc_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)485*4882a593Smuzhiyun static void owl_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct owl_mmc_host *owl_host = mmc_priv(mmc);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun switch (ios->power_mode) {
490*4882a593Smuzhiyun case MMC_POWER_UP:
491*4882a593Smuzhiyun dev_dbg(owl_host->dev, "Powering card up\n");
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Reset the SDC controller to clear all previous states */
494*4882a593Smuzhiyun owl_mmc_ctr_reset(owl_host);
495*4882a593Smuzhiyun clk_prepare_enable(owl_host->clk);
496*4882a593Smuzhiyun writel(OWL_SD_ENABLE | OWL_SD_EN_RESE,
497*4882a593Smuzhiyun owl_host->base + OWL_REG_SD_EN);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun case MMC_POWER_ON:
502*4882a593Smuzhiyun dev_dbg(owl_host->dev, "Powering card on\n");
503*4882a593Smuzhiyun owl_mmc_power_on(owl_host);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun case MMC_POWER_OFF:
508*4882a593Smuzhiyun dev_dbg(owl_host->dev, "Powering card off\n");
509*4882a593Smuzhiyun clk_disable_unprepare(owl_host->clk);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun default:
514*4882a593Smuzhiyun dev_dbg(owl_host->dev, "Ignoring unknown card power state\n");
515*4882a593Smuzhiyun break;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (ios->clock != owl_host->clock)
519*4882a593Smuzhiyun owl_mmc_set_clk(owl_host, ios);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun owl_mmc_set_bus_width(owl_host, ios);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Enable DDR mode if requested */
524*4882a593Smuzhiyun if (ios->timing == MMC_TIMING_UHS_DDR50) {
525*4882a593Smuzhiyun owl_host->ddr_50 = 1;
526*4882a593Smuzhiyun owl_mmc_update_reg(owl_host->base + OWL_REG_SD_EN,
527*4882a593Smuzhiyun OWL_SD_EN_DDREN, true);
528*4882a593Smuzhiyun } else {
529*4882a593Smuzhiyun owl_host->ddr_50 = 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
owl_mmc_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)533*4882a593Smuzhiyun static int owl_mmc_start_signal_voltage_switch(struct mmc_host *mmc,
534*4882a593Smuzhiyun struct mmc_ios *ios)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun struct owl_mmc_host *owl_host = mmc_priv(mmc);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* It is enough to change the pad ctrl bit for voltage switch */
539*4882a593Smuzhiyun switch (ios->signal_voltage) {
540*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_330:
541*4882a593Smuzhiyun owl_mmc_update_reg(owl_host->base + OWL_REG_SD_EN,
542*4882a593Smuzhiyun OWL_SD_EN_S18EN, false);
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case MMC_SIGNAL_VOLTAGE_180:
545*4882a593Smuzhiyun owl_mmc_update_reg(owl_host->base + OWL_REG_SD_EN,
546*4882a593Smuzhiyun OWL_SD_EN_S18EN, true);
547*4882a593Smuzhiyun break;
548*4882a593Smuzhiyun default:
549*4882a593Smuzhiyun return -ENOTSUPP;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const struct mmc_host_ops owl_mmc_ops = {
556*4882a593Smuzhiyun .request = owl_mmc_request,
557*4882a593Smuzhiyun .set_ios = owl_mmc_set_ios,
558*4882a593Smuzhiyun .get_ro = mmc_gpio_get_ro,
559*4882a593Smuzhiyun .get_cd = mmc_gpio_get_cd,
560*4882a593Smuzhiyun .start_signal_voltage_switch = owl_mmc_start_signal_voltage_switch,
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
owl_mmc_probe(struct platform_device * pdev)563*4882a593Smuzhiyun static int owl_mmc_probe(struct platform_device *pdev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct owl_mmc_host *owl_host;
566*4882a593Smuzhiyun struct mmc_host *mmc;
567*4882a593Smuzhiyun struct resource *res;
568*4882a593Smuzhiyun int ret;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct owl_mmc_host), &pdev->dev);
571*4882a593Smuzhiyun if (!mmc) {
572*4882a593Smuzhiyun dev_err(&pdev->dev, "mmc alloc host failed\n");
573*4882a593Smuzhiyun return -ENOMEM;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun platform_set_drvdata(pdev, mmc);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun owl_host = mmc_priv(mmc);
578*4882a593Smuzhiyun owl_host->dev = &pdev->dev;
579*4882a593Smuzhiyun owl_host->mmc = mmc;
580*4882a593Smuzhiyun spin_lock_init(&owl_host->lock);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
583*4882a593Smuzhiyun owl_host->base = devm_ioremap_resource(&pdev->dev, res);
584*4882a593Smuzhiyun if (IS_ERR(owl_host->base)) {
585*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to remap registers\n");
586*4882a593Smuzhiyun ret = PTR_ERR(owl_host->base);
587*4882a593Smuzhiyun goto err_free_host;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun owl_host->clk = devm_clk_get(&pdev->dev, NULL);
591*4882a593Smuzhiyun if (IS_ERR(owl_host->clk)) {
592*4882a593Smuzhiyun dev_err(&pdev->dev, "No clock defined\n");
593*4882a593Smuzhiyun ret = PTR_ERR(owl_host->clk);
594*4882a593Smuzhiyun goto err_free_host;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun owl_host->reset = devm_reset_control_get_exclusive(&pdev->dev, NULL);
598*4882a593Smuzhiyun if (IS_ERR(owl_host->reset)) {
599*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not get reset control\n");
600*4882a593Smuzhiyun ret = PTR_ERR(owl_host->reset);
601*4882a593Smuzhiyun goto err_free_host;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun mmc->ops = &owl_mmc_ops;
605*4882a593Smuzhiyun mmc->max_blk_count = 512;
606*4882a593Smuzhiyun mmc->max_blk_size = 512;
607*4882a593Smuzhiyun mmc->max_segs = 256;
608*4882a593Smuzhiyun mmc->max_seg_size = 262144;
609*4882a593Smuzhiyun mmc->max_req_size = 262144;
610*4882a593Smuzhiyun /* 100kHz ~ 52MHz */
611*4882a593Smuzhiyun mmc->f_min = 100000;
612*4882a593Smuzhiyun mmc->f_max = 52000000;
613*4882a593Smuzhiyun mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
614*4882a593Smuzhiyun MMC_CAP_4_BIT_DATA;
615*4882a593Smuzhiyun mmc->caps2 = (MMC_CAP2_BOOTPART_NOACC | MMC_CAP2_NO_SDIO);
616*4882a593Smuzhiyun mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 |
617*4882a593Smuzhiyun MMC_VDD_165_195;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun ret = mmc_of_parse(mmc);
620*4882a593Smuzhiyun if (ret)
621*4882a593Smuzhiyun goto err_free_host;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
624*4882a593Smuzhiyun pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
625*4882a593Smuzhiyun owl_host->dma = dma_request_chan(&pdev->dev, "mmc");
626*4882a593Smuzhiyun if (IS_ERR(owl_host->dma)) {
627*4882a593Smuzhiyun dev_err(owl_host->dev, "Failed to get external DMA channel.\n");
628*4882a593Smuzhiyun ret = PTR_ERR(owl_host->dma);
629*4882a593Smuzhiyun goto err_free_host;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun dev_info(&pdev->dev, "Using %s for DMA transfers\n",
633*4882a593Smuzhiyun dma_chan_name(owl_host->dma));
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun owl_host->dma_cfg.src_addr = res->start + OWL_REG_SD_DAT;
636*4882a593Smuzhiyun owl_host->dma_cfg.dst_addr = res->start + OWL_REG_SD_DAT;
637*4882a593Smuzhiyun owl_host->dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
638*4882a593Smuzhiyun owl_host->dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
639*4882a593Smuzhiyun owl_host->dma_cfg.device_fc = false;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun owl_host->irq = platform_get_irq(pdev, 0);
642*4882a593Smuzhiyun if (owl_host->irq < 0) {
643*4882a593Smuzhiyun ret = -EINVAL;
644*4882a593Smuzhiyun goto err_release_channel;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, owl_host->irq, owl_irq_handler,
648*4882a593Smuzhiyun 0, dev_name(&pdev->dev), owl_host);
649*4882a593Smuzhiyun if (ret) {
650*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to request irq %d\n",
651*4882a593Smuzhiyun owl_host->irq);
652*4882a593Smuzhiyun goto err_release_channel;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ret = mmc_add_host(mmc);
656*4882a593Smuzhiyun if (ret) {
657*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to add host\n");
658*4882a593Smuzhiyun goto err_release_channel;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Owl MMC Controller Initialized\n");
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun err_release_channel:
666*4882a593Smuzhiyun dma_release_channel(owl_host->dma);
667*4882a593Smuzhiyun err_free_host:
668*4882a593Smuzhiyun mmc_free_host(mmc);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun return ret;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
owl_mmc_remove(struct platform_device * pdev)673*4882a593Smuzhiyun static int owl_mmc_remove(struct platform_device *pdev)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun struct mmc_host *mmc = platform_get_drvdata(pdev);
676*4882a593Smuzhiyun struct owl_mmc_host *owl_host = mmc_priv(mmc);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun mmc_remove_host(mmc);
679*4882a593Smuzhiyun disable_irq(owl_host->irq);
680*4882a593Smuzhiyun dma_release_channel(owl_host->dma);
681*4882a593Smuzhiyun mmc_free_host(mmc);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun static const struct of_device_id owl_mmc_of_match[] = {
687*4882a593Smuzhiyun {.compatible = "actions,owl-mmc",},
688*4882a593Smuzhiyun { /* sentinel */ }
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, owl_mmc_of_match);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static struct platform_driver owl_mmc_driver = {
693*4882a593Smuzhiyun .driver = {
694*4882a593Smuzhiyun .name = "owl_mmc",
695*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
696*4882a593Smuzhiyun .of_match_table = owl_mmc_of_match,
697*4882a593Smuzhiyun },
698*4882a593Smuzhiyun .probe = owl_mmc_probe,
699*4882a593Smuzhiyun .remove = owl_mmc_remove,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun module_platform_driver(owl_mmc_driver);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun MODULE_DESCRIPTION("Actions Semi Owl SoCs SD/MMC Driver");
704*4882a593Smuzhiyun MODULE_AUTHOR("Actions Semi");
705*4882a593Smuzhiyun MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
706*4882a593Smuzhiyun MODULE_LICENSE("GPL");
707