1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/mmc/host/omap.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2004 Nokia Corporation
6*4882a593Smuzhiyun * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
7*4882a593Smuzhiyun * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
8*4882a593Smuzhiyun * Other hacks (DMA, SD, etc) by David Brownell
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/dmaengine.h>
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/timer.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/mmc/host.h>
24*4882a593Smuzhiyun #include <linux/mmc/card.h>
25*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
26*4882a593Smuzhiyun #include <linux/clk.h>
27*4882a593Smuzhiyun #include <linux/scatterlist.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/platform_data/mmc-omap.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define OMAP_MMC_REG_CMD 0x00
33*4882a593Smuzhiyun #define OMAP_MMC_REG_ARGL 0x01
34*4882a593Smuzhiyun #define OMAP_MMC_REG_ARGH 0x02
35*4882a593Smuzhiyun #define OMAP_MMC_REG_CON 0x03
36*4882a593Smuzhiyun #define OMAP_MMC_REG_STAT 0x04
37*4882a593Smuzhiyun #define OMAP_MMC_REG_IE 0x05
38*4882a593Smuzhiyun #define OMAP_MMC_REG_CTO 0x06
39*4882a593Smuzhiyun #define OMAP_MMC_REG_DTO 0x07
40*4882a593Smuzhiyun #define OMAP_MMC_REG_DATA 0x08
41*4882a593Smuzhiyun #define OMAP_MMC_REG_BLEN 0x09
42*4882a593Smuzhiyun #define OMAP_MMC_REG_NBLK 0x0a
43*4882a593Smuzhiyun #define OMAP_MMC_REG_BUF 0x0b
44*4882a593Smuzhiyun #define OMAP_MMC_REG_SDIO 0x0d
45*4882a593Smuzhiyun #define OMAP_MMC_REG_REV 0x0f
46*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP0 0x10
47*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP1 0x11
48*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP2 0x12
49*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP3 0x13
50*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP4 0x14
51*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP5 0x15
52*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP6 0x16
53*4882a593Smuzhiyun #define OMAP_MMC_REG_RSP7 0x17
54*4882a593Smuzhiyun #define OMAP_MMC_REG_IOSR 0x18
55*4882a593Smuzhiyun #define OMAP_MMC_REG_SYSC 0x19
56*4882a593Smuzhiyun #define OMAP_MMC_REG_SYSS 0x1a
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define OMAP_MMC_STAT_CARD_ERR (1 << 14)
59*4882a593Smuzhiyun #define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
60*4882a593Smuzhiyun #define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
61*4882a593Smuzhiyun #define OMAP_MMC_STAT_A_EMPTY (1 << 11)
62*4882a593Smuzhiyun #define OMAP_MMC_STAT_A_FULL (1 << 10)
63*4882a593Smuzhiyun #define OMAP_MMC_STAT_CMD_CRC (1 << 8)
64*4882a593Smuzhiyun #define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
65*4882a593Smuzhiyun #define OMAP_MMC_STAT_DATA_CRC (1 << 6)
66*4882a593Smuzhiyun #define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
67*4882a593Smuzhiyun #define OMAP_MMC_STAT_END_BUSY (1 << 4)
68*4882a593Smuzhiyun #define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
69*4882a593Smuzhiyun #define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
70*4882a593Smuzhiyun #define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define mmc_omap7xx() (host->features & MMC_OMAP7XX)
73*4882a593Smuzhiyun #define mmc_omap15xx() (host->features & MMC_OMAP15XX)
74*4882a593Smuzhiyun #define mmc_omap16xx() (host->features & MMC_OMAP16XX)
75*4882a593Smuzhiyun #define MMC_OMAP1_MASK (MMC_OMAP7XX | MMC_OMAP15XX | MMC_OMAP16XX)
76*4882a593Smuzhiyun #define mmc_omap1() (host->features & MMC_OMAP1_MASK)
77*4882a593Smuzhiyun #define mmc_omap2() (!mmc_omap1())
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
80*4882a593Smuzhiyun #define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
81*4882a593Smuzhiyun #define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * Command types
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun #define OMAP_MMC_CMDTYPE_BC 0
87*4882a593Smuzhiyun #define OMAP_MMC_CMDTYPE_BCR 1
88*4882a593Smuzhiyun #define OMAP_MMC_CMDTYPE_AC 2
89*4882a593Smuzhiyun #define OMAP_MMC_CMDTYPE_ADTC 3
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define DRIVER_NAME "mmci-omap"
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Specifies how often in millisecs to poll for card status changes
94*4882a593Smuzhiyun * when the cover switch is open */
95*4882a593Smuzhiyun #define OMAP_MMC_COVER_POLL_DELAY 500
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct mmc_omap_host;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct mmc_omap_slot {
100*4882a593Smuzhiyun int id;
101*4882a593Smuzhiyun unsigned int vdd;
102*4882a593Smuzhiyun u16 saved_con;
103*4882a593Smuzhiyun u16 bus_mode;
104*4882a593Smuzhiyun u16 power_mode;
105*4882a593Smuzhiyun unsigned int fclk_freq;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct tasklet_struct cover_tasklet;
108*4882a593Smuzhiyun struct timer_list cover_timer;
109*4882a593Smuzhiyun unsigned cover_open;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct mmc_request *mrq;
112*4882a593Smuzhiyun struct mmc_omap_host *host;
113*4882a593Smuzhiyun struct mmc_host *mmc;
114*4882a593Smuzhiyun struct omap_mmc_slot_data *pdata;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun struct mmc_omap_host {
118*4882a593Smuzhiyun int initialized;
119*4882a593Smuzhiyun struct mmc_request * mrq;
120*4882a593Smuzhiyun struct mmc_command * cmd;
121*4882a593Smuzhiyun struct mmc_data * data;
122*4882a593Smuzhiyun struct mmc_host * mmc;
123*4882a593Smuzhiyun struct device * dev;
124*4882a593Smuzhiyun unsigned char id; /* 16xx chips have 2 MMC blocks */
125*4882a593Smuzhiyun struct clk * iclk;
126*4882a593Smuzhiyun struct clk * fclk;
127*4882a593Smuzhiyun struct dma_chan *dma_rx;
128*4882a593Smuzhiyun u32 dma_rx_burst;
129*4882a593Smuzhiyun struct dma_chan *dma_tx;
130*4882a593Smuzhiyun u32 dma_tx_burst;
131*4882a593Smuzhiyun void __iomem *virt_base;
132*4882a593Smuzhiyun unsigned int phys_base;
133*4882a593Smuzhiyun int irq;
134*4882a593Smuzhiyun unsigned char bus_mode;
135*4882a593Smuzhiyun unsigned int reg_shift;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun struct work_struct cmd_abort_work;
138*4882a593Smuzhiyun unsigned abort:1;
139*4882a593Smuzhiyun struct timer_list cmd_abort_timer;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct work_struct slot_release_work;
142*4882a593Smuzhiyun struct mmc_omap_slot *next_slot;
143*4882a593Smuzhiyun struct work_struct send_stop_work;
144*4882a593Smuzhiyun struct mmc_data *stop_data;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun unsigned int sg_len;
147*4882a593Smuzhiyun int sg_idx;
148*4882a593Smuzhiyun u16 * buffer;
149*4882a593Smuzhiyun u32 buffer_bytes_left;
150*4882a593Smuzhiyun u32 total_bytes_left;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun unsigned features;
153*4882a593Smuzhiyun unsigned brs_received:1, dma_done:1;
154*4882a593Smuzhiyun unsigned dma_in_use:1;
155*4882a593Smuzhiyun spinlock_t dma_lock;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
158*4882a593Smuzhiyun struct mmc_omap_slot *current_slot;
159*4882a593Smuzhiyun spinlock_t slot_lock;
160*4882a593Smuzhiyun wait_queue_head_t slot_wq;
161*4882a593Smuzhiyun int nr_slots;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct timer_list clk_timer;
164*4882a593Smuzhiyun spinlock_t clk_lock; /* for changing enabled state */
165*4882a593Smuzhiyun unsigned int fclk_enabled:1;
166*4882a593Smuzhiyun struct workqueue_struct *mmc_omap_wq;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct omap_mmc_platform_data *pdata;
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun
mmc_omap_fclk_offdelay(struct mmc_omap_slot * slot)172*4882a593Smuzhiyun static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun unsigned long tick_ns;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
177*4882a593Smuzhiyun tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
178*4882a593Smuzhiyun ndelay(8 * tick_ns);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
mmc_omap_fclk_enable(struct mmc_omap_host * host,unsigned int enable)182*4882a593Smuzhiyun static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun unsigned long flags;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun spin_lock_irqsave(&host->clk_lock, flags);
187*4882a593Smuzhiyun if (host->fclk_enabled != enable) {
188*4882a593Smuzhiyun host->fclk_enabled = enable;
189*4882a593Smuzhiyun if (enable)
190*4882a593Smuzhiyun clk_enable(host->fclk);
191*4882a593Smuzhiyun else
192*4882a593Smuzhiyun clk_disable(host->fclk);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun spin_unlock_irqrestore(&host->clk_lock, flags);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
mmc_omap_select_slot(struct mmc_omap_slot * slot,int claimed)197*4882a593Smuzhiyun static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct mmc_omap_host *host = slot->host;
200*4882a593Smuzhiyun unsigned long flags;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (claimed)
203*4882a593Smuzhiyun goto no_claim;
204*4882a593Smuzhiyun spin_lock_irqsave(&host->slot_lock, flags);
205*4882a593Smuzhiyun while (host->mmc != NULL) {
206*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
207*4882a593Smuzhiyun wait_event(host->slot_wq, host->mmc == NULL);
208*4882a593Smuzhiyun spin_lock_irqsave(&host->slot_lock, flags);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun host->mmc = slot->mmc;
211*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
212*4882a593Smuzhiyun no_claim:
213*4882a593Smuzhiyun del_timer(&host->clk_timer);
214*4882a593Smuzhiyun if (host->current_slot != slot || !claimed)
215*4882a593Smuzhiyun mmc_omap_fclk_offdelay(host->current_slot);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (host->current_slot != slot) {
218*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
219*4882a593Smuzhiyun if (host->pdata->switch_slot != NULL)
220*4882a593Smuzhiyun host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
221*4882a593Smuzhiyun host->current_slot = slot;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (claimed) {
225*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 1);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Doing the dummy read here seems to work around some bug
228*4882a593Smuzhiyun * at least in OMAP24xx silicon where the command would not
229*4882a593Smuzhiyun * start after writing the CMD register. Sigh. */
230*4882a593Smuzhiyun OMAP_MMC_READ(host, CON);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CON, slot->saved_con);
233*4882a593Smuzhiyun } else
234*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 0);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static void mmc_omap_start_request(struct mmc_omap_host *host,
238*4882a593Smuzhiyun struct mmc_request *req);
239*4882a593Smuzhiyun
mmc_omap_slot_release_work(struct work_struct * work)240*4882a593Smuzhiyun static void mmc_omap_slot_release_work(struct work_struct *work)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
243*4882a593Smuzhiyun slot_release_work);
244*4882a593Smuzhiyun struct mmc_omap_slot *next_slot = host->next_slot;
245*4882a593Smuzhiyun struct mmc_request *rq;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun host->next_slot = NULL;
248*4882a593Smuzhiyun mmc_omap_select_slot(next_slot, 1);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun rq = next_slot->mrq;
251*4882a593Smuzhiyun next_slot->mrq = NULL;
252*4882a593Smuzhiyun mmc_omap_start_request(host, rq);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
mmc_omap_release_slot(struct mmc_omap_slot * slot,int clk_enabled)255*4882a593Smuzhiyun static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct mmc_omap_host *host = slot->host;
258*4882a593Smuzhiyun unsigned long flags;
259*4882a593Smuzhiyun int i;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun BUG_ON(slot == NULL || host->mmc == NULL);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (clk_enabled)
264*4882a593Smuzhiyun /* Keeps clock running for at least 8 cycles on valid freq */
265*4882a593Smuzhiyun mod_timer(&host->clk_timer, jiffies + HZ/10);
266*4882a593Smuzhiyun else {
267*4882a593Smuzhiyun del_timer(&host->clk_timer);
268*4882a593Smuzhiyun mmc_omap_fclk_offdelay(slot);
269*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 0);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun spin_lock_irqsave(&host->slot_lock, flags);
273*4882a593Smuzhiyun /* Check for any pending requests */
274*4882a593Smuzhiyun for (i = 0; i < host->nr_slots; i++) {
275*4882a593Smuzhiyun struct mmc_omap_slot *new_slot;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
278*4882a593Smuzhiyun continue;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun BUG_ON(host->next_slot != NULL);
281*4882a593Smuzhiyun new_slot = host->slots[i];
282*4882a593Smuzhiyun /* The current slot should not have a request in queue */
283*4882a593Smuzhiyun BUG_ON(new_slot == host->current_slot);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun host->next_slot = new_slot;
286*4882a593Smuzhiyun host->mmc = new_slot->mmc;
287*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
288*4882a593Smuzhiyun queue_work(host->mmc_omap_wq, &host->slot_release_work);
289*4882a593Smuzhiyun return;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun host->mmc = NULL;
293*4882a593Smuzhiyun wake_up(&host->slot_wq);
294*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static inline
mmc_omap_cover_is_open(struct mmc_omap_slot * slot)298*4882a593Smuzhiyun int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun if (slot->pdata->get_cover_state)
301*4882a593Smuzhiyun return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
302*4882a593Smuzhiyun slot->id);
303*4882a593Smuzhiyun return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static ssize_t
mmc_omap_show_cover_switch(struct device * dev,struct device_attribute * attr,char * buf)307*4882a593Smuzhiyun mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
308*4882a593Smuzhiyun char *buf)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
311*4882a593Smuzhiyun struct mmc_omap_slot *slot = mmc_priv(mmc);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
314*4882a593Smuzhiyun "closed");
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static ssize_t
mmc_omap_show_slot_name(struct device * dev,struct device_attribute * attr,char * buf)320*4882a593Smuzhiyun mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
321*4882a593Smuzhiyun char *buf)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
324*4882a593Smuzhiyun struct mmc_omap_slot *slot = mmc_priv(mmc);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return sprintf(buf, "%s\n", slot->pdata->name);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static void
mmc_omap_start_command(struct mmc_omap_host * host,struct mmc_command * cmd)332*4882a593Smuzhiyun mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun u32 cmdreg;
335*4882a593Smuzhiyun u32 resptype;
336*4882a593Smuzhiyun u32 cmdtype;
337*4882a593Smuzhiyun u16 irq_mask;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun host->cmd = cmd;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun resptype = 0;
342*4882a593Smuzhiyun cmdtype = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* Our hardware needs to know exact type */
345*4882a593Smuzhiyun switch (mmc_resp_type(cmd)) {
346*4882a593Smuzhiyun case MMC_RSP_NONE:
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun case MMC_RSP_R1:
349*4882a593Smuzhiyun case MMC_RSP_R1B:
350*4882a593Smuzhiyun /* resp 1, 1b, 6, 7 */
351*4882a593Smuzhiyun resptype = 1;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case MMC_RSP_R2:
354*4882a593Smuzhiyun resptype = 2;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun case MMC_RSP_R3:
357*4882a593Smuzhiyun resptype = 3;
358*4882a593Smuzhiyun break;
359*4882a593Smuzhiyun default:
360*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
365*4882a593Smuzhiyun cmdtype = OMAP_MMC_CMDTYPE_ADTC;
366*4882a593Smuzhiyun } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
367*4882a593Smuzhiyun cmdtype = OMAP_MMC_CMDTYPE_BC;
368*4882a593Smuzhiyun } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
369*4882a593Smuzhiyun cmdtype = OMAP_MMC_CMDTYPE_BCR;
370*4882a593Smuzhiyun } else {
371*4882a593Smuzhiyun cmdtype = OMAP_MMC_CMDTYPE_AC;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
377*4882a593Smuzhiyun cmdreg |= 1 << 6;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_BUSY)
380*4882a593Smuzhiyun cmdreg |= 1 << 11;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (host->data && !(host->data->flags & MMC_DATA_WRITE))
383*4882a593Smuzhiyun cmdreg |= 1 << 15;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CTO, 200);
388*4882a593Smuzhiyun OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
389*4882a593Smuzhiyun OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
390*4882a593Smuzhiyun irq_mask = OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
391*4882a593Smuzhiyun OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
392*4882a593Smuzhiyun OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
393*4882a593Smuzhiyun OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
394*4882a593Smuzhiyun OMAP_MMC_STAT_END_OF_DATA;
395*4882a593Smuzhiyun if (cmd->opcode == MMC_ERASE)
396*4882a593Smuzhiyun irq_mask &= ~OMAP_MMC_STAT_DATA_TOUT;
397*4882a593Smuzhiyun OMAP_MMC_WRITE(host, IE, irq_mask);
398*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CMD, cmdreg);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static void
mmc_omap_release_dma(struct mmc_omap_host * host,struct mmc_data * data,int abort)402*4882a593Smuzhiyun mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
403*4882a593Smuzhiyun int abort)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun enum dma_data_direction dma_data_dir;
406*4882a593Smuzhiyun struct device *dev = mmc_dev(host->mmc);
407*4882a593Smuzhiyun struct dma_chan *c;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
410*4882a593Smuzhiyun dma_data_dir = DMA_TO_DEVICE;
411*4882a593Smuzhiyun c = host->dma_tx;
412*4882a593Smuzhiyun } else {
413*4882a593Smuzhiyun dma_data_dir = DMA_FROM_DEVICE;
414*4882a593Smuzhiyun c = host->dma_rx;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun if (c) {
417*4882a593Smuzhiyun if (data->error) {
418*4882a593Smuzhiyun dmaengine_terminate_all(c);
419*4882a593Smuzhiyun /* Claim nothing transferred on error... */
420*4882a593Smuzhiyun data->bytes_xfered = 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun dev = c->device->dev;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
mmc_omap_send_stop_work(struct work_struct * work)427*4882a593Smuzhiyun static void mmc_omap_send_stop_work(struct work_struct *work)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
430*4882a593Smuzhiyun send_stop_work);
431*4882a593Smuzhiyun struct mmc_omap_slot *slot = host->current_slot;
432*4882a593Smuzhiyun struct mmc_data *data = host->stop_data;
433*4882a593Smuzhiyun unsigned long tick_ns;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
436*4882a593Smuzhiyun ndelay(8*tick_ns);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun mmc_omap_start_command(host, data->stop);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun static void
mmc_omap_xfer_done(struct mmc_omap_host * host,struct mmc_data * data)442*4882a593Smuzhiyun mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun if (host->dma_in_use)
445*4882a593Smuzhiyun mmc_omap_release_dma(host, data, data->error);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun host->data = NULL;
448*4882a593Smuzhiyun host->sg_len = 0;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
451*4882a593Smuzhiyun * dozens of requests until the card finishes writing data.
452*4882a593Smuzhiyun * It'd be cheaper to just wait till an EOFB interrupt arrives...
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (!data->stop) {
456*4882a593Smuzhiyun struct mmc_host *mmc;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun host->mrq = NULL;
459*4882a593Smuzhiyun mmc = host->mmc;
460*4882a593Smuzhiyun mmc_omap_release_slot(host->current_slot, 1);
461*4882a593Smuzhiyun mmc_request_done(mmc, data->mrq);
462*4882a593Smuzhiyun return;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun host->stop_data = data;
466*4882a593Smuzhiyun queue_work(host->mmc_omap_wq, &host->send_stop_work);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static void
mmc_omap_send_abort(struct mmc_omap_host * host,int maxloops)470*4882a593Smuzhiyun mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct mmc_omap_slot *slot = host->current_slot;
473*4882a593Smuzhiyun unsigned int restarts, passes, timeout;
474*4882a593Smuzhiyun u16 stat = 0;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* Sending abort takes 80 clocks. Have some extra and round up */
477*4882a593Smuzhiyun timeout = DIV_ROUND_UP(120 * USEC_PER_SEC, slot->fclk_freq);
478*4882a593Smuzhiyun restarts = 0;
479*4882a593Smuzhiyun while (restarts < maxloops) {
480*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, 0xFFFF);
481*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun passes = 0;
484*4882a593Smuzhiyun while (passes < timeout) {
485*4882a593Smuzhiyun stat = OMAP_MMC_READ(host, STAT);
486*4882a593Smuzhiyun if (stat & OMAP_MMC_STAT_END_OF_CMD)
487*4882a593Smuzhiyun goto out;
488*4882a593Smuzhiyun udelay(1);
489*4882a593Smuzhiyun passes++;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun restarts++;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun out:
495*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, stat);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static void
mmc_omap_abort_xfer(struct mmc_omap_host * host,struct mmc_data * data)499*4882a593Smuzhiyun mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun if (host->dma_in_use)
502*4882a593Smuzhiyun mmc_omap_release_dma(host, data, 1);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun host->data = NULL;
505*4882a593Smuzhiyun host->sg_len = 0;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun mmc_omap_send_abort(host, 10000);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static void
mmc_omap_end_of_data(struct mmc_omap_host * host,struct mmc_data * data)511*4882a593Smuzhiyun mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun unsigned long flags;
514*4882a593Smuzhiyun int done;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (!host->dma_in_use) {
517*4882a593Smuzhiyun mmc_omap_xfer_done(host, data);
518*4882a593Smuzhiyun return;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun done = 0;
521*4882a593Smuzhiyun spin_lock_irqsave(&host->dma_lock, flags);
522*4882a593Smuzhiyun if (host->dma_done)
523*4882a593Smuzhiyun done = 1;
524*4882a593Smuzhiyun else
525*4882a593Smuzhiyun host->brs_received = 1;
526*4882a593Smuzhiyun spin_unlock_irqrestore(&host->dma_lock, flags);
527*4882a593Smuzhiyun if (done)
528*4882a593Smuzhiyun mmc_omap_xfer_done(host, data);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static void
mmc_omap_dma_done(struct mmc_omap_host * host,struct mmc_data * data)532*4882a593Smuzhiyun mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun unsigned long flags;
535*4882a593Smuzhiyun int done;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun done = 0;
538*4882a593Smuzhiyun spin_lock_irqsave(&host->dma_lock, flags);
539*4882a593Smuzhiyun if (host->brs_received)
540*4882a593Smuzhiyun done = 1;
541*4882a593Smuzhiyun else
542*4882a593Smuzhiyun host->dma_done = 1;
543*4882a593Smuzhiyun spin_unlock_irqrestore(&host->dma_lock, flags);
544*4882a593Smuzhiyun if (done)
545*4882a593Smuzhiyun mmc_omap_xfer_done(host, data);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static void
mmc_omap_cmd_done(struct mmc_omap_host * host,struct mmc_command * cmd)549*4882a593Smuzhiyun mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun host->cmd = NULL;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun del_timer(&host->cmd_abort_timer);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_PRESENT) {
556*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
557*4882a593Smuzhiyun /* response type 2 */
558*4882a593Smuzhiyun cmd->resp[3] =
559*4882a593Smuzhiyun OMAP_MMC_READ(host, RSP0) |
560*4882a593Smuzhiyun (OMAP_MMC_READ(host, RSP1) << 16);
561*4882a593Smuzhiyun cmd->resp[2] =
562*4882a593Smuzhiyun OMAP_MMC_READ(host, RSP2) |
563*4882a593Smuzhiyun (OMAP_MMC_READ(host, RSP3) << 16);
564*4882a593Smuzhiyun cmd->resp[1] =
565*4882a593Smuzhiyun OMAP_MMC_READ(host, RSP4) |
566*4882a593Smuzhiyun (OMAP_MMC_READ(host, RSP5) << 16);
567*4882a593Smuzhiyun cmd->resp[0] =
568*4882a593Smuzhiyun OMAP_MMC_READ(host, RSP6) |
569*4882a593Smuzhiyun (OMAP_MMC_READ(host, RSP7) << 16);
570*4882a593Smuzhiyun } else {
571*4882a593Smuzhiyun /* response types 1, 1b, 3, 4, 5, 6 */
572*4882a593Smuzhiyun cmd->resp[0] =
573*4882a593Smuzhiyun OMAP_MMC_READ(host, RSP6) |
574*4882a593Smuzhiyun (OMAP_MMC_READ(host, RSP7) << 16);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (host->data == NULL || cmd->error) {
579*4882a593Smuzhiyun struct mmc_host *mmc;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (host->data != NULL)
582*4882a593Smuzhiyun mmc_omap_abort_xfer(host, host->data);
583*4882a593Smuzhiyun host->mrq = NULL;
584*4882a593Smuzhiyun mmc = host->mmc;
585*4882a593Smuzhiyun mmc_omap_release_slot(host->current_slot, 1);
586*4882a593Smuzhiyun mmc_request_done(mmc, cmd->mrq);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * Abort stuck command. Can occur when card is removed while it is being
592*4882a593Smuzhiyun * read.
593*4882a593Smuzhiyun */
mmc_omap_abort_command(struct work_struct * work)594*4882a593Smuzhiyun static void mmc_omap_abort_command(struct work_struct *work)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
597*4882a593Smuzhiyun cmd_abort_work);
598*4882a593Smuzhiyun BUG_ON(!host->cmd);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
601*4882a593Smuzhiyun host->cmd->opcode);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (host->cmd->error == 0)
604*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (host->data == NULL) {
607*4882a593Smuzhiyun struct mmc_command *cmd;
608*4882a593Smuzhiyun struct mmc_host *mmc;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun cmd = host->cmd;
611*4882a593Smuzhiyun host->cmd = NULL;
612*4882a593Smuzhiyun mmc_omap_send_abort(host, 10000);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun host->mrq = NULL;
615*4882a593Smuzhiyun mmc = host->mmc;
616*4882a593Smuzhiyun mmc_omap_release_slot(host->current_slot, 1);
617*4882a593Smuzhiyun mmc_request_done(mmc, cmd->mrq);
618*4882a593Smuzhiyun } else
619*4882a593Smuzhiyun mmc_omap_cmd_done(host, host->cmd);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun host->abort = 0;
622*4882a593Smuzhiyun enable_irq(host->irq);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static void
mmc_omap_cmd_timer(struct timer_list * t)626*4882a593Smuzhiyun mmc_omap_cmd_timer(struct timer_list *t)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun struct mmc_omap_host *host = from_timer(host, t, cmd_abort_timer);
629*4882a593Smuzhiyun unsigned long flags;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun spin_lock_irqsave(&host->slot_lock, flags);
632*4882a593Smuzhiyun if (host->cmd != NULL && !host->abort) {
633*4882a593Smuzhiyun OMAP_MMC_WRITE(host, IE, 0);
634*4882a593Smuzhiyun disable_irq(host->irq);
635*4882a593Smuzhiyun host->abort = 1;
636*4882a593Smuzhiyun queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* PIO only */
642*4882a593Smuzhiyun static void
mmc_omap_sg_to_buf(struct mmc_omap_host * host)643*4882a593Smuzhiyun mmc_omap_sg_to_buf(struct mmc_omap_host *host)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct scatterlist *sg;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun sg = host->data->sg + host->sg_idx;
648*4882a593Smuzhiyun host->buffer_bytes_left = sg->length;
649*4882a593Smuzhiyun host->buffer = sg_virt(sg);
650*4882a593Smuzhiyun if (host->buffer_bytes_left > host->total_bytes_left)
651*4882a593Smuzhiyun host->buffer_bytes_left = host->total_bytes_left;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static void
mmc_omap_clk_timer(struct timer_list * t)655*4882a593Smuzhiyun mmc_omap_clk_timer(struct timer_list *t)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct mmc_omap_host *host = from_timer(host, t, clk_timer);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 0);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* PIO only */
663*4882a593Smuzhiyun static void
mmc_omap_xfer_data(struct mmc_omap_host * host,int write)664*4882a593Smuzhiyun mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun int n, nwords;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun if (host->buffer_bytes_left == 0) {
669*4882a593Smuzhiyun host->sg_idx++;
670*4882a593Smuzhiyun BUG_ON(host->sg_idx == host->sg_len);
671*4882a593Smuzhiyun mmc_omap_sg_to_buf(host);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun n = 64;
674*4882a593Smuzhiyun if (n > host->buffer_bytes_left)
675*4882a593Smuzhiyun n = host->buffer_bytes_left;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Round up to handle odd number of bytes to transfer */
678*4882a593Smuzhiyun nwords = DIV_ROUND_UP(n, 2);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun host->buffer_bytes_left -= n;
681*4882a593Smuzhiyun host->total_bytes_left -= n;
682*4882a593Smuzhiyun host->data->bytes_xfered += n;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (write) {
685*4882a593Smuzhiyun __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
686*4882a593Smuzhiyun host->buffer, nwords);
687*4882a593Smuzhiyun } else {
688*4882a593Smuzhiyun __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
689*4882a593Smuzhiyun host->buffer, nwords);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun host->buffer += nwords;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun #ifdef CONFIG_MMC_DEBUG
mmc_omap_report_irq(struct mmc_omap_host * host,u16 status)696*4882a593Smuzhiyun static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun static const char *mmc_omap_status_bits[] = {
699*4882a593Smuzhiyun "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
700*4882a593Smuzhiyun "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun int i;
703*4882a593Smuzhiyun char res[64], *buf = res;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun buf += sprintf(buf, "MMC IRQ 0x%x:", status);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
708*4882a593Smuzhiyun if (status & (1 << i))
709*4882a593Smuzhiyun buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
710*4882a593Smuzhiyun dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun #else
mmc_omap_report_irq(struct mmc_omap_host * host,u16 status)713*4882a593Smuzhiyun static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun #endif
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun
mmc_omap_irq(int irq,void * dev_id)719*4882a593Smuzhiyun static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
722*4882a593Smuzhiyun u16 status;
723*4882a593Smuzhiyun int end_command;
724*4882a593Smuzhiyun int end_transfer;
725*4882a593Smuzhiyun int transfer_error, cmd_error;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (host->cmd == NULL && host->data == NULL) {
728*4882a593Smuzhiyun status = OMAP_MMC_READ(host, STAT);
729*4882a593Smuzhiyun dev_info(mmc_dev(host->slots[0]->mmc),
730*4882a593Smuzhiyun "Spurious IRQ 0x%04x\n", status);
731*4882a593Smuzhiyun if (status != 0) {
732*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, status);
733*4882a593Smuzhiyun OMAP_MMC_WRITE(host, IE, 0);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun return IRQ_HANDLED;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun end_command = 0;
739*4882a593Smuzhiyun end_transfer = 0;
740*4882a593Smuzhiyun transfer_error = 0;
741*4882a593Smuzhiyun cmd_error = 0;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
744*4882a593Smuzhiyun int cmd;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, status);
747*4882a593Smuzhiyun if (host->cmd != NULL)
748*4882a593Smuzhiyun cmd = host->cmd->opcode;
749*4882a593Smuzhiyun else
750*4882a593Smuzhiyun cmd = -1;
751*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
752*4882a593Smuzhiyun status, cmd);
753*4882a593Smuzhiyun mmc_omap_report_irq(host, status);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (host->total_bytes_left) {
756*4882a593Smuzhiyun if ((status & OMAP_MMC_STAT_A_FULL) ||
757*4882a593Smuzhiyun (status & OMAP_MMC_STAT_END_OF_DATA))
758*4882a593Smuzhiyun mmc_omap_xfer_data(host, 0);
759*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_A_EMPTY)
760*4882a593Smuzhiyun mmc_omap_xfer_data(host, 1);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_END_OF_DATA)
764*4882a593Smuzhiyun end_transfer = 1;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_DATA_TOUT) {
767*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
768*4882a593Smuzhiyun cmd);
769*4882a593Smuzhiyun if (host->data) {
770*4882a593Smuzhiyun host->data->error = -ETIMEDOUT;
771*4882a593Smuzhiyun transfer_error = 1;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_DATA_CRC) {
776*4882a593Smuzhiyun if (host->data) {
777*4882a593Smuzhiyun host->data->error = -EILSEQ;
778*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc),
779*4882a593Smuzhiyun "data CRC error, bytes left %d\n",
780*4882a593Smuzhiyun host->total_bytes_left);
781*4882a593Smuzhiyun transfer_error = 1;
782*4882a593Smuzhiyun } else {
783*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_CMD_TOUT) {
788*4882a593Smuzhiyun /* Timeouts are routine with some commands */
789*4882a593Smuzhiyun if (host->cmd) {
790*4882a593Smuzhiyun struct mmc_omap_slot *slot =
791*4882a593Smuzhiyun host->current_slot;
792*4882a593Smuzhiyun if (slot == NULL ||
793*4882a593Smuzhiyun !mmc_omap_cover_is_open(slot))
794*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc),
795*4882a593Smuzhiyun "command timeout (CMD%d)\n",
796*4882a593Smuzhiyun cmd);
797*4882a593Smuzhiyun host->cmd->error = -ETIMEDOUT;
798*4882a593Smuzhiyun end_command = 1;
799*4882a593Smuzhiyun cmd_error = 1;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_CMD_CRC) {
804*4882a593Smuzhiyun if (host->cmd) {
805*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc),
806*4882a593Smuzhiyun "command CRC error (CMD%d, arg 0x%08x)\n",
807*4882a593Smuzhiyun cmd, host->cmd->arg);
808*4882a593Smuzhiyun host->cmd->error = -EILSEQ;
809*4882a593Smuzhiyun end_command = 1;
810*4882a593Smuzhiyun cmd_error = 1;
811*4882a593Smuzhiyun } else
812*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc),
813*4882a593Smuzhiyun "command CRC error without cmd?\n");
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (status & OMAP_MMC_STAT_CARD_ERR) {
817*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc),
818*4882a593Smuzhiyun "ignoring card status error (CMD%d)\n",
819*4882a593Smuzhiyun cmd);
820*4882a593Smuzhiyun end_command = 1;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun /*
824*4882a593Smuzhiyun * NOTE: On 1610 the END_OF_CMD may come too early when
825*4882a593Smuzhiyun * starting a write
826*4882a593Smuzhiyun */
827*4882a593Smuzhiyun if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
828*4882a593Smuzhiyun (!(status & OMAP_MMC_STAT_A_EMPTY))) {
829*4882a593Smuzhiyun end_command = 1;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (cmd_error && host->data) {
834*4882a593Smuzhiyun del_timer(&host->cmd_abort_timer);
835*4882a593Smuzhiyun host->abort = 1;
836*4882a593Smuzhiyun OMAP_MMC_WRITE(host, IE, 0);
837*4882a593Smuzhiyun disable_irq_nosync(host->irq);
838*4882a593Smuzhiyun queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
839*4882a593Smuzhiyun return IRQ_HANDLED;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (end_command && host->cmd)
843*4882a593Smuzhiyun mmc_omap_cmd_done(host, host->cmd);
844*4882a593Smuzhiyun if (host->data != NULL) {
845*4882a593Smuzhiyun if (transfer_error)
846*4882a593Smuzhiyun mmc_omap_xfer_done(host, host->data);
847*4882a593Smuzhiyun else if (end_transfer)
848*4882a593Smuzhiyun mmc_omap_end_of_data(host, host->data);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return IRQ_HANDLED;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
omap_mmc_notify_cover_event(struct device * dev,int num,int is_closed)854*4882a593Smuzhiyun void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun int cover_open;
857*4882a593Smuzhiyun struct mmc_omap_host *host = dev_get_drvdata(dev);
858*4882a593Smuzhiyun struct mmc_omap_slot *slot = host->slots[num];
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun BUG_ON(num >= host->nr_slots);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Other subsystems can call in here before we're initialised. */
863*4882a593Smuzhiyun if (host->nr_slots == 0 || !host->slots[num])
864*4882a593Smuzhiyun return;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun cover_open = mmc_omap_cover_is_open(slot);
867*4882a593Smuzhiyun if (cover_open != slot->cover_open) {
868*4882a593Smuzhiyun slot->cover_open = cover_open;
869*4882a593Smuzhiyun sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun tasklet_hi_schedule(&slot->cover_tasklet);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
mmc_omap_cover_timer(struct timer_list * t)875*4882a593Smuzhiyun static void mmc_omap_cover_timer(struct timer_list *t)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct mmc_omap_slot *slot = from_timer(slot, t, cover_timer);
878*4882a593Smuzhiyun tasklet_schedule(&slot->cover_tasklet);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
mmc_omap_cover_handler(unsigned long param)881*4882a593Smuzhiyun static void mmc_omap_cover_handler(unsigned long param)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
884*4882a593Smuzhiyun int cover_open = mmc_omap_cover_is_open(slot);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun mmc_detect_change(slot->mmc, 0);
887*4882a593Smuzhiyun if (!cover_open)
888*4882a593Smuzhiyun return;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /*
891*4882a593Smuzhiyun * If no card is inserted, we postpone polling until
892*4882a593Smuzhiyun * the cover has been closed.
893*4882a593Smuzhiyun */
894*4882a593Smuzhiyun if (slot->mmc->card == NULL)
895*4882a593Smuzhiyun return;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun mod_timer(&slot->cover_timer,
898*4882a593Smuzhiyun jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
mmc_omap_dma_callback(void * priv)901*4882a593Smuzhiyun static void mmc_omap_dma_callback(void *priv)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun struct mmc_omap_host *host = priv;
904*4882a593Smuzhiyun struct mmc_data *data = host->data;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* If we got to the end of DMA, assume everything went well */
907*4882a593Smuzhiyun data->bytes_xfered += data->blocks * data->blksz;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun mmc_omap_dma_done(host, data);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
set_cmd_timeout(struct mmc_omap_host * host,struct mmc_request * req)912*4882a593Smuzhiyun static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun u16 reg;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun reg = OMAP_MMC_READ(host, SDIO);
917*4882a593Smuzhiyun reg &= ~(1 << 5);
918*4882a593Smuzhiyun OMAP_MMC_WRITE(host, SDIO, reg);
919*4882a593Smuzhiyun /* Set maximum timeout */
920*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CTO, 0xfd);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
set_data_timeout(struct mmc_omap_host * host,struct mmc_request * req)923*4882a593Smuzhiyun static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun unsigned int timeout, cycle_ns;
926*4882a593Smuzhiyun u16 reg;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun cycle_ns = 1000000000 / host->current_slot->fclk_freq;
929*4882a593Smuzhiyun timeout = req->data->timeout_ns / cycle_ns;
930*4882a593Smuzhiyun timeout += req->data->timeout_clks;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* Check if we need to use timeout multiplier register */
933*4882a593Smuzhiyun reg = OMAP_MMC_READ(host, SDIO);
934*4882a593Smuzhiyun if (timeout > 0xffff) {
935*4882a593Smuzhiyun reg |= (1 << 5);
936*4882a593Smuzhiyun timeout /= 1024;
937*4882a593Smuzhiyun } else
938*4882a593Smuzhiyun reg &= ~(1 << 5);
939*4882a593Smuzhiyun OMAP_MMC_WRITE(host, SDIO, reg);
940*4882a593Smuzhiyun OMAP_MMC_WRITE(host, DTO, timeout);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun static void
mmc_omap_prepare_data(struct mmc_omap_host * host,struct mmc_request * req)944*4882a593Smuzhiyun mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun struct mmc_data *data = req->data;
947*4882a593Smuzhiyun int i, use_dma = 1, block_size;
948*4882a593Smuzhiyun struct scatterlist *sg;
949*4882a593Smuzhiyun unsigned sg_len;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun host->data = data;
952*4882a593Smuzhiyun if (data == NULL) {
953*4882a593Smuzhiyun OMAP_MMC_WRITE(host, BLEN, 0);
954*4882a593Smuzhiyun OMAP_MMC_WRITE(host, NBLK, 0);
955*4882a593Smuzhiyun OMAP_MMC_WRITE(host, BUF, 0);
956*4882a593Smuzhiyun host->dma_in_use = 0;
957*4882a593Smuzhiyun set_cmd_timeout(host, req);
958*4882a593Smuzhiyun return;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun block_size = data->blksz;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
964*4882a593Smuzhiyun OMAP_MMC_WRITE(host, BLEN, block_size - 1);
965*4882a593Smuzhiyun set_data_timeout(host, req);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* cope with calling layer confusion; it issues "single
968*4882a593Smuzhiyun * block" writes using multi-block scatterlists.
969*4882a593Smuzhiyun */
970*4882a593Smuzhiyun sg_len = (data->blocks == 1) ? 1 : data->sg_len;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Only do DMA for entire blocks */
973*4882a593Smuzhiyun for_each_sg(data->sg, sg, sg_len, i) {
974*4882a593Smuzhiyun if ((sg->length % block_size) != 0) {
975*4882a593Smuzhiyun use_dma = 0;
976*4882a593Smuzhiyun break;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun host->sg_idx = 0;
981*4882a593Smuzhiyun if (use_dma) {
982*4882a593Smuzhiyun enum dma_data_direction dma_data_dir;
983*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
984*4882a593Smuzhiyun struct dma_chan *c;
985*4882a593Smuzhiyun u32 burst, *bp;
986*4882a593Smuzhiyun u16 buf;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
990*4882a593Smuzhiyun * and 24xx. Use 16 or 32 word frames when the
991*4882a593Smuzhiyun * blocksize is at least that large. Blocksize is
992*4882a593Smuzhiyun * usually 512 bytes; but not for some SD reads.
993*4882a593Smuzhiyun */
994*4882a593Smuzhiyun burst = mmc_omap15xx() ? 32 : 64;
995*4882a593Smuzhiyun if (burst > data->blksz)
996*4882a593Smuzhiyun burst = data->blksz;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun burst >>= 1;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
1001*4882a593Smuzhiyun c = host->dma_tx;
1002*4882a593Smuzhiyun bp = &host->dma_tx_burst;
1003*4882a593Smuzhiyun buf = 0x0f80 | (burst - 1) << 0;
1004*4882a593Smuzhiyun dma_data_dir = DMA_TO_DEVICE;
1005*4882a593Smuzhiyun } else {
1006*4882a593Smuzhiyun c = host->dma_rx;
1007*4882a593Smuzhiyun bp = &host->dma_rx_burst;
1008*4882a593Smuzhiyun buf = 0x800f | (burst - 1) << 8;
1009*4882a593Smuzhiyun dma_data_dir = DMA_FROM_DEVICE;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (!c)
1013*4882a593Smuzhiyun goto use_pio;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* Only reconfigure if we have a different burst size */
1016*4882a593Smuzhiyun if (*bp != burst) {
1017*4882a593Smuzhiyun struct dma_slave_config cfg = {
1018*4882a593Smuzhiyun .src_addr = host->phys_base +
1019*4882a593Smuzhiyun OMAP_MMC_REG(host, DATA),
1020*4882a593Smuzhiyun .dst_addr = host->phys_base +
1021*4882a593Smuzhiyun OMAP_MMC_REG(host, DATA),
1022*4882a593Smuzhiyun .src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1023*4882a593Smuzhiyun .dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1024*4882a593Smuzhiyun .src_maxburst = burst,
1025*4882a593Smuzhiyun .dst_maxburst = burst,
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (dmaengine_slave_config(c, &cfg))
1029*4882a593Smuzhiyun goto use_pio;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun *bp = burst;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1035*4882a593Smuzhiyun dma_data_dir);
1036*4882a593Smuzhiyun if (host->sg_len == 0)
1037*4882a593Smuzhiyun goto use_pio;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1040*4882a593Smuzhiyun data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1041*4882a593Smuzhiyun DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1042*4882a593Smuzhiyun if (!tx)
1043*4882a593Smuzhiyun goto use_pio;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun OMAP_MMC_WRITE(host, BUF, buf);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun tx->callback = mmc_omap_dma_callback;
1048*4882a593Smuzhiyun tx->callback_param = host;
1049*4882a593Smuzhiyun dmaengine_submit(tx);
1050*4882a593Smuzhiyun host->brs_received = 0;
1051*4882a593Smuzhiyun host->dma_done = 0;
1052*4882a593Smuzhiyun host->dma_in_use = 1;
1053*4882a593Smuzhiyun return;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun use_pio:
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* Revert to PIO? */
1058*4882a593Smuzhiyun OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1059*4882a593Smuzhiyun host->total_bytes_left = data->blocks * block_size;
1060*4882a593Smuzhiyun host->sg_len = sg_len;
1061*4882a593Smuzhiyun mmc_omap_sg_to_buf(host);
1062*4882a593Smuzhiyun host->dma_in_use = 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
mmc_omap_start_request(struct mmc_omap_host * host,struct mmc_request * req)1065*4882a593Smuzhiyun static void mmc_omap_start_request(struct mmc_omap_host *host,
1066*4882a593Smuzhiyun struct mmc_request *req)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun BUG_ON(host->mrq != NULL);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun host->mrq = req;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* only touch fifo AFTER the controller readies it */
1073*4882a593Smuzhiyun mmc_omap_prepare_data(host, req);
1074*4882a593Smuzhiyun mmc_omap_start_command(host, req->cmd);
1075*4882a593Smuzhiyun if (host->dma_in_use) {
1076*4882a593Smuzhiyun struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1077*4882a593Smuzhiyun host->dma_tx : host->dma_rx;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun dma_async_issue_pending(c);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
mmc_omap_request(struct mmc_host * mmc,struct mmc_request * req)1083*4882a593Smuzhiyun static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct mmc_omap_slot *slot = mmc_priv(mmc);
1086*4882a593Smuzhiyun struct mmc_omap_host *host = slot->host;
1087*4882a593Smuzhiyun unsigned long flags;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun spin_lock_irqsave(&host->slot_lock, flags);
1090*4882a593Smuzhiyun if (host->mmc != NULL) {
1091*4882a593Smuzhiyun BUG_ON(slot->mrq != NULL);
1092*4882a593Smuzhiyun slot->mrq = req;
1093*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
1094*4882a593Smuzhiyun return;
1095*4882a593Smuzhiyun } else
1096*4882a593Smuzhiyun host->mmc = mmc;
1097*4882a593Smuzhiyun spin_unlock_irqrestore(&host->slot_lock, flags);
1098*4882a593Smuzhiyun mmc_omap_select_slot(slot, 1);
1099*4882a593Smuzhiyun mmc_omap_start_request(host, req);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
mmc_omap_set_power(struct mmc_omap_slot * slot,int power_on,int vdd)1102*4882a593Smuzhiyun static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1103*4882a593Smuzhiyun int vdd)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun struct mmc_omap_host *host;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun host = slot->host;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun if (slot->pdata->set_power != NULL)
1110*4882a593Smuzhiyun slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1111*4882a593Smuzhiyun vdd);
1112*4882a593Smuzhiyun if (mmc_omap2()) {
1113*4882a593Smuzhiyun u16 w;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (power_on) {
1116*4882a593Smuzhiyun w = OMAP_MMC_READ(host, CON);
1117*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1118*4882a593Smuzhiyun } else {
1119*4882a593Smuzhiyun w = OMAP_MMC_READ(host, CON);
1120*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
mmc_omap_calc_divisor(struct mmc_host * mmc,struct mmc_ios * ios)1125*4882a593Smuzhiyun static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct mmc_omap_slot *slot = mmc_priv(mmc);
1128*4882a593Smuzhiyun struct mmc_omap_host *host = slot->host;
1129*4882a593Smuzhiyun int func_clk_rate = clk_get_rate(host->fclk);
1130*4882a593Smuzhiyun int dsor;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (ios->clock == 0)
1133*4882a593Smuzhiyun return 0;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun dsor = func_clk_rate / ios->clock;
1136*4882a593Smuzhiyun if (dsor < 1)
1137*4882a593Smuzhiyun dsor = 1;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun if (func_clk_rate / dsor > ios->clock)
1140*4882a593Smuzhiyun dsor++;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (dsor > 250)
1143*4882a593Smuzhiyun dsor = 250;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun slot->fclk_freq = func_clk_rate / dsor;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (ios->bus_width == MMC_BUS_WIDTH_4)
1148*4882a593Smuzhiyun dsor |= 1 << 15;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun return dsor;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
mmc_omap_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)1153*4882a593Smuzhiyun static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun struct mmc_omap_slot *slot = mmc_priv(mmc);
1156*4882a593Smuzhiyun struct mmc_omap_host *host = slot->host;
1157*4882a593Smuzhiyun int i, dsor;
1158*4882a593Smuzhiyun int clk_enabled, init_stream;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun mmc_omap_select_slot(slot, 0);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun dsor = mmc_omap_calc_divisor(mmc, ios);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (ios->vdd != slot->vdd)
1165*4882a593Smuzhiyun slot->vdd = ios->vdd;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun clk_enabled = 0;
1168*4882a593Smuzhiyun init_stream = 0;
1169*4882a593Smuzhiyun switch (ios->power_mode) {
1170*4882a593Smuzhiyun case MMC_POWER_OFF:
1171*4882a593Smuzhiyun mmc_omap_set_power(slot, 0, ios->vdd);
1172*4882a593Smuzhiyun break;
1173*4882a593Smuzhiyun case MMC_POWER_UP:
1174*4882a593Smuzhiyun /* Cannot touch dsor yet, just power up MMC */
1175*4882a593Smuzhiyun mmc_omap_set_power(slot, 1, ios->vdd);
1176*4882a593Smuzhiyun slot->power_mode = ios->power_mode;
1177*4882a593Smuzhiyun goto exit;
1178*4882a593Smuzhiyun case MMC_POWER_ON:
1179*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 1);
1180*4882a593Smuzhiyun clk_enabled = 1;
1181*4882a593Smuzhiyun dsor |= 1 << 11;
1182*4882a593Smuzhiyun if (slot->power_mode != MMC_POWER_ON)
1183*4882a593Smuzhiyun init_stream = 1;
1184*4882a593Smuzhiyun break;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun slot->power_mode = ios->power_mode;
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (slot->bus_mode != ios->bus_mode) {
1189*4882a593Smuzhiyun if (slot->pdata->set_bus_mode != NULL)
1190*4882a593Smuzhiyun slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1191*4882a593Smuzhiyun ios->bus_mode);
1192*4882a593Smuzhiyun slot->bus_mode = ios->bus_mode;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /* On insanely high arm_per frequencies something sometimes
1196*4882a593Smuzhiyun * goes somehow out of sync, and the POW bit is not being set,
1197*4882a593Smuzhiyun * which results in the while loop below getting stuck.
1198*4882a593Smuzhiyun * Writing to the CON register twice seems to do the trick. */
1199*4882a593Smuzhiyun for (i = 0; i < 2; i++)
1200*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CON, dsor);
1201*4882a593Smuzhiyun slot->saved_con = dsor;
1202*4882a593Smuzhiyun if (init_stream) {
1203*4882a593Smuzhiyun /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1204*4882a593Smuzhiyun int usecs = 250;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* Send clock cycles, poll completion */
1207*4882a593Smuzhiyun OMAP_MMC_WRITE(host, IE, 0);
1208*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, 0xffff);
1209*4882a593Smuzhiyun OMAP_MMC_WRITE(host, CMD, 1 << 7);
1210*4882a593Smuzhiyun while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1211*4882a593Smuzhiyun udelay(1);
1212*4882a593Smuzhiyun usecs--;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun OMAP_MMC_WRITE(host, STAT, 1);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun exit:
1218*4882a593Smuzhiyun mmc_omap_release_slot(slot, clk_enabled);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun static const struct mmc_host_ops mmc_omap_ops = {
1222*4882a593Smuzhiyun .request = mmc_omap_request,
1223*4882a593Smuzhiyun .set_ios = mmc_omap_set_ios,
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun
mmc_omap_new_slot(struct mmc_omap_host * host,int id)1226*4882a593Smuzhiyun static int mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct mmc_omap_slot *slot = NULL;
1229*4882a593Smuzhiyun struct mmc_host *mmc;
1230*4882a593Smuzhiyun int r;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1233*4882a593Smuzhiyun if (mmc == NULL)
1234*4882a593Smuzhiyun return -ENOMEM;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun slot = mmc_priv(mmc);
1237*4882a593Smuzhiyun slot->host = host;
1238*4882a593Smuzhiyun slot->mmc = mmc;
1239*4882a593Smuzhiyun slot->id = id;
1240*4882a593Smuzhiyun slot->power_mode = MMC_POWER_UNDEFINED;
1241*4882a593Smuzhiyun slot->pdata = &host->pdata->slots[id];
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun host->slots[id] = slot;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun mmc->caps = 0;
1246*4882a593Smuzhiyun if (host->pdata->slots[id].wires >= 4)
1247*4882a593Smuzhiyun mmc->caps |= MMC_CAP_4_BIT_DATA;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun mmc->ops = &mmc_omap_ops;
1250*4882a593Smuzhiyun mmc->f_min = 400000;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun if (mmc_omap2())
1253*4882a593Smuzhiyun mmc->f_max = 48000000;
1254*4882a593Smuzhiyun else
1255*4882a593Smuzhiyun mmc->f_max = 24000000;
1256*4882a593Smuzhiyun if (host->pdata->max_freq)
1257*4882a593Smuzhiyun mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1258*4882a593Smuzhiyun mmc->ocr_avail = slot->pdata->ocr_mask;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* Use scatterlist DMA to reduce per-transfer costs.
1261*4882a593Smuzhiyun * NOTE max_seg_size assumption that small blocks aren't
1262*4882a593Smuzhiyun * normally used (except e.g. for reading SD registers).
1263*4882a593Smuzhiyun */
1264*4882a593Smuzhiyun mmc->max_segs = 32;
1265*4882a593Smuzhiyun mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1266*4882a593Smuzhiyun mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1267*4882a593Smuzhiyun mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1268*4882a593Smuzhiyun mmc->max_seg_size = mmc->max_req_size;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (slot->pdata->get_cover_state != NULL) {
1271*4882a593Smuzhiyun timer_setup(&slot->cover_timer, mmc_omap_cover_timer, 0);
1272*4882a593Smuzhiyun tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1273*4882a593Smuzhiyun (unsigned long)slot);
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun r = mmc_add_host(mmc);
1277*4882a593Smuzhiyun if (r < 0)
1278*4882a593Smuzhiyun goto err_remove_host;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun if (slot->pdata->name != NULL) {
1281*4882a593Smuzhiyun r = device_create_file(&mmc->class_dev,
1282*4882a593Smuzhiyun &dev_attr_slot_name);
1283*4882a593Smuzhiyun if (r < 0)
1284*4882a593Smuzhiyun goto err_remove_host;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun if (slot->pdata->get_cover_state != NULL) {
1288*4882a593Smuzhiyun r = device_create_file(&mmc->class_dev,
1289*4882a593Smuzhiyun &dev_attr_cover_switch);
1290*4882a593Smuzhiyun if (r < 0)
1291*4882a593Smuzhiyun goto err_remove_slot_name;
1292*4882a593Smuzhiyun tasklet_schedule(&slot->cover_tasklet);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun return 0;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun err_remove_slot_name:
1298*4882a593Smuzhiyun if (slot->pdata->name != NULL)
1299*4882a593Smuzhiyun device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1300*4882a593Smuzhiyun err_remove_host:
1301*4882a593Smuzhiyun mmc_remove_host(mmc);
1302*4882a593Smuzhiyun mmc_free_host(mmc);
1303*4882a593Smuzhiyun return r;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
mmc_omap_remove_slot(struct mmc_omap_slot * slot)1306*4882a593Smuzhiyun static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun struct mmc_host *mmc = slot->mmc;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (slot->pdata->name != NULL)
1311*4882a593Smuzhiyun device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1312*4882a593Smuzhiyun if (slot->pdata->get_cover_state != NULL)
1313*4882a593Smuzhiyun device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun tasklet_kill(&slot->cover_tasklet);
1316*4882a593Smuzhiyun del_timer_sync(&slot->cover_timer);
1317*4882a593Smuzhiyun flush_workqueue(slot->host->mmc_omap_wq);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun mmc_remove_host(mmc);
1320*4882a593Smuzhiyun mmc_free_host(mmc);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
mmc_omap_probe(struct platform_device * pdev)1323*4882a593Smuzhiyun static int mmc_omap_probe(struct platform_device *pdev)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1326*4882a593Smuzhiyun struct mmc_omap_host *host = NULL;
1327*4882a593Smuzhiyun struct resource *res;
1328*4882a593Smuzhiyun int i, ret = 0;
1329*4882a593Smuzhiyun int irq;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (pdata == NULL) {
1332*4882a593Smuzhiyun dev_err(&pdev->dev, "platform data missing\n");
1333*4882a593Smuzhiyun return -ENXIO;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun if (pdata->nr_slots == 0) {
1336*4882a593Smuzhiyun dev_err(&pdev->dev, "no slots\n");
1337*4882a593Smuzhiyun return -EPROBE_DEFER;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun host = devm_kzalloc(&pdev->dev, sizeof(struct mmc_omap_host),
1341*4882a593Smuzhiyun GFP_KERNEL);
1342*4882a593Smuzhiyun if (host == NULL)
1343*4882a593Smuzhiyun return -ENOMEM;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1346*4882a593Smuzhiyun if (irq < 0)
1347*4882a593Smuzhiyun return -ENXIO;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1350*4882a593Smuzhiyun host->virt_base = devm_ioremap_resource(&pdev->dev, res);
1351*4882a593Smuzhiyun if (IS_ERR(host->virt_base))
1352*4882a593Smuzhiyun return PTR_ERR(host->virt_base);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1355*4882a593Smuzhiyun INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1358*4882a593Smuzhiyun timer_setup(&host->cmd_abort_timer, mmc_omap_cmd_timer, 0);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun spin_lock_init(&host->clk_lock);
1361*4882a593Smuzhiyun timer_setup(&host->clk_timer, mmc_omap_clk_timer, 0);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun spin_lock_init(&host->dma_lock);
1364*4882a593Smuzhiyun spin_lock_init(&host->slot_lock);
1365*4882a593Smuzhiyun init_waitqueue_head(&host->slot_wq);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun host->pdata = pdata;
1368*4882a593Smuzhiyun host->features = host->pdata->slots[0].features;
1369*4882a593Smuzhiyun host->dev = &pdev->dev;
1370*4882a593Smuzhiyun platform_set_drvdata(pdev, host);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun host->id = pdev->id;
1373*4882a593Smuzhiyun host->irq = irq;
1374*4882a593Smuzhiyun host->phys_base = res->start;
1375*4882a593Smuzhiyun host->iclk = clk_get(&pdev->dev, "ick");
1376*4882a593Smuzhiyun if (IS_ERR(host->iclk))
1377*4882a593Smuzhiyun return PTR_ERR(host->iclk);
1378*4882a593Smuzhiyun clk_enable(host->iclk);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun host->fclk = clk_get(&pdev->dev, "fck");
1381*4882a593Smuzhiyun if (IS_ERR(host->fclk)) {
1382*4882a593Smuzhiyun ret = PTR_ERR(host->fclk);
1383*4882a593Smuzhiyun goto err_free_iclk;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun host->dma_tx_burst = -1;
1387*4882a593Smuzhiyun host->dma_rx_burst = -1;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun host->dma_tx = dma_request_chan(&pdev->dev, "tx");
1390*4882a593Smuzhiyun if (IS_ERR(host->dma_tx)) {
1391*4882a593Smuzhiyun ret = PTR_ERR(host->dma_tx);
1392*4882a593Smuzhiyun if (ret == -EPROBE_DEFER) {
1393*4882a593Smuzhiyun clk_put(host->fclk);
1394*4882a593Smuzhiyun goto err_free_iclk;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun host->dma_tx = NULL;
1398*4882a593Smuzhiyun dev_warn(host->dev, "TX DMA channel request failed\n");
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun host->dma_rx = dma_request_chan(&pdev->dev, "rx");
1402*4882a593Smuzhiyun if (IS_ERR(host->dma_rx)) {
1403*4882a593Smuzhiyun ret = PTR_ERR(host->dma_rx);
1404*4882a593Smuzhiyun if (ret == -EPROBE_DEFER) {
1405*4882a593Smuzhiyun if (host->dma_tx)
1406*4882a593Smuzhiyun dma_release_channel(host->dma_tx);
1407*4882a593Smuzhiyun clk_put(host->fclk);
1408*4882a593Smuzhiyun goto err_free_iclk;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun host->dma_rx = NULL;
1412*4882a593Smuzhiyun dev_warn(host->dev, "RX DMA channel request failed\n");
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1416*4882a593Smuzhiyun if (ret)
1417*4882a593Smuzhiyun goto err_free_dma;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (pdata->init != NULL) {
1420*4882a593Smuzhiyun ret = pdata->init(&pdev->dev);
1421*4882a593Smuzhiyun if (ret < 0)
1422*4882a593Smuzhiyun goto err_free_irq;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun host->nr_slots = pdata->nr_slots;
1426*4882a593Smuzhiyun host->reg_shift = (mmc_omap7xx() ? 1 : 2);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1429*4882a593Smuzhiyun if (!host->mmc_omap_wq) {
1430*4882a593Smuzhiyun ret = -ENOMEM;
1431*4882a593Smuzhiyun goto err_plat_cleanup;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun for (i = 0; i < pdata->nr_slots; i++) {
1435*4882a593Smuzhiyun ret = mmc_omap_new_slot(host, i);
1436*4882a593Smuzhiyun if (ret < 0) {
1437*4882a593Smuzhiyun while (--i >= 0)
1438*4882a593Smuzhiyun mmc_omap_remove_slot(host->slots[i]);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun goto err_destroy_wq;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun return 0;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun err_destroy_wq:
1447*4882a593Smuzhiyun destroy_workqueue(host->mmc_omap_wq);
1448*4882a593Smuzhiyun err_plat_cleanup:
1449*4882a593Smuzhiyun if (pdata->cleanup)
1450*4882a593Smuzhiyun pdata->cleanup(&pdev->dev);
1451*4882a593Smuzhiyun err_free_irq:
1452*4882a593Smuzhiyun free_irq(host->irq, host);
1453*4882a593Smuzhiyun err_free_dma:
1454*4882a593Smuzhiyun if (host->dma_tx)
1455*4882a593Smuzhiyun dma_release_channel(host->dma_tx);
1456*4882a593Smuzhiyun if (host->dma_rx)
1457*4882a593Smuzhiyun dma_release_channel(host->dma_rx);
1458*4882a593Smuzhiyun clk_put(host->fclk);
1459*4882a593Smuzhiyun err_free_iclk:
1460*4882a593Smuzhiyun clk_disable(host->iclk);
1461*4882a593Smuzhiyun clk_put(host->iclk);
1462*4882a593Smuzhiyun return ret;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
mmc_omap_remove(struct platform_device * pdev)1465*4882a593Smuzhiyun static int mmc_omap_remove(struct platform_device *pdev)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun struct mmc_omap_host *host = platform_get_drvdata(pdev);
1468*4882a593Smuzhiyun int i;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun BUG_ON(host == NULL);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun for (i = 0; i < host->nr_slots; i++)
1473*4882a593Smuzhiyun mmc_omap_remove_slot(host->slots[i]);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun if (host->pdata->cleanup)
1476*4882a593Smuzhiyun host->pdata->cleanup(&pdev->dev);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun mmc_omap_fclk_enable(host, 0);
1479*4882a593Smuzhiyun free_irq(host->irq, host);
1480*4882a593Smuzhiyun clk_put(host->fclk);
1481*4882a593Smuzhiyun clk_disable(host->iclk);
1482*4882a593Smuzhiyun clk_put(host->iclk);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (host->dma_tx)
1485*4882a593Smuzhiyun dma_release_channel(host->dma_tx);
1486*4882a593Smuzhiyun if (host->dma_rx)
1487*4882a593Smuzhiyun dma_release_channel(host->dma_rx);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun destroy_workqueue(host->mmc_omap_wq);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun return 0;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_OF)
1495*4882a593Smuzhiyun static const struct of_device_id mmc_omap_match[] = {
1496*4882a593Smuzhiyun { .compatible = "ti,omap2420-mmc", },
1497*4882a593Smuzhiyun { },
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmc_omap_match);
1500*4882a593Smuzhiyun #endif
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun static struct platform_driver mmc_omap_driver = {
1503*4882a593Smuzhiyun .probe = mmc_omap_probe,
1504*4882a593Smuzhiyun .remove = mmc_omap_remove,
1505*4882a593Smuzhiyun .driver = {
1506*4882a593Smuzhiyun .name = DRIVER_NAME,
1507*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1508*4882a593Smuzhiyun .of_match_table = of_match_ptr(mmc_omap_match),
1509*4882a593Smuzhiyun },
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun module_platform_driver(mmc_omap_driver);
1513*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1514*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1515*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
1516*4882a593Smuzhiyun MODULE_AUTHOR("Juha Yrjölä");
1517