xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/mxcmmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  This is a driver for the SDHC controller found in Freescale MX2/MX3
6*4882a593Smuzhiyun  *  SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
7*4882a593Smuzhiyun  *  Unlike the hardware found on MX1, this hardware just works and does
8*4882a593Smuzhiyun  *  not need all the quirks found in imxmmc.c, hence the separate driver.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
11*4882a593Smuzhiyun  *  Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *  derived from pxamci.c by Russell King
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/ioport.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/highmem.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/irq.h>
23*4882a593Smuzhiyun #include <linux/blkdev.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/mmc/host.h>
26*4882a593Smuzhiyun #include <linux/mmc/card.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun #include <linux/clk.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
31*4882a593Smuzhiyun #include <linux/dmaengine.h>
32*4882a593Smuzhiyun #include <linux/types.h>
33*4882a593Smuzhiyun #include <linux/of.h>
34*4882a593Smuzhiyun #include <linux/of_device.h>
35*4882a593Smuzhiyun #include <linux/of_dma.h>
36*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <asm/dma.h>
39*4882a593Smuzhiyun #include <asm/irq.h>
40*4882a593Smuzhiyun #include <linux/platform_data/mmc-mxcmmc.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DRIVER_NAME "mxc-mmc"
45*4882a593Smuzhiyun #define MXCMCI_TIMEOUT_MS 10000
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define MMC_REG_STR_STP_CLK		0x00
48*4882a593Smuzhiyun #define MMC_REG_STATUS			0x04
49*4882a593Smuzhiyun #define MMC_REG_CLK_RATE		0x08
50*4882a593Smuzhiyun #define MMC_REG_CMD_DAT_CONT		0x0C
51*4882a593Smuzhiyun #define MMC_REG_RES_TO			0x10
52*4882a593Smuzhiyun #define MMC_REG_READ_TO			0x14
53*4882a593Smuzhiyun #define MMC_REG_BLK_LEN			0x18
54*4882a593Smuzhiyun #define MMC_REG_NOB			0x1C
55*4882a593Smuzhiyun #define MMC_REG_REV_NO			0x20
56*4882a593Smuzhiyun #define MMC_REG_INT_CNTR		0x24
57*4882a593Smuzhiyun #define MMC_REG_CMD			0x28
58*4882a593Smuzhiyun #define MMC_REG_ARG			0x2C
59*4882a593Smuzhiyun #define MMC_REG_RES_FIFO		0x34
60*4882a593Smuzhiyun #define MMC_REG_BUFFER_ACCESS		0x38
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define STR_STP_CLK_RESET               (1 << 3)
63*4882a593Smuzhiyun #define STR_STP_CLK_START_CLK           (1 << 1)
64*4882a593Smuzhiyun #define STR_STP_CLK_STOP_CLK            (1 << 0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define STATUS_CARD_INSERTION		(1 << 31)
67*4882a593Smuzhiyun #define STATUS_CARD_REMOVAL		(1 << 30)
68*4882a593Smuzhiyun #define STATUS_YBUF_EMPTY		(1 << 29)
69*4882a593Smuzhiyun #define STATUS_XBUF_EMPTY		(1 << 28)
70*4882a593Smuzhiyun #define STATUS_YBUF_FULL		(1 << 27)
71*4882a593Smuzhiyun #define STATUS_XBUF_FULL		(1 << 26)
72*4882a593Smuzhiyun #define STATUS_BUF_UND_RUN		(1 << 25)
73*4882a593Smuzhiyun #define STATUS_BUF_OVFL			(1 << 24)
74*4882a593Smuzhiyun #define STATUS_SDIO_INT_ACTIVE		(1 << 14)
75*4882a593Smuzhiyun #define STATUS_END_CMD_RESP		(1 << 13)
76*4882a593Smuzhiyun #define STATUS_WRITE_OP_DONE		(1 << 12)
77*4882a593Smuzhiyun #define STATUS_DATA_TRANS_DONE		(1 << 11)
78*4882a593Smuzhiyun #define STATUS_READ_OP_DONE		(1 << 11)
79*4882a593Smuzhiyun #define STATUS_WR_CRC_ERROR_CODE_MASK	(3 << 10)
80*4882a593Smuzhiyun #define STATUS_CARD_BUS_CLK_RUN		(1 << 8)
81*4882a593Smuzhiyun #define STATUS_BUF_READ_RDY		(1 << 7)
82*4882a593Smuzhiyun #define STATUS_BUF_WRITE_RDY		(1 << 6)
83*4882a593Smuzhiyun #define STATUS_RESP_CRC_ERR		(1 << 5)
84*4882a593Smuzhiyun #define STATUS_CRC_READ_ERR		(1 << 3)
85*4882a593Smuzhiyun #define STATUS_CRC_WRITE_ERR		(1 << 2)
86*4882a593Smuzhiyun #define STATUS_TIME_OUT_RESP		(1 << 1)
87*4882a593Smuzhiyun #define STATUS_TIME_OUT_READ		(1 << 0)
88*4882a593Smuzhiyun #define STATUS_ERR_MASK			0x2f
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CMD_DAT_CONT_CMD_RESP_LONG_OFF	(1 << 12)
91*4882a593Smuzhiyun #define CMD_DAT_CONT_STOP_READWAIT	(1 << 11)
92*4882a593Smuzhiyun #define CMD_DAT_CONT_START_READWAIT	(1 << 10)
93*4882a593Smuzhiyun #define CMD_DAT_CONT_BUS_WIDTH_4	(2 << 8)
94*4882a593Smuzhiyun #define CMD_DAT_CONT_INIT		(1 << 7)
95*4882a593Smuzhiyun #define CMD_DAT_CONT_WRITE		(1 << 4)
96*4882a593Smuzhiyun #define CMD_DAT_CONT_DATA_ENABLE	(1 << 3)
97*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_48BIT_CRC	(1 << 0)
98*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_136BIT	(2 << 0)
99*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_48BIT	(3 << 0)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define INT_SDIO_INT_WKP_EN		(1 << 18)
102*4882a593Smuzhiyun #define INT_CARD_INSERTION_WKP_EN	(1 << 17)
103*4882a593Smuzhiyun #define INT_CARD_REMOVAL_WKP_EN		(1 << 16)
104*4882a593Smuzhiyun #define INT_CARD_INSERTION_EN		(1 << 15)
105*4882a593Smuzhiyun #define INT_CARD_REMOVAL_EN		(1 << 14)
106*4882a593Smuzhiyun #define INT_SDIO_IRQ_EN			(1 << 13)
107*4882a593Smuzhiyun #define INT_DAT0_EN			(1 << 12)
108*4882a593Smuzhiyun #define INT_BUF_READ_EN			(1 << 4)
109*4882a593Smuzhiyun #define INT_BUF_WRITE_EN		(1 << 3)
110*4882a593Smuzhiyun #define INT_END_CMD_RES_EN		(1 << 2)
111*4882a593Smuzhiyun #define INT_WRITE_OP_DONE_EN		(1 << 1)
112*4882a593Smuzhiyun #define INT_READ_OP_EN			(1 << 0)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun enum mxcmci_type {
115*4882a593Smuzhiyun 	IMX21_MMC,
116*4882a593Smuzhiyun 	IMX31_MMC,
117*4882a593Smuzhiyun 	MPC512X_MMC,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct mxcmci_host {
121*4882a593Smuzhiyun 	struct mmc_host		*mmc;
122*4882a593Smuzhiyun 	void __iomem		*base;
123*4882a593Smuzhiyun 	dma_addr_t		phys_base;
124*4882a593Smuzhiyun 	int			detect_irq;
125*4882a593Smuzhiyun 	struct dma_chan		*dma;
126*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc;
127*4882a593Smuzhiyun 	int			do_dma;
128*4882a593Smuzhiyun 	int			default_irq_mask;
129*4882a593Smuzhiyun 	int			use_sdio;
130*4882a593Smuzhiyun 	unsigned int		power_mode;
131*4882a593Smuzhiyun 	struct imxmmc_platform_data *pdata;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	struct mmc_request	*req;
134*4882a593Smuzhiyun 	struct mmc_command	*cmd;
135*4882a593Smuzhiyun 	struct mmc_data		*data;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	unsigned int		datasize;
138*4882a593Smuzhiyun 	unsigned int		dma_dir;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	u16			rev_no;
141*4882a593Smuzhiyun 	unsigned int		cmdat;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	struct clk		*clk_ipg;
144*4882a593Smuzhiyun 	struct clk		*clk_per;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	int			clock;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	struct work_struct	datawork;
149*4882a593Smuzhiyun 	spinlock_t		lock;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	int			burstlen;
152*4882a593Smuzhiyun 	int			dmareq;
153*4882a593Smuzhiyun 	struct dma_slave_config dma_slave_config;
154*4882a593Smuzhiyun 	struct imx_dma_data	dma_data;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	struct timer_list	watchdog;
157*4882a593Smuzhiyun 	enum mxcmci_type	devtype;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct platform_device_id mxcmci_devtype[] = {
161*4882a593Smuzhiyun 	{
162*4882a593Smuzhiyun 		.name = "imx21-mmc",
163*4882a593Smuzhiyun 		.driver_data = IMX21_MMC,
164*4882a593Smuzhiyun 	}, {
165*4882a593Smuzhiyun 		.name = "imx31-mmc",
166*4882a593Smuzhiyun 		.driver_data = IMX31_MMC,
167*4882a593Smuzhiyun 	}, {
168*4882a593Smuzhiyun 		.name = "mpc512x-sdhc",
169*4882a593Smuzhiyun 		.driver_data = MPC512X_MMC,
170*4882a593Smuzhiyun 	}, {
171*4882a593Smuzhiyun 		/* sentinel */
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, mxcmci_devtype);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const struct of_device_id mxcmci_of_match[] = {
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		.compatible = "fsl,imx21-mmc",
179*4882a593Smuzhiyun 		.data = &mxcmci_devtype[IMX21_MMC],
180*4882a593Smuzhiyun 	}, {
181*4882a593Smuzhiyun 		.compatible = "fsl,imx31-mmc",
182*4882a593Smuzhiyun 		.data = &mxcmci_devtype[IMX31_MMC],
183*4882a593Smuzhiyun 	}, {
184*4882a593Smuzhiyun 		.compatible = "fsl,mpc5121-sdhc",
185*4882a593Smuzhiyun 		.data = &mxcmci_devtype[MPC512X_MMC],
186*4882a593Smuzhiyun 	}, {
187*4882a593Smuzhiyun 		/* sentinel */
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxcmci_of_match);
191*4882a593Smuzhiyun 
is_imx31_mmc(struct mxcmci_host * host)192*4882a593Smuzhiyun static inline int is_imx31_mmc(struct mxcmci_host *host)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return host->devtype == IMX31_MMC;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
is_mpc512x_mmc(struct mxcmci_host * host)197*4882a593Smuzhiyun static inline int is_mpc512x_mmc(struct mxcmci_host *host)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return host->devtype == MPC512X_MMC;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
mxcmci_readl(struct mxcmci_host * host,int reg)202*4882a593Smuzhiyun static inline u32 mxcmci_readl(struct mxcmci_host *host, int reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PPC_MPC512x))
205*4882a593Smuzhiyun 		return ioread32be(host->base + reg);
206*4882a593Smuzhiyun 	else
207*4882a593Smuzhiyun 		return readl(host->base + reg);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
mxcmci_writel(struct mxcmci_host * host,u32 val,int reg)210*4882a593Smuzhiyun static inline void mxcmci_writel(struct mxcmci_host *host, u32 val, int reg)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PPC_MPC512x))
213*4882a593Smuzhiyun 		iowrite32be(val, host->base + reg);
214*4882a593Smuzhiyun 	else
215*4882a593Smuzhiyun 		writel(val, host->base + reg);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
mxcmci_readw(struct mxcmci_host * host,int reg)218*4882a593Smuzhiyun static inline u16 mxcmci_readw(struct mxcmci_host *host, int reg)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PPC_MPC512x))
221*4882a593Smuzhiyun 		return ioread32be(host->base + reg);
222*4882a593Smuzhiyun 	else
223*4882a593Smuzhiyun 		return readw(host->base + reg);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
mxcmci_writew(struct mxcmci_host * host,u16 val,int reg)226*4882a593Smuzhiyun static inline void mxcmci_writew(struct mxcmci_host *host, u16 val, int reg)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PPC_MPC512x))
229*4882a593Smuzhiyun 		iowrite32be(val, host->base + reg);
230*4882a593Smuzhiyun 	else
231*4882a593Smuzhiyun 		writew(val, host->base + reg);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
235*4882a593Smuzhiyun 
mxcmci_set_power(struct mxcmci_host * host,unsigned int vdd)236*4882a593Smuzhiyun static void mxcmci_set_power(struct mxcmci_host *host, unsigned int vdd)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	if (!IS_ERR(host->mmc->supply.vmmc)) {
239*4882a593Smuzhiyun 		if (host->power_mode == MMC_POWER_UP)
240*4882a593Smuzhiyun 			mmc_regulator_set_ocr(host->mmc,
241*4882a593Smuzhiyun 					      host->mmc->supply.vmmc, vdd);
242*4882a593Smuzhiyun 		else if (host->power_mode == MMC_POWER_OFF)
243*4882a593Smuzhiyun 			mmc_regulator_set_ocr(host->mmc,
244*4882a593Smuzhiyun 					      host->mmc->supply.vmmc, 0);
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (host->pdata && host->pdata->setpower)
248*4882a593Smuzhiyun 		host->pdata->setpower(mmc_dev(host->mmc), vdd);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
mxcmci_use_dma(struct mxcmci_host * host)251*4882a593Smuzhiyun static inline int mxcmci_use_dma(struct mxcmci_host *host)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	return host->do_dma;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
mxcmci_softreset(struct mxcmci_host * host)256*4882a593Smuzhiyun static void mxcmci_softreset(struct mxcmci_host *host)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	int i;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* reset sequence */
263*4882a593Smuzhiyun 	mxcmci_writew(host, STR_STP_CLK_RESET, MMC_REG_STR_STP_CLK);
264*4882a593Smuzhiyun 	mxcmci_writew(host, STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
265*4882a593Smuzhiyun 			MMC_REG_STR_STP_CLK);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
268*4882a593Smuzhiyun 		mxcmci_writew(host, STR_STP_CLK_START_CLK, MMC_REG_STR_STP_CLK);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	mxcmci_writew(host, 0xff, MMC_REG_RES_TO);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_PPC_MPC512x)
buffer_swap32(u32 * buf,int len)274*4882a593Smuzhiyun static inline void buffer_swap32(u32 *buf, int len)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	int i;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	for (i = 0; i < ((len + 3) / 4); i++) {
279*4882a593Smuzhiyun 		*buf = swab32(*buf);
280*4882a593Smuzhiyun 		buf++;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
mxcmci_swap_buffers(struct mmc_data * data)284*4882a593Smuzhiyun static void mxcmci_swap_buffers(struct mmc_data *data)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct scatterlist *sg;
287*4882a593Smuzhiyun 	int i;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	for_each_sg(data->sg, sg, data->sg_len, i)
290*4882a593Smuzhiyun 		buffer_swap32(sg_virt(sg), sg->length);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #else
mxcmci_swap_buffers(struct mmc_data * data)293*4882a593Smuzhiyun static inline void mxcmci_swap_buffers(struct mmc_data *data) {}
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun 
mxcmci_setup_data(struct mxcmci_host * host,struct mmc_data * data)296*4882a593Smuzhiyun static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	unsigned int nob = data->blocks;
299*4882a593Smuzhiyun 	unsigned int blksz = data->blksz;
300*4882a593Smuzhiyun 	unsigned int datasize = nob * blksz;
301*4882a593Smuzhiyun 	struct scatterlist *sg;
302*4882a593Smuzhiyun 	enum dma_transfer_direction slave_dirn;
303*4882a593Smuzhiyun 	int i, nents;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	host->data = data;
306*4882a593Smuzhiyun 	data->bytes_xfered = 0;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	mxcmci_writew(host, nob, MMC_REG_NOB);
309*4882a593Smuzhiyun 	mxcmci_writew(host, blksz, MMC_REG_BLK_LEN);
310*4882a593Smuzhiyun 	host->datasize = datasize;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (!mxcmci_use_dma(host))
313*4882a593Smuzhiyun 		return 0;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	for_each_sg(data->sg, sg, data->sg_len, i) {
316*4882a593Smuzhiyun 		if (sg->offset & 3 || sg->length & 3 || sg->length < 512) {
317*4882a593Smuzhiyun 			host->do_dma = 0;
318*4882a593Smuzhiyun 			return 0;
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
323*4882a593Smuzhiyun 		host->dma_dir = DMA_FROM_DEVICE;
324*4882a593Smuzhiyun 		slave_dirn = DMA_DEV_TO_MEM;
325*4882a593Smuzhiyun 	} else {
326*4882a593Smuzhiyun 		host->dma_dir = DMA_TO_DEVICE;
327*4882a593Smuzhiyun 		slave_dirn = DMA_MEM_TO_DEV;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		mxcmci_swap_buffers(data);
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	nents = dma_map_sg(host->dma->device->dev, data->sg,
333*4882a593Smuzhiyun 				     data->sg_len,  host->dma_dir);
334*4882a593Smuzhiyun 	if (nents != data->sg_len)
335*4882a593Smuzhiyun 		return -EINVAL;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	host->desc = dmaengine_prep_slave_sg(host->dma,
338*4882a593Smuzhiyun 		data->sg, data->sg_len, slave_dirn,
339*4882a593Smuzhiyun 		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (!host->desc) {
342*4882a593Smuzhiyun 		dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
343*4882a593Smuzhiyun 				host->dma_dir);
344*4882a593Smuzhiyun 		host->do_dma = 0;
345*4882a593Smuzhiyun 		return 0; /* Fall back to PIO */
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 	wmb();
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	dmaengine_submit(host->desc);
350*4882a593Smuzhiyun 	dma_async_issue_pending(host->dma);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	mod_timer(&host->watchdog, jiffies + msecs_to_jiffies(MXCMCI_TIMEOUT_MS));
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat);
358*4882a593Smuzhiyun static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat);
359*4882a593Smuzhiyun 
mxcmci_dma_callback(void * data)360*4882a593Smuzhiyun static void mxcmci_dma_callback(void *data)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct mxcmci_host *host = data;
363*4882a593Smuzhiyun 	u32 stat;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	del_timer(&host->watchdog);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	stat = mxcmci_readl(host, MMC_REG_STATUS);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	mxcmci_data_done(host, stat);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mxcmci_start_cmd(struct mxcmci_host * host,struct mmc_command * cmd,unsigned int cmdat)374*4882a593Smuzhiyun static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
375*4882a593Smuzhiyun 		unsigned int cmdat)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	u32 int_cntr = host->default_irq_mask;
378*4882a593Smuzhiyun 	unsigned long flags;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	WARN_ON(host->cmd != NULL);
381*4882a593Smuzhiyun 	host->cmd = cmd;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	switch (mmc_resp_type(cmd)) {
384*4882a593Smuzhiyun 	case MMC_RSP_R1: /* short CRC, OPCODE */
385*4882a593Smuzhiyun 	case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
386*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	case MMC_RSP_R2: /* long 136 bit + CRC */
389*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case MMC_RSP_R3: /* short */
392*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
393*4882a593Smuzhiyun 		break;
394*4882a593Smuzhiyun 	case MMC_RSP_NONE:
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 	default:
397*4882a593Smuzhiyun 		dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
398*4882a593Smuzhiyun 				mmc_resp_type(cmd));
399*4882a593Smuzhiyun 		cmd->error = -EINVAL;
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	int_cntr = INT_END_CMD_RES_EN;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (mxcmci_use_dma(host)) {
406*4882a593Smuzhiyun 		if (host->dma_dir == DMA_FROM_DEVICE) {
407*4882a593Smuzhiyun 			host->desc->callback = mxcmci_dma_callback;
408*4882a593Smuzhiyun 			host->desc->callback_param = host;
409*4882a593Smuzhiyun 		} else {
410*4882a593Smuzhiyun 			int_cntr |= INT_WRITE_OP_DONE_EN;
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
415*4882a593Smuzhiyun 	if (host->use_sdio)
416*4882a593Smuzhiyun 		int_cntr |= INT_SDIO_IRQ_EN;
417*4882a593Smuzhiyun 	mxcmci_writel(host, int_cntr, MMC_REG_INT_CNTR);
418*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	mxcmci_writew(host, cmd->opcode, MMC_REG_CMD);
421*4882a593Smuzhiyun 	mxcmci_writel(host, cmd->arg, MMC_REG_ARG);
422*4882a593Smuzhiyun 	mxcmci_writew(host, cmdat, MMC_REG_CMD_DAT_CONT);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
mxcmci_finish_request(struct mxcmci_host * host,struct mmc_request * req)427*4882a593Smuzhiyun static void mxcmci_finish_request(struct mxcmci_host *host,
428*4882a593Smuzhiyun 		struct mmc_request *req)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	u32 int_cntr = host->default_irq_mask;
431*4882a593Smuzhiyun 	unsigned long flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
434*4882a593Smuzhiyun 	if (host->use_sdio)
435*4882a593Smuzhiyun 		int_cntr |= INT_SDIO_IRQ_EN;
436*4882a593Smuzhiyun 	mxcmci_writel(host, int_cntr, MMC_REG_INT_CNTR);
437*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	host->req = NULL;
440*4882a593Smuzhiyun 	host->cmd = NULL;
441*4882a593Smuzhiyun 	host->data = NULL;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	mmc_request_done(host->mmc, req);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
mxcmci_finish_data(struct mxcmci_host * host,unsigned int stat)446*4882a593Smuzhiyun static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct mmc_data *data = host->data;
449*4882a593Smuzhiyun 	int data_error;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (mxcmci_use_dma(host)) {
452*4882a593Smuzhiyun 		dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
453*4882a593Smuzhiyun 				host->dma_dir);
454*4882a593Smuzhiyun 		mxcmci_swap_buffers(data);
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if (stat & STATUS_ERR_MASK) {
458*4882a593Smuzhiyun 		dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
459*4882a593Smuzhiyun 				stat);
460*4882a593Smuzhiyun 		if (stat & STATUS_CRC_READ_ERR) {
461*4882a593Smuzhiyun 			dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
462*4882a593Smuzhiyun 			data->error = -EILSEQ;
463*4882a593Smuzhiyun 		} else if (stat & STATUS_CRC_WRITE_ERR) {
464*4882a593Smuzhiyun 			u32 err_code = (stat >> 9) & 0x3;
465*4882a593Smuzhiyun 			if (err_code == 2) { /* No CRC response */
466*4882a593Smuzhiyun 				dev_err(mmc_dev(host->mmc),
467*4882a593Smuzhiyun 					"%s: No CRC -ETIMEDOUT\n", __func__);
468*4882a593Smuzhiyun 				data->error = -ETIMEDOUT;
469*4882a593Smuzhiyun 			} else {
470*4882a593Smuzhiyun 				dev_err(mmc_dev(host->mmc),
471*4882a593Smuzhiyun 					"%s: -EILSEQ\n", __func__);
472*4882a593Smuzhiyun 				data->error = -EILSEQ;
473*4882a593Smuzhiyun 			}
474*4882a593Smuzhiyun 		} else if (stat & STATUS_TIME_OUT_READ) {
475*4882a593Smuzhiyun 			dev_err(mmc_dev(host->mmc),
476*4882a593Smuzhiyun 				"%s: read -ETIMEDOUT\n", __func__);
477*4882a593Smuzhiyun 			data->error = -ETIMEDOUT;
478*4882a593Smuzhiyun 		} else {
479*4882a593Smuzhiyun 			dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
480*4882a593Smuzhiyun 			data->error = -EIO;
481*4882a593Smuzhiyun 		}
482*4882a593Smuzhiyun 	} else {
483*4882a593Smuzhiyun 		data->bytes_xfered = host->datasize;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	data_error = data->error;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	host->data = NULL;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return data_error;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
mxcmci_read_response(struct mxcmci_host * host,unsigned int stat)493*4882a593Smuzhiyun static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct mmc_command *cmd = host->cmd;
496*4882a593Smuzhiyun 	int i;
497*4882a593Smuzhiyun 	u32 a, b, c;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (!cmd)
500*4882a593Smuzhiyun 		return;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (stat & STATUS_TIME_OUT_RESP) {
503*4882a593Smuzhiyun 		dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
504*4882a593Smuzhiyun 		cmd->error = -ETIMEDOUT;
505*4882a593Smuzhiyun 	} else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
506*4882a593Smuzhiyun 		dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
507*4882a593Smuzhiyun 		cmd->error = -EILSEQ;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (cmd->flags & MMC_RSP_PRESENT) {
511*4882a593Smuzhiyun 		if (cmd->flags & MMC_RSP_136) {
512*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
513*4882a593Smuzhiyun 				a = mxcmci_readw(host, MMC_REG_RES_FIFO);
514*4882a593Smuzhiyun 				b = mxcmci_readw(host, MMC_REG_RES_FIFO);
515*4882a593Smuzhiyun 				cmd->resp[i] = a << 16 | b;
516*4882a593Smuzhiyun 			}
517*4882a593Smuzhiyun 		} else {
518*4882a593Smuzhiyun 			a = mxcmci_readw(host, MMC_REG_RES_FIFO);
519*4882a593Smuzhiyun 			b = mxcmci_readw(host, MMC_REG_RES_FIFO);
520*4882a593Smuzhiyun 			c = mxcmci_readw(host, MMC_REG_RES_FIFO);
521*4882a593Smuzhiyun 			cmd->resp[0] = a << 24 | b << 8 | c >> 8;
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
mxcmci_poll_status(struct mxcmci_host * host,u32 mask)526*4882a593Smuzhiyun static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	u32 stat;
529*4882a593Smuzhiyun 	unsigned long timeout = jiffies + HZ;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	do {
532*4882a593Smuzhiyun 		stat = mxcmci_readl(host, MMC_REG_STATUS);
533*4882a593Smuzhiyun 		if (stat & STATUS_ERR_MASK)
534*4882a593Smuzhiyun 			return stat;
535*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
536*4882a593Smuzhiyun 			mxcmci_softreset(host);
537*4882a593Smuzhiyun 			mxcmci_set_clk_rate(host, host->clock);
538*4882a593Smuzhiyun 			return STATUS_TIME_OUT_READ;
539*4882a593Smuzhiyun 		}
540*4882a593Smuzhiyun 		if (stat & mask)
541*4882a593Smuzhiyun 			return 0;
542*4882a593Smuzhiyun 		cpu_relax();
543*4882a593Smuzhiyun 	} while (1);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
mxcmci_pull(struct mxcmci_host * host,void * _buf,int bytes)546*4882a593Smuzhiyun static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	unsigned int stat;
549*4882a593Smuzhiyun 	u32 *buf = _buf;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	while (bytes > 3) {
552*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host,
553*4882a593Smuzhiyun 				STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
554*4882a593Smuzhiyun 		if (stat)
555*4882a593Smuzhiyun 			return stat;
556*4882a593Smuzhiyun 		*buf++ = cpu_to_le32(mxcmci_readl(host, MMC_REG_BUFFER_ACCESS));
557*4882a593Smuzhiyun 		bytes -= 4;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (bytes) {
561*4882a593Smuzhiyun 		u8 *b = (u8 *)buf;
562*4882a593Smuzhiyun 		u32 tmp;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host,
565*4882a593Smuzhiyun 				STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
566*4882a593Smuzhiyun 		if (stat)
567*4882a593Smuzhiyun 			return stat;
568*4882a593Smuzhiyun 		tmp = cpu_to_le32(mxcmci_readl(host, MMC_REG_BUFFER_ACCESS));
569*4882a593Smuzhiyun 		memcpy(b, &tmp, bytes);
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
mxcmci_push(struct mxcmci_host * host,void * _buf,int bytes)575*4882a593Smuzhiyun static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	unsigned int stat;
578*4882a593Smuzhiyun 	u32 *buf = _buf;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	while (bytes > 3) {
581*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
582*4882a593Smuzhiyun 		if (stat)
583*4882a593Smuzhiyun 			return stat;
584*4882a593Smuzhiyun 		mxcmci_writel(host, cpu_to_le32(*buf++), MMC_REG_BUFFER_ACCESS);
585*4882a593Smuzhiyun 		bytes -= 4;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (bytes) {
589*4882a593Smuzhiyun 		u8 *b = (u8 *)buf;
590*4882a593Smuzhiyun 		u32 tmp;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
593*4882a593Smuzhiyun 		if (stat)
594*4882a593Smuzhiyun 			return stat;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		memcpy(&tmp, b, bytes);
597*4882a593Smuzhiyun 		mxcmci_writel(host, cpu_to_le32(tmp), MMC_REG_BUFFER_ACCESS);
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	return mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
mxcmci_transfer_data(struct mxcmci_host * host)603*4882a593Smuzhiyun static int mxcmci_transfer_data(struct mxcmci_host *host)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct mmc_data *data = host->req->data;
606*4882a593Smuzhiyun 	struct scatterlist *sg;
607*4882a593Smuzhiyun 	int stat, i;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	host->data = data;
610*4882a593Smuzhiyun 	host->datasize = 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
613*4882a593Smuzhiyun 		for_each_sg(data->sg, sg, data->sg_len, i) {
614*4882a593Smuzhiyun 			stat = mxcmci_pull(host, sg_virt(sg), sg->length);
615*4882a593Smuzhiyun 			if (stat)
616*4882a593Smuzhiyun 				return stat;
617*4882a593Smuzhiyun 			host->datasize += sg->length;
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 	} else {
620*4882a593Smuzhiyun 		for_each_sg(data->sg, sg, data->sg_len, i) {
621*4882a593Smuzhiyun 			stat = mxcmci_push(host, sg_virt(sg), sg->length);
622*4882a593Smuzhiyun 			if (stat)
623*4882a593Smuzhiyun 				return stat;
624*4882a593Smuzhiyun 			host->datasize += sg->length;
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
627*4882a593Smuzhiyun 		if (stat)
628*4882a593Smuzhiyun 			return stat;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
mxcmci_datawork(struct work_struct * work)633*4882a593Smuzhiyun static void mxcmci_datawork(struct work_struct *work)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct mxcmci_host *host = container_of(work, struct mxcmci_host,
636*4882a593Smuzhiyun 						  datawork);
637*4882a593Smuzhiyun 	int datastat = mxcmci_transfer_data(host);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	mxcmci_writel(host, STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
640*4882a593Smuzhiyun 		MMC_REG_STATUS);
641*4882a593Smuzhiyun 	mxcmci_finish_data(host, datastat);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (host->req->stop) {
644*4882a593Smuzhiyun 		if (mxcmci_start_cmd(host, host->req->stop, 0)) {
645*4882a593Smuzhiyun 			mxcmci_finish_request(host, host->req);
646*4882a593Smuzhiyun 			return;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 	} else {
649*4882a593Smuzhiyun 		mxcmci_finish_request(host, host->req);
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
mxcmci_data_done(struct mxcmci_host * host,unsigned int stat)653*4882a593Smuzhiyun static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct mmc_request *req;
656*4882a593Smuzhiyun 	int data_error;
657*4882a593Smuzhiyun 	unsigned long flags;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (!host->data) {
662*4882a593Smuzhiyun 		spin_unlock_irqrestore(&host->lock, flags);
663*4882a593Smuzhiyun 		return;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (!host->req) {
667*4882a593Smuzhiyun 		spin_unlock_irqrestore(&host->lock, flags);
668*4882a593Smuzhiyun 		return;
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	req = host->req;
672*4882a593Smuzhiyun 	if (!req->stop)
673*4882a593Smuzhiyun 		host->req = NULL; /* we will handle finish req below */
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	data_error = mxcmci_finish_data(host, stat);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (data_error)
680*4882a593Smuzhiyun 		return;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	mxcmci_read_response(host, stat);
683*4882a593Smuzhiyun 	host->cmd = NULL;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (req->stop) {
686*4882a593Smuzhiyun 		if (mxcmci_start_cmd(host, req->stop, 0)) {
687*4882a593Smuzhiyun 			mxcmci_finish_request(host, req);
688*4882a593Smuzhiyun 			return;
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 	} else {
691*4882a593Smuzhiyun 		mxcmci_finish_request(host, req);
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
mxcmci_cmd_done(struct mxcmci_host * host,unsigned int stat)695*4882a593Smuzhiyun static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	mxcmci_read_response(host, stat);
698*4882a593Smuzhiyun 	host->cmd = NULL;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (!host->data && host->req) {
701*4882a593Smuzhiyun 		mxcmci_finish_request(host, host->req);
702*4882a593Smuzhiyun 		return;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* For the DMA case the DMA engine handles the data transfer
706*4882a593Smuzhiyun 	 * automatically. For non DMA we have to do it ourselves.
707*4882a593Smuzhiyun 	 * Don't do it in interrupt context though.
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	if (!mxcmci_use_dma(host) && host->data)
710*4882a593Smuzhiyun 		schedule_work(&host->datawork);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
mxcmci_irq(int irq,void * devid)714*4882a593Smuzhiyun static irqreturn_t mxcmci_irq(int irq, void *devid)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct mxcmci_host *host = devid;
717*4882a593Smuzhiyun 	bool sdio_irq;
718*4882a593Smuzhiyun 	u32 stat;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	stat = mxcmci_readl(host, MMC_REG_STATUS);
721*4882a593Smuzhiyun 	mxcmci_writel(host,
722*4882a593Smuzhiyun 		stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
723*4882a593Smuzhiyun 			 STATUS_WRITE_OP_DONE),
724*4882a593Smuzhiyun 		MMC_REG_STATUS);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	spin_lock(&host->lock);
729*4882a593Smuzhiyun 	sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
730*4882a593Smuzhiyun 	spin_unlock(&host->lock);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (mxcmci_use_dma(host) && (stat & (STATUS_WRITE_OP_DONE)))
733*4882a593Smuzhiyun 		mxcmci_writel(host, STATUS_WRITE_OP_DONE, MMC_REG_STATUS);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (sdio_irq) {
736*4882a593Smuzhiyun 		mxcmci_writel(host, STATUS_SDIO_INT_ACTIVE, MMC_REG_STATUS);
737*4882a593Smuzhiyun 		mmc_signal_sdio_irq(host->mmc);
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (stat & STATUS_END_CMD_RESP)
741*4882a593Smuzhiyun 		mxcmci_cmd_done(host, stat);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	if (mxcmci_use_dma(host) && (stat & STATUS_WRITE_OP_DONE)) {
744*4882a593Smuzhiyun 		del_timer(&host->watchdog);
745*4882a593Smuzhiyun 		mxcmci_data_done(host, stat);
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (host->default_irq_mask &&
749*4882a593Smuzhiyun 		  (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
750*4882a593Smuzhiyun 		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	return IRQ_HANDLED;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
mxcmci_request(struct mmc_host * mmc,struct mmc_request * req)755*4882a593Smuzhiyun static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
758*4882a593Smuzhiyun 	unsigned int cmdat = host->cmdat;
759*4882a593Smuzhiyun 	int error;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	WARN_ON(host->req != NULL);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	host->req = req;
764*4882a593Smuzhiyun 	host->cmdat &= ~CMD_DAT_CONT_INIT;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (host->dma)
767*4882a593Smuzhiyun 		host->do_dma = 1;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (req->data) {
770*4882a593Smuzhiyun 		error = mxcmci_setup_data(host, req->data);
771*4882a593Smuzhiyun 		if (error) {
772*4882a593Smuzhiyun 			req->cmd->error = error;
773*4882a593Smuzhiyun 			goto out;
774*4882a593Smuzhiyun 		}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_DATA_ENABLE;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		if (req->data->flags & MMC_DATA_WRITE)
780*4882a593Smuzhiyun 			cmdat |= CMD_DAT_CONT_WRITE;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	error = mxcmci_start_cmd(host, req->cmd, cmdat);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun out:
786*4882a593Smuzhiyun 	if (error)
787*4882a593Smuzhiyun 		mxcmci_finish_request(host, req);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
mxcmci_set_clk_rate(struct mxcmci_host * host,unsigned int clk_ios)790*4882a593Smuzhiyun static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	unsigned int divider;
793*4882a593Smuzhiyun 	int prescaler = 0;
794*4882a593Smuzhiyun 	unsigned int clk_in = clk_get_rate(host->clk_per);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	while (prescaler <= 0x800) {
797*4882a593Smuzhiyun 		for (divider = 1; divider <= 0xF; divider++) {
798*4882a593Smuzhiyun 			int x;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 			x = (clk_in / (divider + 1));
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 			if (prescaler)
803*4882a593Smuzhiyun 				x /= (prescaler * 2);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 			if (x <= clk_ios)
806*4882a593Smuzhiyun 				break;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 		if (divider < 0x10)
809*4882a593Smuzhiyun 			break;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		if (prescaler == 0)
812*4882a593Smuzhiyun 			prescaler = 1;
813*4882a593Smuzhiyun 		else
814*4882a593Smuzhiyun 			prescaler <<= 1;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	mxcmci_writew(host, (prescaler << 4) | divider, MMC_REG_CLK_RATE);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
820*4882a593Smuzhiyun 			prescaler, divider, clk_in, clk_ios);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
mxcmci_setup_dma(struct mmc_host * mmc)823*4882a593Smuzhiyun static int mxcmci_setup_dma(struct mmc_host *mmc)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
826*4882a593Smuzhiyun 	struct dma_slave_config *config = &host->dma_slave_config;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	config->dst_addr = host->phys_base + MMC_REG_BUFFER_ACCESS;
829*4882a593Smuzhiyun 	config->src_addr = host->phys_base + MMC_REG_BUFFER_ACCESS;
830*4882a593Smuzhiyun 	config->dst_addr_width = 4;
831*4882a593Smuzhiyun 	config->src_addr_width = 4;
832*4882a593Smuzhiyun 	config->dst_maxburst = host->burstlen;
833*4882a593Smuzhiyun 	config->src_maxburst = host->burstlen;
834*4882a593Smuzhiyun 	config->device_fc = false;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	return dmaengine_slave_config(host->dma, config);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
mxcmci_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)839*4882a593Smuzhiyun static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
842*4882a593Smuzhiyun 	int burstlen, ret;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/*
845*4882a593Smuzhiyun 	 * use burstlen of 64 (16 words) in 4 bit mode (--> reg value  0)
846*4882a593Smuzhiyun 	 * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
847*4882a593Smuzhiyun 	 */
848*4882a593Smuzhiyun 	if (ios->bus_width == MMC_BUS_WIDTH_4)
849*4882a593Smuzhiyun 		burstlen = 16;
850*4882a593Smuzhiyun 	else
851*4882a593Smuzhiyun 		burstlen = 4;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
854*4882a593Smuzhiyun 		host->burstlen = burstlen;
855*4882a593Smuzhiyun 		ret = mxcmci_setup_dma(mmc);
856*4882a593Smuzhiyun 		if (ret) {
857*4882a593Smuzhiyun 			dev_err(mmc_dev(host->mmc),
858*4882a593Smuzhiyun 				"failed to config DMA channel. Falling back to PIO\n");
859*4882a593Smuzhiyun 			dma_release_channel(host->dma);
860*4882a593Smuzhiyun 			host->do_dma = 0;
861*4882a593Smuzhiyun 			host->dma = NULL;
862*4882a593Smuzhiyun 		}
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (ios->bus_width == MMC_BUS_WIDTH_4)
866*4882a593Smuzhiyun 		host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
867*4882a593Smuzhiyun 	else
868*4882a593Smuzhiyun 		host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (host->power_mode != ios->power_mode) {
871*4882a593Smuzhiyun 		host->power_mode = ios->power_mode;
872*4882a593Smuzhiyun 		mxcmci_set_power(host, ios->vdd);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 		if (ios->power_mode == MMC_POWER_ON)
875*4882a593Smuzhiyun 			host->cmdat |= CMD_DAT_CONT_INIT;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (ios->clock) {
879*4882a593Smuzhiyun 		mxcmci_set_clk_rate(host, ios->clock);
880*4882a593Smuzhiyun 		mxcmci_writew(host, STR_STP_CLK_START_CLK, MMC_REG_STR_STP_CLK);
881*4882a593Smuzhiyun 	} else {
882*4882a593Smuzhiyun 		mxcmci_writew(host, STR_STP_CLK_STOP_CLK, MMC_REG_STR_STP_CLK);
883*4882a593Smuzhiyun 	}
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	host->clock = ios->clock;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
mxcmci_detect_irq(int irq,void * data)888*4882a593Smuzhiyun static irqreturn_t mxcmci_detect_irq(int irq, void *data)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	struct mmc_host *mmc = data;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	dev_dbg(mmc_dev(mmc), "%s\n", __func__);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	mmc_detect_change(mmc, msecs_to_jiffies(250));
895*4882a593Smuzhiyun 	return IRQ_HANDLED;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
mxcmci_get_ro(struct mmc_host * mmc)898*4882a593Smuzhiyun static int mxcmci_get_ro(struct mmc_host *mmc)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (host->pdata && host->pdata->get_ro)
903*4882a593Smuzhiyun 		return !!host->pdata->get_ro(mmc_dev(mmc));
904*4882a593Smuzhiyun 	/*
905*4882a593Smuzhiyun 	 * If board doesn't support read only detection (no mmc_gpio
906*4882a593Smuzhiyun 	 * context or gpio is invalid), then let the mmc core decide
907*4882a593Smuzhiyun 	 * what to do.
908*4882a593Smuzhiyun 	 */
909*4882a593Smuzhiyun 	return mmc_gpio_get_ro(mmc);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
mxcmci_enable_sdio_irq(struct mmc_host * mmc,int enable)912*4882a593Smuzhiyun static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
915*4882a593Smuzhiyun 	unsigned long flags;
916*4882a593Smuzhiyun 	u32 int_cntr;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
919*4882a593Smuzhiyun 	host->use_sdio = enable;
920*4882a593Smuzhiyun 	int_cntr = mxcmci_readl(host, MMC_REG_INT_CNTR);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (enable)
923*4882a593Smuzhiyun 		int_cntr |= INT_SDIO_IRQ_EN;
924*4882a593Smuzhiyun 	else
925*4882a593Smuzhiyun 		int_cntr &= ~INT_SDIO_IRQ_EN;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	mxcmci_writel(host, int_cntr, MMC_REG_INT_CNTR);
928*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
mxcmci_init_card(struct mmc_host * host,struct mmc_card * card)931*4882a593Smuzhiyun static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	struct mxcmci_host *mxcmci = mmc_priv(host);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/*
936*4882a593Smuzhiyun 	 * MX3 SoCs have a silicon bug which corrupts CRC calculation of
937*4882a593Smuzhiyun 	 * multi-block transfers when connected SDIO peripheral doesn't
938*4882a593Smuzhiyun 	 * drive the BUSY line as required by the specs.
939*4882a593Smuzhiyun 	 * One way to prevent this is to only allow 1-bit transfers.
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	if (is_imx31_mmc(mxcmci) && card->type == MMC_TYPE_SDIO)
943*4882a593Smuzhiyun 		host->caps &= ~MMC_CAP_4_BIT_DATA;
944*4882a593Smuzhiyun 	else
945*4882a593Smuzhiyun 		host->caps |= MMC_CAP_4_BIT_DATA;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
filter(struct dma_chan * chan,void * param)948*4882a593Smuzhiyun static bool filter(struct dma_chan *chan, void *param)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	struct mxcmci_host *host = param;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (!imx_dma_is_general_purpose(chan))
953*4882a593Smuzhiyun 		return false;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	chan->private = &host->dma_data;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return true;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
mxcmci_watchdog(struct timer_list * t)960*4882a593Smuzhiyun static void mxcmci_watchdog(struct timer_list *t)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct mxcmci_host *host = from_timer(host, t, watchdog);
963*4882a593Smuzhiyun 	struct mmc_request *req = host->req;
964*4882a593Smuzhiyun 	unsigned int stat = mxcmci_readl(host, MMC_REG_STATUS);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	if (host->dma_dir == DMA_FROM_DEVICE) {
967*4882a593Smuzhiyun 		dmaengine_terminate_all(host->dma);
968*4882a593Smuzhiyun 		dev_err(mmc_dev(host->mmc),
969*4882a593Smuzhiyun 			"%s: read time out (status = 0x%08x)\n",
970*4882a593Smuzhiyun 			__func__, stat);
971*4882a593Smuzhiyun 	} else {
972*4882a593Smuzhiyun 		dev_err(mmc_dev(host->mmc),
973*4882a593Smuzhiyun 			"%s: write time out (status = 0x%08x)\n",
974*4882a593Smuzhiyun 			__func__, stat);
975*4882a593Smuzhiyun 		mxcmci_softreset(host);
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	/* Mark transfer as erroneus and inform the upper layers */
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (host->data)
981*4882a593Smuzhiyun 		host->data->error = -ETIMEDOUT;
982*4882a593Smuzhiyun 	host->req = NULL;
983*4882a593Smuzhiyun 	host->cmd = NULL;
984*4882a593Smuzhiyun 	host->data = NULL;
985*4882a593Smuzhiyun 	mmc_request_done(host->mmc, req);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun static const struct mmc_host_ops mxcmci_ops = {
989*4882a593Smuzhiyun 	.request		= mxcmci_request,
990*4882a593Smuzhiyun 	.set_ios		= mxcmci_set_ios,
991*4882a593Smuzhiyun 	.get_ro			= mxcmci_get_ro,
992*4882a593Smuzhiyun 	.enable_sdio_irq	= mxcmci_enable_sdio_irq,
993*4882a593Smuzhiyun 	.init_card		= mxcmci_init_card,
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun 
mxcmci_probe(struct platform_device * pdev)996*4882a593Smuzhiyun static int mxcmci_probe(struct platform_device *pdev)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct mmc_host *mmc;
999*4882a593Smuzhiyun 	struct mxcmci_host *host;
1000*4882a593Smuzhiyun 	struct resource *res;
1001*4882a593Smuzhiyun 	int ret = 0, irq;
1002*4882a593Smuzhiyun 	bool dat3_card_detect = false;
1003*4882a593Smuzhiyun 	dma_cap_mask_t mask;
1004*4882a593Smuzhiyun 	const struct of_device_id *of_id;
1005*4882a593Smuzhiyun 	struct imxmmc_platform_data *pdata = pdev->dev.platform_data;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	pr_info("i.MX/MPC512x SDHC driver\n");
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	of_id = of_match_device(mxcmci_of_match, &pdev->dev);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1012*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1013*4882a593Smuzhiyun 	if (irq < 0)
1014*4882a593Smuzhiyun 		return irq;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
1017*4882a593Smuzhiyun 	if (!mmc)
1018*4882a593Smuzhiyun 		return -ENOMEM;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	host = mmc_priv(mmc);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	host->base = devm_ioremap_resource(&pdev->dev, res);
1023*4882a593Smuzhiyun 	if (IS_ERR(host->base)) {
1024*4882a593Smuzhiyun 		ret = PTR_ERR(host->base);
1025*4882a593Smuzhiyun 		goto out_free;
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	host->phys_base = res->start;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	ret = mmc_of_parse(mmc);
1031*4882a593Smuzhiyun 	if (ret)
1032*4882a593Smuzhiyun 		goto out_free;
1033*4882a593Smuzhiyun 	mmc->ops = &mxcmci_ops;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* For devicetree parsing, the bus width is read from devicetree */
1036*4882a593Smuzhiyun 	if (pdata)
1037*4882a593Smuzhiyun 		mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
1038*4882a593Smuzhiyun 	else
1039*4882a593Smuzhiyun 		mmc->caps |= MMC_CAP_SDIO_IRQ;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* MMC core transfer sizes tunable parameters */
1042*4882a593Smuzhiyun 	mmc->max_blk_size = 2048;
1043*4882a593Smuzhiyun 	mmc->max_blk_count = 65535;
1044*4882a593Smuzhiyun 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1045*4882a593Smuzhiyun 	mmc->max_seg_size = mmc->max_req_size;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (of_id) {
1048*4882a593Smuzhiyun 		const struct platform_device_id *id_entry = of_id->data;
1049*4882a593Smuzhiyun 		host->devtype = id_entry->driver_data;
1050*4882a593Smuzhiyun 	} else {
1051*4882a593Smuzhiyun 		host->devtype = pdev->id_entry->driver_data;
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* adjust max_segs after devtype detection */
1055*4882a593Smuzhiyun 	if (!is_mpc512x_mmc(host))
1056*4882a593Smuzhiyun 		mmc->max_segs = 64;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	host->mmc = mmc;
1059*4882a593Smuzhiyun 	host->pdata = pdata;
1060*4882a593Smuzhiyun 	spin_lock_init(&host->lock);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (pdata)
1063*4882a593Smuzhiyun 		dat3_card_detect = pdata->dat3_card_detect;
1064*4882a593Smuzhiyun 	else if (mmc_card_is_removable(mmc)
1065*4882a593Smuzhiyun 			&& !of_property_read_bool(pdev->dev.of_node, "cd-gpios"))
1066*4882a593Smuzhiyun 		dat3_card_detect = true;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	ret = mmc_regulator_get_supply(mmc);
1069*4882a593Smuzhiyun 	if (ret)
1070*4882a593Smuzhiyun 		goto out_free;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	if (!mmc->ocr_avail) {
1073*4882a593Smuzhiyun 		if (pdata && pdata->ocr_avail)
1074*4882a593Smuzhiyun 			mmc->ocr_avail = pdata->ocr_avail;
1075*4882a593Smuzhiyun 		else
1076*4882a593Smuzhiyun 			mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (dat3_card_detect)
1080*4882a593Smuzhiyun 		host->default_irq_mask =
1081*4882a593Smuzhiyun 			INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
1082*4882a593Smuzhiyun 	else
1083*4882a593Smuzhiyun 		host->default_irq_mask = 0;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	host->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1086*4882a593Smuzhiyun 	if (IS_ERR(host->clk_ipg)) {
1087*4882a593Smuzhiyun 		ret = PTR_ERR(host->clk_ipg);
1088*4882a593Smuzhiyun 		goto out_free;
1089*4882a593Smuzhiyun 	}
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	host->clk_per = devm_clk_get(&pdev->dev, "per");
1092*4882a593Smuzhiyun 	if (IS_ERR(host->clk_per)) {
1093*4882a593Smuzhiyun 		ret = PTR_ERR(host->clk_per);
1094*4882a593Smuzhiyun 		goto out_free;
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	ret = clk_prepare_enable(host->clk_per);
1098*4882a593Smuzhiyun 	if (ret)
1099*4882a593Smuzhiyun 		goto out_free;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	ret = clk_prepare_enable(host->clk_ipg);
1102*4882a593Smuzhiyun 	if (ret)
1103*4882a593Smuzhiyun 		goto out_clk_per_put;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	mxcmci_softreset(host);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	host->rev_no = mxcmci_readw(host, MMC_REG_REV_NO);
1108*4882a593Smuzhiyun 	if (host->rev_no != 0x400) {
1109*4882a593Smuzhiyun 		ret = -ENODEV;
1110*4882a593Smuzhiyun 		dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
1111*4882a593Smuzhiyun 			host->rev_no);
1112*4882a593Smuzhiyun 		goto out_clk_put;
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	mmc->f_min = clk_get_rate(host->clk_per) >> 16;
1116*4882a593Smuzhiyun 	mmc->f_max = clk_get_rate(host->clk_per) >> 1;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	/* recommended in data sheet */
1119*4882a593Smuzhiyun 	mxcmci_writew(host, 0x2db4, MMC_REG_READ_TO);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	mxcmci_writel(host, host->default_irq_mask, MMC_REG_INT_CNTR);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (!host->pdata) {
1124*4882a593Smuzhiyun 		host->dma = dma_request_chan(&pdev->dev, "rx-tx");
1125*4882a593Smuzhiyun 		if (IS_ERR(host->dma)) {
1126*4882a593Smuzhiyun 			if (PTR_ERR(host->dma) == -EPROBE_DEFER) {
1127*4882a593Smuzhiyun 				ret = -EPROBE_DEFER;
1128*4882a593Smuzhiyun 				goto out_clk_put;
1129*4882a593Smuzhiyun 			}
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 			/* Ignore errors to fall back to PIO mode */
1132*4882a593Smuzhiyun 			host->dma = NULL;
1133*4882a593Smuzhiyun 		}
1134*4882a593Smuzhiyun 	} else {
1135*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1136*4882a593Smuzhiyun 		if (res) {
1137*4882a593Smuzhiyun 			host->dmareq = res->start;
1138*4882a593Smuzhiyun 			host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
1139*4882a593Smuzhiyun 			host->dma_data.priority = DMA_PRIO_LOW;
1140*4882a593Smuzhiyun 			host->dma_data.dma_request = host->dmareq;
1141*4882a593Smuzhiyun 			dma_cap_zero(mask);
1142*4882a593Smuzhiyun 			dma_cap_set(DMA_SLAVE, mask);
1143*4882a593Smuzhiyun 			host->dma = dma_request_channel(mask, filter, host);
1144*4882a593Smuzhiyun 		}
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 	if (host->dma)
1147*4882a593Smuzhiyun 		mmc->max_seg_size = dma_get_max_seg_size(
1148*4882a593Smuzhiyun 				host->dma->device->dev);
1149*4882a593Smuzhiyun 	else
1150*4882a593Smuzhiyun 		dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	INIT_WORK(&host->datawork, mxcmci_datawork);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, mxcmci_irq, 0,
1155*4882a593Smuzhiyun 			       dev_name(&pdev->dev), host);
1156*4882a593Smuzhiyun 	if (ret)
1157*4882a593Smuzhiyun 		goto out_free_dma;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	platform_set_drvdata(pdev, mmc);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	if (host->pdata && host->pdata->init) {
1162*4882a593Smuzhiyun 		ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
1163*4882a593Smuzhiyun 				host->mmc);
1164*4882a593Smuzhiyun 		if (ret)
1165*4882a593Smuzhiyun 			goto out_free_dma;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	timer_setup(&host->watchdog, mxcmci_watchdog, 0);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	mmc_add_host(mmc);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	return 0;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun out_free_dma:
1175*4882a593Smuzhiyun 	if (host->dma)
1176*4882a593Smuzhiyun 		dma_release_channel(host->dma);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun out_clk_put:
1179*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_ipg);
1180*4882a593Smuzhiyun out_clk_per_put:
1181*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_per);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun out_free:
1184*4882a593Smuzhiyun 	mmc_free_host(mmc);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	return ret;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
mxcmci_remove(struct platform_device * pdev)1189*4882a593Smuzhiyun static int mxcmci_remove(struct platform_device *pdev)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct mmc_host *mmc = platform_get_drvdata(pdev);
1192*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	mmc_remove_host(mmc);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if (host->pdata && host->pdata->exit)
1197*4882a593Smuzhiyun 		host->pdata->exit(&pdev->dev, mmc);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (host->dma)
1200*4882a593Smuzhiyun 		dma_release_channel(host->dma);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_per);
1203*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_ipg);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	mmc_free_host(mmc);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return 0;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mxcmci_suspend(struct device * dev)1211*4882a593Smuzhiyun static int mxcmci_suspend(struct device *dev)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun 	struct mmc_host *mmc = dev_get_drvdata(dev);
1214*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_per);
1217*4882a593Smuzhiyun 	clk_disable_unprepare(host->clk_ipg);
1218*4882a593Smuzhiyun 	return 0;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
mxcmci_resume(struct device * dev)1221*4882a593Smuzhiyun static int mxcmci_resume(struct device *dev)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	struct mmc_host *mmc = dev_get_drvdata(dev);
1224*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc_priv(mmc);
1225*4882a593Smuzhiyun 	int ret;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	ret = clk_prepare_enable(host->clk_per);
1228*4882a593Smuzhiyun 	if (ret)
1229*4882a593Smuzhiyun 		return ret;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	ret = clk_prepare_enable(host->clk_ipg);
1232*4882a593Smuzhiyun 	if (ret)
1233*4882a593Smuzhiyun 		clk_disable_unprepare(host->clk_per);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return ret;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mxcmci_pm_ops, mxcmci_suspend, mxcmci_resume);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun static struct platform_driver mxcmci_driver = {
1242*4882a593Smuzhiyun 	.probe		= mxcmci_probe,
1243*4882a593Smuzhiyun 	.remove		= mxcmci_remove,
1244*4882a593Smuzhiyun 	.id_table	= mxcmci_devtype,
1245*4882a593Smuzhiyun 	.driver		= {
1246*4882a593Smuzhiyun 		.name		= DRIVER_NAME,
1247*4882a593Smuzhiyun 		.probe_type	= PROBE_PREFER_ASYNCHRONOUS,
1248*4882a593Smuzhiyun 		.pm	= &mxcmci_pm_ops,
1249*4882a593Smuzhiyun 		.of_match_table	= mxcmci_of_match,
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun module_platform_driver(mxcmci_driver);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
1256*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1257*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1258*4882a593Smuzhiyun MODULE_ALIAS("platform:mxc-mmc");
1259