xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/mvsdio.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2008 Marvell Semiconductors, All Rights Reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __MVSDIO_H
7*4882a593Smuzhiyun #define __MVSDIO_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Clock rates
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define MVSD_CLOCKRATE_MAX			50000000
14*4882a593Smuzhiyun #define MVSD_BASE_DIV_MAX			0x7ff
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Register offsets
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MVSD_SYS_ADDR_LOW			0x000
22*4882a593Smuzhiyun #define MVSD_SYS_ADDR_HI			0x004
23*4882a593Smuzhiyun #define MVSD_BLK_SIZE				0x008
24*4882a593Smuzhiyun #define MVSD_BLK_COUNT				0x00c
25*4882a593Smuzhiyun #define MVSD_ARG_LOW				0x010
26*4882a593Smuzhiyun #define MVSD_ARG_HI				0x014
27*4882a593Smuzhiyun #define MVSD_XFER_MODE				0x018
28*4882a593Smuzhiyun #define MVSD_CMD				0x01c
29*4882a593Smuzhiyun #define MVSD_RSP(i)				(0x020 + ((i)<<2))
30*4882a593Smuzhiyun #define MVSD_RSP0				0x020
31*4882a593Smuzhiyun #define MVSD_RSP1				0x024
32*4882a593Smuzhiyun #define MVSD_RSP2				0x028
33*4882a593Smuzhiyun #define MVSD_RSP3				0x02c
34*4882a593Smuzhiyun #define MVSD_RSP4				0x030
35*4882a593Smuzhiyun #define MVSD_RSP5				0x034
36*4882a593Smuzhiyun #define MVSD_RSP6				0x038
37*4882a593Smuzhiyun #define MVSD_RSP7				0x03c
38*4882a593Smuzhiyun #define MVSD_FIFO				0x040
39*4882a593Smuzhiyun #define MVSD_RSP_CRC7				0x044
40*4882a593Smuzhiyun #define MVSD_HW_STATE				0x048
41*4882a593Smuzhiyun #define MVSD_HOST_CTRL				0x050
42*4882a593Smuzhiyun #define MVSD_BLK_GAP_CTRL			0x054
43*4882a593Smuzhiyun #define MVSD_CLK_CTRL				0x058
44*4882a593Smuzhiyun #define MVSD_SW_RESET				0x05c
45*4882a593Smuzhiyun #define MVSD_NOR_INTR_STATUS			0x060
46*4882a593Smuzhiyun #define MVSD_ERR_INTR_STATUS			0x064
47*4882a593Smuzhiyun #define MVSD_NOR_STATUS_EN			0x068
48*4882a593Smuzhiyun #define MVSD_ERR_STATUS_EN			0x06c
49*4882a593Smuzhiyun #define MVSD_NOR_INTR_EN			0x070
50*4882a593Smuzhiyun #define MVSD_ERR_INTR_EN			0x074
51*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_STATUS		0x078
52*4882a593Smuzhiyun #define MVSD_CURR_BYTE_LEFT			0x07c
53*4882a593Smuzhiyun #define MVSD_CURR_BLK_LEFT			0x080
54*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ARG_LOW			0x084
55*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ARG_HI			0x088
56*4882a593Smuzhiyun #define MVSD_AUTOCMD12_CMD			0x08c
57*4882a593Smuzhiyun #define MVSD_AUTO_RSP(i)			(0x090 + ((i)<<2))
58*4882a593Smuzhiyun #define MVSD_AUTO_RSP0				0x090
59*4882a593Smuzhiyun #define MVSD_AUTO_RSP1				0x094
60*4882a593Smuzhiyun #define MVSD_AUTO_RSP2				0x098
61*4882a593Smuzhiyun #define MVSD_CLK_DIV				0x128
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MVSD_WINDOW_CTRL(i)			(0x108 + ((i) << 3))
64*4882a593Smuzhiyun #define MVSD_WINDOW_BASE(i)			(0x10c + ((i) << 3))
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun  * MVSD_CMD
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define MVSD_CMD_RSP_NONE			(0 << 0)
72*4882a593Smuzhiyun #define MVSD_CMD_RSP_136			(1 << 0)
73*4882a593Smuzhiyun #define MVSD_CMD_RSP_48				(2 << 0)
74*4882a593Smuzhiyun #define MVSD_CMD_RSP_48BUSY			(3 << 0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define MVSD_CMD_CHECK_DATACRC16		(1 << 2)
77*4882a593Smuzhiyun #define MVSD_CMD_CHECK_CMDCRC			(1 << 3)
78*4882a593Smuzhiyun #define MVSD_CMD_INDX_CHECK			(1 << 4)
79*4882a593Smuzhiyun #define MVSD_CMD_DATA_PRESENT			(1 << 5)
80*4882a593Smuzhiyun #define MVSD_UNEXPECTED_RESP			(1 << 7)
81*4882a593Smuzhiyun #define MVSD_CMD_INDEX(x)			((x) << 8)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun  * MVSD_AUTOCMD12_CMD
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define MVSD_AUTOCMD12_BUSY			(1 << 0)
89*4882a593Smuzhiyun #define MVSD_AUTOCMD12_INDX_CHECK		(1 << 1)
90*4882a593Smuzhiyun #define MVSD_AUTOCMD12_INDEX(x)			((x) << 8)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * MVSD_XFER_MODE
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define MVSD_XFER_MODE_WR_DATA_START		(1 << 0)
97*4882a593Smuzhiyun #define MVSD_XFER_MODE_HW_WR_DATA_EN		(1 << 1)
98*4882a593Smuzhiyun #define MVSD_XFER_MODE_AUTO_CMD12		(1 << 2)
99*4882a593Smuzhiyun #define MVSD_XFER_MODE_INT_CHK_EN		(1 << 3)
100*4882a593Smuzhiyun #define MVSD_XFER_MODE_TO_HOST			(1 << 4)
101*4882a593Smuzhiyun #define MVSD_XFER_MODE_STOP_CLK			(1 << 5)
102*4882a593Smuzhiyun #define MVSD_XFER_MODE_PIO			(1 << 6)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun  * MVSD_HOST_CTRL
107*4882a593Smuzhiyun  */
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define MVSD_HOST_CTRL_PUSH_PULL_EN 		(1 << 0)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MVSD_HOST_CTRL_CARD_TYPE_MEM_ONLY 	(0 << 1)
112*4882a593Smuzhiyun #define MVSD_HOST_CTRL_CARD_TYPE_IO_ONLY 	(1 << 1)
113*4882a593Smuzhiyun #define MVSD_HOST_CTRL_CARD_TYPE_IO_MEM_COMBO 	(2 << 1)
114*4882a593Smuzhiyun #define MVSD_HOST_CTRL_CARD_TYPE_IO_MMC 	(3 << 1)
115*4882a593Smuzhiyun #define MVSD_HOST_CTRL_CARD_TYPE_MASK	 	(3 << 1)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MVSD_HOST_CTRL_BIG_ENDIAN 		(1 << 3)
118*4882a593Smuzhiyun #define MVSD_HOST_CTRL_LSB_FIRST 		(1 << 4)
119*4882a593Smuzhiyun #define MVSD_HOST_CTRL_DATA_WIDTH_4_BITS 	(1 << 9)
120*4882a593Smuzhiyun #define MVSD_HOST_CTRL_HI_SPEED_EN 		(1 << 10)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define MVSD_HOST_CTRL_TMOUT_MAX 		0xf
123*4882a593Smuzhiyun #define MVSD_HOST_CTRL_TMOUT_MASK 		(0xf << 11)
124*4882a593Smuzhiyun #define MVSD_HOST_CTRL_TMOUT(x) 		((x) << 11)
125*4882a593Smuzhiyun #define MVSD_HOST_CTRL_TMOUT_EN 		(1 << 15)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * MVSD_SW_RESET
130*4882a593Smuzhiyun  */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MVSD_SW_RESET_NOW			(1 << 8)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /*
136*4882a593Smuzhiyun  * Normal interrupt status bits
137*4882a593Smuzhiyun  */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define MVSD_NOR_CMD_DONE			(1 << 0)
140*4882a593Smuzhiyun #define MVSD_NOR_XFER_DONE			(1 << 1)
141*4882a593Smuzhiyun #define MVSD_NOR_BLK_GAP_EVT			(1 << 2)
142*4882a593Smuzhiyun #define MVSD_NOR_DMA_DONE			(1 << 3)
143*4882a593Smuzhiyun #define MVSD_NOR_TX_AVAIL			(1 << 4)
144*4882a593Smuzhiyun #define MVSD_NOR_RX_READY			(1 << 5)
145*4882a593Smuzhiyun #define MVSD_NOR_CARD_INT			(1 << 8)
146*4882a593Smuzhiyun #define MVSD_NOR_READ_WAIT_ON			(1 << 9)
147*4882a593Smuzhiyun #define MVSD_NOR_RX_FIFO_8W			(1 << 10)
148*4882a593Smuzhiyun #define MVSD_NOR_TX_FIFO_8W			(1 << 11)
149*4882a593Smuzhiyun #define MVSD_NOR_SUSPEND_ON			(1 << 12)
150*4882a593Smuzhiyun #define MVSD_NOR_AUTOCMD12_DONE			(1 << 13)
151*4882a593Smuzhiyun #define MVSD_NOR_UNEXP_RSP			(1 << 14)
152*4882a593Smuzhiyun #define MVSD_NOR_ERROR				(1 << 15)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * Error status bits
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define MVSD_ERR_CMD_TIMEOUT			(1 << 0)
160*4882a593Smuzhiyun #define MVSD_ERR_CMD_CRC			(1 << 1)
161*4882a593Smuzhiyun #define MVSD_ERR_CMD_ENDBIT			(1 << 2)
162*4882a593Smuzhiyun #define MVSD_ERR_CMD_INDEX			(1 << 3)
163*4882a593Smuzhiyun #define MVSD_ERR_DATA_TIMEOUT			(1 << 4)
164*4882a593Smuzhiyun #define MVSD_ERR_DATA_CRC			(1 << 5)
165*4882a593Smuzhiyun #define MVSD_ERR_DATA_ENDBIT			(1 << 6)
166*4882a593Smuzhiyun #define MVSD_ERR_AUTOCMD12			(1 << 8)
167*4882a593Smuzhiyun #define MVSD_ERR_CMD_STARTBIT			(1 << 9)
168*4882a593Smuzhiyun #define MVSD_ERR_XFER_SIZE			(1 << 10)
169*4882a593Smuzhiyun #define MVSD_ERR_RESP_T_BIT			(1 << 11)
170*4882a593Smuzhiyun #define MVSD_ERR_CRC_ENDBIT			(1 << 12)
171*4882a593Smuzhiyun #define MVSD_ERR_CRC_STARTBIT			(1 << 13)
172*4882a593Smuzhiyun #define MVSD_ERR_CRC_STATUS			(1 << 14)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * CMD12 error status bits
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_NOTEXE		(1 << 0)
180*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_TIMEOUT		(1 << 1)
181*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_CRC			(1 << 2)
182*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_ENDBIT		(1 << 3)
183*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_INDEX		(1 << 4)
184*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_RESP_T_BIT		(1 << 5)
185*4882a593Smuzhiyun #define MVSD_AUTOCMD12_ERR_RESP_STARTBIT	(1 << 6)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #endif
188