1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MOXA ART MMC host driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014 Jonas Jensen
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Jonas Jensen <jonas.jensen@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on code from
9*4882a593Smuzhiyun * Moxa Technologies Co., Ltd. <www.moxa.com>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
12*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
13*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/blkdev.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/dmaengine.h>
25*4882a593Smuzhiyun #include <linux/mmc/host.h>
26*4882a593Smuzhiyun #include <linux/mmc/sd.h>
27*4882a593Smuzhiyun #include <linux/sched.h>
28*4882a593Smuzhiyun #include <linux/io.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_irq.h>
31*4882a593Smuzhiyun #include <linux/clk.h>
32*4882a593Smuzhiyun #include <linux/bitops.h>
33*4882a593Smuzhiyun #include <linux/of_dma.h>
34*4882a593Smuzhiyun #include <linux/spinlock.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define REG_COMMAND 0
37*4882a593Smuzhiyun #define REG_ARGUMENT 4
38*4882a593Smuzhiyun #define REG_RESPONSE0 8
39*4882a593Smuzhiyun #define REG_RESPONSE1 12
40*4882a593Smuzhiyun #define REG_RESPONSE2 16
41*4882a593Smuzhiyun #define REG_RESPONSE3 20
42*4882a593Smuzhiyun #define REG_RESPONSE_COMMAND 24
43*4882a593Smuzhiyun #define REG_DATA_CONTROL 28
44*4882a593Smuzhiyun #define REG_DATA_TIMER 32
45*4882a593Smuzhiyun #define REG_DATA_LENGTH 36
46*4882a593Smuzhiyun #define REG_STATUS 40
47*4882a593Smuzhiyun #define REG_CLEAR 44
48*4882a593Smuzhiyun #define REG_INTERRUPT_MASK 48
49*4882a593Smuzhiyun #define REG_POWER_CONTROL 52
50*4882a593Smuzhiyun #define REG_CLOCK_CONTROL 56
51*4882a593Smuzhiyun #define REG_BUS_WIDTH 60
52*4882a593Smuzhiyun #define REG_DATA_WINDOW 64
53*4882a593Smuzhiyun #define REG_FEATURE 68
54*4882a593Smuzhiyun #define REG_REVISION 72
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* REG_COMMAND */
57*4882a593Smuzhiyun #define CMD_SDC_RESET BIT(10)
58*4882a593Smuzhiyun #define CMD_EN BIT(9)
59*4882a593Smuzhiyun #define CMD_APP_CMD BIT(8)
60*4882a593Smuzhiyun #define CMD_LONG_RSP BIT(7)
61*4882a593Smuzhiyun #define CMD_NEED_RSP BIT(6)
62*4882a593Smuzhiyun #define CMD_IDX_MASK 0x3f
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* REG_RESPONSE_COMMAND */
65*4882a593Smuzhiyun #define RSP_CMD_APP BIT(6)
66*4882a593Smuzhiyun #define RSP_CMD_IDX_MASK 0x3f
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* REG_DATA_CONTROL */
69*4882a593Smuzhiyun #define DCR_DATA_FIFO_RESET BIT(8)
70*4882a593Smuzhiyun #define DCR_DATA_THRES BIT(7)
71*4882a593Smuzhiyun #define DCR_DATA_EN BIT(6)
72*4882a593Smuzhiyun #define DCR_DMA_EN BIT(5)
73*4882a593Smuzhiyun #define DCR_DATA_WRITE BIT(4)
74*4882a593Smuzhiyun #define DCR_BLK_SIZE 0x0f
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* REG_DATA_LENGTH */
77*4882a593Smuzhiyun #define DATA_LEN_MASK 0xffffff
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* REG_STATUS */
80*4882a593Smuzhiyun #define WRITE_PROT BIT(12)
81*4882a593Smuzhiyun #define CARD_DETECT BIT(11)
82*4882a593Smuzhiyun /* 1-10 below can be sent to either registers, interrupt or clear. */
83*4882a593Smuzhiyun #define CARD_CHANGE BIT(10)
84*4882a593Smuzhiyun #define FIFO_ORUN BIT(9)
85*4882a593Smuzhiyun #define FIFO_URUN BIT(8)
86*4882a593Smuzhiyun #define DATA_END BIT(7)
87*4882a593Smuzhiyun #define CMD_SENT BIT(6)
88*4882a593Smuzhiyun #define DATA_CRC_OK BIT(5)
89*4882a593Smuzhiyun #define RSP_CRC_OK BIT(4)
90*4882a593Smuzhiyun #define DATA_TIMEOUT BIT(3)
91*4882a593Smuzhiyun #define RSP_TIMEOUT BIT(2)
92*4882a593Smuzhiyun #define DATA_CRC_FAIL BIT(1)
93*4882a593Smuzhiyun #define RSP_CRC_FAIL BIT(0)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define MASK_RSP (RSP_TIMEOUT | RSP_CRC_FAIL | \
96*4882a593Smuzhiyun RSP_CRC_OK | CARD_DETECT | CMD_SENT)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define MASK_DATA (DATA_CRC_OK | DATA_END | \
99*4882a593Smuzhiyun DATA_CRC_FAIL | DATA_TIMEOUT)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define MASK_INTR_PIO (FIFO_URUN | FIFO_ORUN | CARD_CHANGE)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* REG_POWER_CONTROL */
104*4882a593Smuzhiyun #define SD_POWER_ON BIT(4)
105*4882a593Smuzhiyun #define SD_POWER_MASK 0x0f
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* REG_CLOCK_CONTROL */
108*4882a593Smuzhiyun #define CLK_HISPD BIT(9)
109*4882a593Smuzhiyun #define CLK_OFF BIT(8)
110*4882a593Smuzhiyun #define CLK_SD BIT(7)
111*4882a593Smuzhiyun #define CLK_DIV_MASK 0x7f
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* REG_BUS_WIDTH */
114*4882a593Smuzhiyun #define BUS_WIDTH_4_SUPPORT BIT(3)
115*4882a593Smuzhiyun #define BUS_WIDTH_4 BIT(2)
116*4882a593Smuzhiyun #define BUS_WIDTH_1 BIT(0)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define MMC_VDD_360 23
119*4882a593Smuzhiyun #define MIN_POWER (MMC_VDD_360 - SD_POWER_MASK)
120*4882a593Smuzhiyun #define MAX_RETRIES 500000
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct moxart_host {
123*4882a593Smuzhiyun spinlock_t lock;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun void __iomem *base;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun phys_addr_t reg_phys;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct dma_chan *dma_chan_tx;
130*4882a593Smuzhiyun struct dma_chan *dma_chan_rx;
131*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx_desc;
132*4882a593Smuzhiyun struct mmc_host *mmc;
133*4882a593Smuzhiyun struct mmc_request *mrq;
134*4882a593Smuzhiyun struct scatterlist *cur_sg;
135*4882a593Smuzhiyun struct completion dma_complete;
136*4882a593Smuzhiyun struct completion pio_complete;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun u32 num_sg;
139*4882a593Smuzhiyun u32 data_remain;
140*4882a593Smuzhiyun u32 data_len;
141*4882a593Smuzhiyun u32 fifo_width;
142*4882a593Smuzhiyun u32 timeout;
143*4882a593Smuzhiyun u32 rate;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun long sysclk;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun bool have_dma;
148*4882a593Smuzhiyun bool is_removed;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
moxart_init_sg(struct moxart_host * host,struct mmc_data * data)151*4882a593Smuzhiyun static inline void moxart_init_sg(struct moxart_host *host,
152*4882a593Smuzhiyun struct mmc_data *data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun host->cur_sg = data->sg;
155*4882a593Smuzhiyun host->num_sg = data->sg_len;
156*4882a593Smuzhiyun host->data_remain = host->cur_sg->length;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (host->data_remain > host->data_len)
159*4882a593Smuzhiyun host->data_remain = host->data_len;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
moxart_next_sg(struct moxart_host * host)162*4882a593Smuzhiyun static inline int moxart_next_sg(struct moxart_host *host)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun int remain;
165*4882a593Smuzhiyun struct mmc_data *data = host->mrq->cmd->data;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun host->cur_sg++;
168*4882a593Smuzhiyun host->num_sg--;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (host->num_sg > 0) {
171*4882a593Smuzhiyun host->data_remain = host->cur_sg->length;
172*4882a593Smuzhiyun remain = host->data_len - data->bytes_xfered;
173*4882a593Smuzhiyun if (remain > 0 && remain < host->data_remain)
174*4882a593Smuzhiyun host->data_remain = remain;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return host->num_sg;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
moxart_wait_for_status(struct moxart_host * host,u32 mask,u32 * status)180*4882a593Smuzhiyun static int moxart_wait_for_status(struct moxart_host *host,
181*4882a593Smuzhiyun u32 mask, u32 *status)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun int ret = -ETIMEDOUT;
184*4882a593Smuzhiyun u32 i;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun for (i = 0; i < MAX_RETRIES; i++) {
187*4882a593Smuzhiyun *status = readl(host->base + REG_STATUS);
188*4882a593Smuzhiyun if (!(*status & mask)) {
189*4882a593Smuzhiyun udelay(5);
190*4882a593Smuzhiyun continue;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun writel(*status & mask, host->base + REG_CLEAR);
193*4882a593Smuzhiyun ret = 0;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (ret)
198*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "timed out waiting for status\n");
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun
moxart_send_command(struct moxart_host * host,struct mmc_command * cmd)204*4882a593Smuzhiyun static void moxart_send_command(struct moxart_host *host,
205*4882a593Smuzhiyun struct mmc_command *cmd)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 status, cmdctrl;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun writel(RSP_TIMEOUT | RSP_CRC_OK |
210*4882a593Smuzhiyun RSP_CRC_FAIL | CMD_SENT, host->base + REG_CLEAR);
211*4882a593Smuzhiyun writel(cmd->arg, host->base + REG_ARGUMENT);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun cmdctrl = cmd->opcode & CMD_IDX_MASK;
214*4882a593Smuzhiyun if (cmdctrl == SD_APP_SET_BUS_WIDTH || cmdctrl == SD_APP_OP_COND ||
215*4882a593Smuzhiyun cmdctrl == SD_APP_SEND_SCR || cmdctrl == SD_APP_SD_STATUS ||
216*4882a593Smuzhiyun cmdctrl == SD_APP_SEND_NUM_WR_BLKS)
217*4882a593Smuzhiyun cmdctrl |= CMD_APP_CMD;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_PRESENT)
220*4882a593Smuzhiyun cmdctrl |= CMD_NEED_RSP;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136)
223*4882a593Smuzhiyun cmdctrl |= CMD_LONG_RSP;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun writel(cmdctrl | CMD_EN, host->base + REG_COMMAND);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (moxart_wait_for_status(host, MASK_RSP, &status) == -ETIMEDOUT)
228*4882a593Smuzhiyun cmd->error = -ETIMEDOUT;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (status & RSP_TIMEOUT) {
231*4882a593Smuzhiyun cmd->error = -ETIMEDOUT;
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun if (status & RSP_CRC_FAIL) {
235*4882a593Smuzhiyun cmd->error = -EIO;
236*4882a593Smuzhiyun return;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun if (status & RSP_CRC_OK) {
239*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
240*4882a593Smuzhiyun cmd->resp[3] = readl(host->base + REG_RESPONSE0);
241*4882a593Smuzhiyun cmd->resp[2] = readl(host->base + REG_RESPONSE1);
242*4882a593Smuzhiyun cmd->resp[1] = readl(host->base + REG_RESPONSE2);
243*4882a593Smuzhiyun cmd->resp[0] = readl(host->base + REG_RESPONSE3);
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun cmd->resp[0] = readl(host->base + REG_RESPONSE0);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
moxart_dma_complete(void * param)250*4882a593Smuzhiyun static void moxart_dma_complete(void *param)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct moxart_host *host = param;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun complete(&host->dma_complete);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
moxart_transfer_dma(struct mmc_data * data,struct moxart_host * host)257*4882a593Smuzhiyun static void moxart_transfer_dma(struct mmc_data *data, struct moxart_host *host)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun u32 len, dir_slave;
260*4882a593Smuzhiyun long dma_time;
261*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc = NULL;
262*4882a593Smuzhiyun struct dma_chan *dma_chan;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (host->data_len == data->bytes_xfered)
265*4882a593Smuzhiyun return;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
268*4882a593Smuzhiyun dma_chan = host->dma_chan_tx;
269*4882a593Smuzhiyun dir_slave = DMA_MEM_TO_DEV;
270*4882a593Smuzhiyun } else {
271*4882a593Smuzhiyun dma_chan = host->dma_chan_rx;
272*4882a593Smuzhiyun dir_slave = DMA_DEV_TO_MEM;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun len = dma_map_sg(dma_chan->device->dev, data->sg,
276*4882a593Smuzhiyun data->sg_len, mmc_get_dma_dir(data));
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (len > 0) {
279*4882a593Smuzhiyun desc = dmaengine_prep_slave_sg(dma_chan, data->sg,
280*4882a593Smuzhiyun len, dir_slave,
281*4882a593Smuzhiyun DMA_PREP_INTERRUPT |
282*4882a593Smuzhiyun DMA_CTRL_ACK);
283*4882a593Smuzhiyun } else {
284*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "dma_map_sg returned zero length\n");
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (desc) {
288*4882a593Smuzhiyun host->tx_desc = desc;
289*4882a593Smuzhiyun desc->callback = moxart_dma_complete;
290*4882a593Smuzhiyun desc->callback_param = host;
291*4882a593Smuzhiyun dmaengine_submit(desc);
292*4882a593Smuzhiyun dma_async_issue_pending(dma_chan);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun data->bytes_xfered += host->data_remain;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun dma_time = wait_for_completion_interruptible_timeout(
298*4882a593Smuzhiyun &host->dma_complete, host->timeout);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun dma_unmap_sg(dma_chan->device->dev,
301*4882a593Smuzhiyun data->sg, data->sg_len,
302*4882a593Smuzhiyun mmc_get_dma_dir(data));
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun
moxart_transfer_pio(struct moxart_host * host)306*4882a593Smuzhiyun static void moxart_transfer_pio(struct moxart_host *host)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct mmc_data *data = host->mrq->cmd->data;
309*4882a593Smuzhiyun u32 *sgp, len = 0, remain, status;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (host->data_len == data->bytes_xfered)
312*4882a593Smuzhiyun return;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun sgp = sg_virt(host->cur_sg);
315*4882a593Smuzhiyun remain = host->data_remain;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE) {
318*4882a593Smuzhiyun while (remain > 0) {
319*4882a593Smuzhiyun if (moxart_wait_for_status(host, FIFO_URUN, &status)
320*4882a593Smuzhiyun == -ETIMEDOUT) {
321*4882a593Smuzhiyun data->error = -ETIMEDOUT;
322*4882a593Smuzhiyun complete(&host->pio_complete);
323*4882a593Smuzhiyun return;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun for (len = 0; len < remain && len < host->fifo_width;) {
326*4882a593Smuzhiyun iowrite32(*sgp, host->base + REG_DATA_WINDOW);
327*4882a593Smuzhiyun sgp++;
328*4882a593Smuzhiyun len += 4;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun remain -= len;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun while (remain > 0) {
335*4882a593Smuzhiyun if (moxart_wait_for_status(host, FIFO_ORUN, &status)
336*4882a593Smuzhiyun == -ETIMEDOUT) {
337*4882a593Smuzhiyun data->error = -ETIMEDOUT;
338*4882a593Smuzhiyun complete(&host->pio_complete);
339*4882a593Smuzhiyun return;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun for (len = 0; len < remain && len < host->fifo_width;) {
342*4882a593Smuzhiyun /* SCR data must be read in big endian. */
343*4882a593Smuzhiyun if (data->mrq->cmd->opcode == SD_APP_SEND_SCR)
344*4882a593Smuzhiyun *sgp = ioread32be(host->base +
345*4882a593Smuzhiyun REG_DATA_WINDOW);
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun *sgp = ioread32(host->base +
348*4882a593Smuzhiyun REG_DATA_WINDOW);
349*4882a593Smuzhiyun sgp++;
350*4882a593Smuzhiyun len += 4;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun remain -= len;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun data->bytes_xfered += host->data_remain - remain;
357*4882a593Smuzhiyun host->data_remain = remain;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (host->data_len != data->bytes_xfered)
360*4882a593Smuzhiyun moxart_next_sg(host);
361*4882a593Smuzhiyun else
362*4882a593Smuzhiyun complete(&host->pio_complete);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
moxart_prepare_data(struct moxart_host * host)365*4882a593Smuzhiyun static void moxart_prepare_data(struct moxart_host *host)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct mmc_data *data = host->mrq->cmd->data;
368*4882a593Smuzhiyun u32 datactrl;
369*4882a593Smuzhiyun int blksz_bits;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (!data)
372*4882a593Smuzhiyun return;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun host->data_len = data->blocks * data->blksz;
375*4882a593Smuzhiyun blksz_bits = ffs(data->blksz) - 1;
376*4882a593Smuzhiyun BUG_ON(1 << blksz_bits != data->blksz);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun moxart_init_sg(host, data);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun datactrl = DCR_DATA_EN | (blksz_bits & DCR_BLK_SIZE);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (data->flags & MMC_DATA_WRITE)
383*4882a593Smuzhiyun datactrl |= DCR_DATA_WRITE;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if ((host->data_len > host->fifo_width) && host->have_dma)
386*4882a593Smuzhiyun datactrl |= DCR_DMA_EN;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun writel(DCR_DATA_FIFO_RESET, host->base + REG_DATA_CONTROL);
389*4882a593Smuzhiyun writel(MASK_DATA | FIFO_URUN | FIFO_ORUN, host->base + REG_CLEAR);
390*4882a593Smuzhiyun writel(host->rate, host->base + REG_DATA_TIMER);
391*4882a593Smuzhiyun writel(host->data_len, host->base + REG_DATA_LENGTH);
392*4882a593Smuzhiyun writel(datactrl, host->base + REG_DATA_CONTROL);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
moxart_request(struct mmc_host * mmc,struct mmc_request * mrq)395*4882a593Smuzhiyun static void moxart_request(struct mmc_host *mmc, struct mmc_request *mrq)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct moxart_host *host = mmc_priv(mmc);
398*4882a593Smuzhiyun long pio_time;
399*4882a593Smuzhiyun unsigned long flags;
400*4882a593Smuzhiyun u32 status;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun init_completion(&host->dma_complete);
405*4882a593Smuzhiyun init_completion(&host->pio_complete);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun host->mrq = mrq;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (readl(host->base + REG_STATUS) & CARD_DETECT) {
410*4882a593Smuzhiyun mrq->cmd->error = -ETIMEDOUT;
411*4882a593Smuzhiyun goto request_done;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun moxart_prepare_data(host);
415*4882a593Smuzhiyun moxart_send_command(host, host->mrq->cmd);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (mrq->cmd->data) {
418*4882a593Smuzhiyun if ((host->data_len > host->fifo_width) && host->have_dma) {
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun writel(CARD_CHANGE, host->base + REG_INTERRUPT_MASK);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun moxart_transfer_dma(mrq->cmd->data, host);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
427*4882a593Smuzhiyun } else {
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun writel(MASK_INTR_PIO, host->base + REG_INTERRUPT_MASK);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* PIO transfers start from interrupt. */
434*4882a593Smuzhiyun pio_time = wait_for_completion_interruptible_timeout(
435*4882a593Smuzhiyun &host->pio_complete, host->timeout);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (host->is_removed) {
441*4882a593Smuzhiyun dev_err(mmc_dev(host->mmc), "card removed\n");
442*4882a593Smuzhiyun mrq->cmd->error = -ETIMEDOUT;
443*4882a593Smuzhiyun goto request_done;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (moxart_wait_for_status(host, MASK_DATA, &status)
447*4882a593Smuzhiyun == -ETIMEDOUT) {
448*4882a593Smuzhiyun mrq->cmd->data->error = -ETIMEDOUT;
449*4882a593Smuzhiyun goto request_done;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (status & DATA_CRC_FAIL)
453*4882a593Smuzhiyun mrq->cmd->data->error = -ETIMEDOUT;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (mrq->cmd->data->stop)
456*4882a593Smuzhiyun moxart_send_command(host, mrq->cmd->data->stop);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun request_done:
460*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
461*4882a593Smuzhiyun mmc_request_done(host->mmc, mrq);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
moxart_irq(int irq,void * devid)464*4882a593Smuzhiyun static irqreturn_t moxart_irq(int irq, void *devid)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct moxart_host *host = (struct moxart_host *)devid;
467*4882a593Smuzhiyun u32 status;
468*4882a593Smuzhiyun unsigned long flags;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun status = readl(host->base + REG_STATUS);
473*4882a593Smuzhiyun if (status & CARD_CHANGE) {
474*4882a593Smuzhiyun host->is_removed = status & CARD_DETECT;
475*4882a593Smuzhiyun if (host->is_removed && host->have_dma) {
476*4882a593Smuzhiyun dmaengine_terminate_all(host->dma_chan_tx);
477*4882a593Smuzhiyun dmaengine_terminate_all(host->dma_chan_rx);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun host->mrq = NULL;
480*4882a593Smuzhiyun writel(MASK_INTR_PIO, host->base + REG_CLEAR);
481*4882a593Smuzhiyun writel(CARD_CHANGE, host->base + REG_INTERRUPT_MASK);
482*4882a593Smuzhiyun mmc_detect_change(host->mmc, 0);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (status & (FIFO_ORUN | FIFO_URUN) && host->mrq)
485*4882a593Smuzhiyun moxart_transfer_pio(host);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return IRQ_HANDLED;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
moxart_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)492*4882a593Smuzhiyun static void moxart_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct moxart_host *host = mmc_priv(mmc);
495*4882a593Smuzhiyun unsigned long flags;
496*4882a593Smuzhiyun u8 power, div;
497*4882a593Smuzhiyun u32 ctrl;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun spin_lock_irqsave(&host->lock, flags);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (ios->clock) {
502*4882a593Smuzhiyun for (div = 0; div < CLK_DIV_MASK; ++div) {
503*4882a593Smuzhiyun if (ios->clock >= host->sysclk / (2 * (div + 1)))
504*4882a593Smuzhiyun break;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun ctrl = CLK_SD | div;
507*4882a593Smuzhiyun host->rate = host->sysclk / (2 * (div + 1));
508*4882a593Smuzhiyun if (host->rate > host->sysclk)
509*4882a593Smuzhiyun ctrl |= CLK_HISPD;
510*4882a593Smuzhiyun writel(ctrl, host->base + REG_CLOCK_CONTROL);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (ios->power_mode == MMC_POWER_OFF) {
514*4882a593Smuzhiyun writel(readl(host->base + REG_POWER_CONTROL) & ~SD_POWER_ON,
515*4882a593Smuzhiyun host->base + REG_POWER_CONTROL);
516*4882a593Smuzhiyun } else {
517*4882a593Smuzhiyun if (ios->vdd < MIN_POWER)
518*4882a593Smuzhiyun power = 0;
519*4882a593Smuzhiyun else
520*4882a593Smuzhiyun power = ios->vdd - MIN_POWER;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun writel(SD_POWER_ON | (u32) power,
523*4882a593Smuzhiyun host->base + REG_POWER_CONTROL);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun switch (ios->bus_width) {
527*4882a593Smuzhiyun case MMC_BUS_WIDTH_4:
528*4882a593Smuzhiyun writel(BUS_WIDTH_4, host->base + REG_BUS_WIDTH);
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun default:
531*4882a593Smuzhiyun writel(BUS_WIDTH_1, host->base + REG_BUS_WIDTH);
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun spin_unlock_irqrestore(&host->lock, flags);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun
moxart_get_ro(struct mmc_host * mmc)539*4882a593Smuzhiyun static int moxart_get_ro(struct mmc_host *mmc)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct moxart_host *host = mmc_priv(mmc);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return !!(readl(host->base + REG_STATUS) & WRITE_PROT);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun static const struct mmc_host_ops moxart_ops = {
547*4882a593Smuzhiyun .request = moxart_request,
548*4882a593Smuzhiyun .set_ios = moxart_set_ios,
549*4882a593Smuzhiyun .get_ro = moxart_get_ro,
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
moxart_probe(struct platform_device * pdev)552*4882a593Smuzhiyun static int moxart_probe(struct platform_device *pdev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct device *dev = &pdev->dev;
555*4882a593Smuzhiyun struct device_node *node = dev->of_node;
556*4882a593Smuzhiyun struct resource res_mmc;
557*4882a593Smuzhiyun struct mmc_host *mmc;
558*4882a593Smuzhiyun struct moxart_host *host = NULL;
559*4882a593Smuzhiyun struct dma_slave_config cfg;
560*4882a593Smuzhiyun struct clk *clk;
561*4882a593Smuzhiyun void __iomem *reg_mmc;
562*4882a593Smuzhiyun int irq, ret;
563*4882a593Smuzhiyun u32 i;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(struct moxart_host), dev);
566*4882a593Smuzhiyun if (!mmc) {
567*4882a593Smuzhiyun dev_err(dev, "mmc_alloc_host failed\n");
568*4882a593Smuzhiyun ret = -ENOMEM;
569*4882a593Smuzhiyun goto out_mmc;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ret = of_address_to_resource(node, 0, &res_mmc);
573*4882a593Smuzhiyun if (ret) {
574*4882a593Smuzhiyun dev_err(dev, "of_address_to_resource failed\n");
575*4882a593Smuzhiyun goto out_mmc;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun irq = irq_of_parse_and_map(node, 0);
579*4882a593Smuzhiyun if (irq <= 0) {
580*4882a593Smuzhiyun dev_err(dev, "irq_of_parse_and_map failed\n");
581*4882a593Smuzhiyun ret = -EINVAL;
582*4882a593Smuzhiyun goto out_mmc;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun clk = devm_clk_get(dev, NULL);
586*4882a593Smuzhiyun if (IS_ERR(clk)) {
587*4882a593Smuzhiyun ret = PTR_ERR(clk);
588*4882a593Smuzhiyun goto out_mmc;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun reg_mmc = devm_ioremap_resource(dev, &res_mmc);
592*4882a593Smuzhiyun if (IS_ERR(reg_mmc)) {
593*4882a593Smuzhiyun ret = PTR_ERR(reg_mmc);
594*4882a593Smuzhiyun goto out_mmc;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun ret = mmc_of_parse(mmc);
598*4882a593Smuzhiyun if (ret)
599*4882a593Smuzhiyun goto out_mmc;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun host = mmc_priv(mmc);
602*4882a593Smuzhiyun host->mmc = mmc;
603*4882a593Smuzhiyun host->base = reg_mmc;
604*4882a593Smuzhiyun host->reg_phys = res_mmc.start;
605*4882a593Smuzhiyun host->timeout = msecs_to_jiffies(1000);
606*4882a593Smuzhiyun host->sysclk = clk_get_rate(clk);
607*4882a593Smuzhiyun host->fifo_width = readl(host->base + REG_FEATURE) << 2;
608*4882a593Smuzhiyun host->dma_chan_tx = dma_request_chan(dev, "tx");
609*4882a593Smuzhiyun host->dma_chan_rx = dma_request_chan(dev, "rx");
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun spin_lock_init(&host->lock);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun mmc->ops = &moxart_ops;
614*4882a593Smuzhiyun mmc->f_max = DIV_ROUND_CLOSEST(host->sysclk, 2);
615*4882a593Smuzhiyun mmc->f_min = DIV_ROUND_CLOSEST(host->sysclk, CLK_DIV_MASK * 2);
616*4882a593Smuzhiyun mmc->ocr_avail = 0xffff00; /* Support 2.0v - 3.6v power. */
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (IS_ERR(host->dma_chan_tx) || IS_ERR(host->dma_chan_rx)) {
619*4882a593Smuzhiyun if (PTR_ERR(host->dma_chan_tx) == -EPROBE_DEFER ||
620*4882a593Smuzhiyun PTR_ERR(host->dma_chan_rx) == -EPROBE_DEFER) {
621*4882a593Smuzhiyun ret = -EPROBE_DEFER;
622*4882a593Smuzhiyun goto out;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun if (!IS_ERR(host->dma_chan_tx)) {
625*4882a593Smuzhiyun dma_release_channel(host->dma_chan_tx);
626*4882a593Smuzhiyun host->dma_chan_tx = NULL;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun if (!IS_ERR(host->dma_chan_rx)) {
629*4882a593Smuzhiyun dma_release_channel(host->dma_chan_rx);
630*4882a593Smuzhiyun host->dma_chan_rx = NULL;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun dev_dbg(dev, "PIO mode transfer enabled\n");
633*4882a593Smuzhiyun host->have_dma = false;
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun dev_dbg(dev, "DMA channels found (%p,%p)\n",
636*4882a593Smuzhiyun host->dma_chan_tx, host->dma_chan_rx);
637*4882a593Smuzhiyun host->have_dma = true;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun memset(&cfg, 0, sizeof(cfg));
640*4882a593Smuzhiyun cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
641*4882a593Smuzhiyun cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun cfg.direction = DMA_MEM_TO_DEV;
644*4882a593Smuzhiyun cfg.src_addr = 0;
645*4882a593Smuzhiyun cfg.dst_addr = host->reg_phys + REG_DATA_WINDOW;
646*4882a593Smuzhiyun dmaengine_slave_config(host->dma_chan_tx, &cfg);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun cfg.direction = DMA_DEV_TO_MEM;
649*4882a593Smuzhiyun cfg.src_addr = host->reg_phys + REG_DATA_WINDOW;
650*4882a593Smuzhiyun cfg.dst_addr = 0;
651*4882a593Smuzhiyun dmaengine_slave_config(host->dma_chan_rx, &cfg);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (readl(host->base + REG_BUS_WIDTH) & BUS_WIDTH_4_SUPPORT)
655*4882a593Smuzhiyun mmc->caps |= MMC_CAP_4_BIT_DATA;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun writel(0, host->base + REG_INTERRUPT_MASK);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun writel(CMD_SDC_RESET, host->base + REG_COMMAND);
660*4882a593Smuzhiyun for (i = 0; i < MAX_RETRIES; i++) {
661*4882a593Smuzhiyun if (!(readl(host->base + REG_COMMAND) & CMD_SDC_RESET))
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun udelay(5);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, moxart_irq, 0, "moxart-mmc", host);
667*4882a593Smuzhiyun if (ret)
668*4882a593Smuzhiyun goto out;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun dev_set_drvdata(dev, mmc);
671*4882a593Smuzhiyun mmc_add_host(mmc);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun dev_dbg(dev, "IRQ=%d, FIFO is %d bytes\n", irq, host->fifo_width);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun out:
678*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(host->dma_chan_tx))
679*4882a593Smuzhiyun dma_release_channel(host->dma_chan_tx);
680*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(host->dma_chan_rx))
681*4882a593Smuzhiyun dma_release_channel(host->dma_chan_rx);
682*4882a593Smuzhiyun out_mmc:
683*4882a593Smuzhiyun if (mmc)
684*4882a593Smuzhiyun mmc_free_host(mmc);
685*4882a593Smuzhiyun return ret;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
moxart_remove(struct platform_device * pdev)688*4882a593Smuzhiyun static int moxart_remove(struct platform_device *pdev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct mmc_host *mmc = dev_get_drvdata(&pdev->dev);
691*4882a593Smuzhiyun struct moxart_host *host = mmc_priv(mmc);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, NULL);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(host->dma_chan_tx))
696*4882a593Smuzhiyun dma_release_channel(host->dma_chan_tx);
697*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(host->dma_chan_rx))
698*4882a593Smuzhiyun dma_release_channel(host->dma_chan_rx);
699*4882a593Smuzhiyun mmc_remove_host(mmc);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun writel(0, host->base + REG_INTERRUPT_MASK);
702*4882a593Smuzhiyun writel(0, host->base + REG_POWER_CONTROL);
703*4882a593Smuzhiyun writel(readl(host->base + REG_CLOCK_CONTROL) | CLK_OFF,
704*4882a593Smuzhiyun host->base + REG_CLOCK_CONTROL);
705*4882a593Smuzhiyun mmc_free_host(mmc);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun static const struct of_device_id moxart_mmc_match[] = {
711*4882a593Smuzhiyun { .compatible = "moxa,moxart-mmc" },
712*4882a593Smuzhiyun { .compatible = "faraday,ftsdc010" },
713*4882a593Smuzhiyun { }
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, moxart_mmc_match);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static struct platform_driver moxart_mmc_driver = {
718*4882a593Smuzhiyun .probe = moxart_probe,
719*4882a593Smuzhiyun .remove = moxart_remove,
720*4882a593Smuzhiyun .driver = {
721*4882a593Smuzhiyun .name = "mmc-moxart",
722*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
723*4882a593Smuzhiyun .of_match_table = moxart_mmc_match,
724*4882a593Smuzhiyun },
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun module_platform_driver(moxart_mmc_driver);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun MODULE_ALIAS("platform:mmc-moxart");
729*4882a593Smuzhiyun MODULE_DESCRIPTION("MOXA ART MMC driver");
730*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
731*4882a593Smuzhiyun MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");
732