1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2011, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/of.h>
7*4882a593Smuzhiyun #include <linux/of_dma.h>
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/mmc/host.h>
10*4882a593Smuzhiyun #include <linux/mmc/card.h>
11*4882a593Smuzhiyun #include "mmci.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* Registers */
14*4882a593Smuzhiyun #define DML_CONFIG 0x00
15*4882a593Smuzhiyun #define PRODUCER_CRCI_MSK GENMASK(1, 0)
16*4882a593Smuzhiyun #define PRODUCER_CRCI_DISABLE 0
17*4882a593Smuzhiyun #define PRODUCER_CRCI_X_SEL BIT(0)
18*4882a593Smuzhiyun #define PRODUCER_CRCI_Y_SEL BIT(1)
19*4882a593Smuzhiyun #define CONSUMER_CRCI_MSK GENMASK(3, 2)
20*4882a593Smuzhiyun #define CONSUMER_CRCI_DISABLE 0
21*4882a593Smuzhiyun #define CONSUMER_CRCI_X_SEL BIT(2)
22*4882a593Smuzhiyun #define CONSUMER_CRCI_Y_SEL BIT(3)
23*4882a593Smuzhiyun #define PRODUCER_TRANS_END_EN BIT(4)
24*4882a593Smuzhiyun #define BYPASS BIT(16)
25*4882a593Smuzhiyun #define DIRECT_MODE BIT(17)
26*4882a593Smuzhiyun #define INFINITE_CONS_TRANS BIT(18)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DML_SW_RESET 0x08
29*4882a593Smuzhiyun #define DML_PRODUCER_START 0x0c
30*4882a593Smuzhiyun #define DML_CONSUMER_START 0x10
31*4882a593Smuzhiyun #define DML_PRODUCER_PIPE_LOGICAL_SIZE 0x14
32*4882a593Smuzhiyun #define DML_CONSUMER_PIPE_LOGICAL_SIZE 0x18
33*4882a593Smuzhiyun #define DML_PIPE_ID 0x1c
34*4882a593Smuzhiyun #define PRODUCER_PIPE_ID_SHFT 0
35*4882a593Smuzhiyun #define PRODUCER_PIPE_ID_MSK GENMASK(4, 0)
36*4882a593Smuzhiyun #define CONSUMER_PIPE_ID_SHFT 16
37*4882a593Smuzhiyun #define CONSUMER_PIPE_ID_MSK GENMASK(20, 16)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define DML_PRODUCER_BAM_BLOCK_SIZE 0x24
40*4882a593Smuzhiyun #define DML_PRODUCER_BAM_TRANS_SIZE 0x28
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* other definitions */
43*4882a593Smuzhiyun #define PRODUCER_PIPE_LOGICAL_SIZE 4096
44*4882a593Smuzhiyun #define CONSUMER_PIPE_LOGICAL_SIZE 4096
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DML_OFFSET 0x800
47*4882a593Smuzhiyun
qcom_dma_start(struct mmci_host * host,unsigned int * datactrl)48*4882a593Smuzhiyun static int qcom_dma_start(struct mmci_host *host, unsigned int *datactrl)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun u32 config;
51*4882a593Smuzhiyun void __iomem *base = host->base + DML_OFFSET;
52*4882a593Smuzhiyun struct mmc_data *data = host->data;
53*4882a593Smuzhiyun int ret = mmci_dmae_start(host, datactrl);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (ret)
56*4882a593Smuzhiyun return ret;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (data->flags & MMC_DATA_READ) {
59*4882a593Smuzhiyun /* Read operation: configure DML for producer operation */
60*4882a593Smuzhiyun /* Set producer CRCI-x and disable consumer CRCI */
61*4882a593Smuzhiyun config = readl_relaxed(base + DML_CONFIG);
62*4882a593Smuzhiyun config = (config & ~PRODUCER_CRCI_MSK) | PRODUCER_CRCI_X_SEL;
63*4882a593Smuzhiyun config = (config & ~CONSUMER_CRCI_MSK) | CONSUMER_CRCI_DISABLE;
64*4882a593Smuzhiyun writel_relaxed(config, base + DML_CONFIG);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Set the Producer BAM block size */
67*4882a593Smuzhiyun writel_relaxed(data->blksz, base + DML_PRODUCER_BAM_BLOCK_SIZE);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Set Producer BAM Transaction size */
70*4882a593Smuzhiyun writel_relaxed(data->blocks * data->blksz,
71*4882a593Smuzhiyun base + DML_PRODUCER_BAM_TRANS_SIZE);
72*4882a593Smuzhiyun /* Set Producer Transaction End bit */
73*4882a593Smuzhiyun config = readl_relaxed(base + DML_CONFIG);
74*4882a593Smuzhiyun config |= PRODUCER_TRANS_END_EN;
75*4882a593Smuzhiyun writel_relaxed(config, base + DML_CONFIG);
76*4882a593Smuzhiyun /* Trigger producer */
77*4882a593Smuzhiyun writel_relaxed(1, base + DML_PRODUCER_START);
78*4882a593Smuzhiyun } else {
79*4882a593Smuzhiyun /* Write operation: configure DML for consumer operation */
80*4882a593Smuzhiyun /* Set consumer CRCI-x and disable producer CRCI*/
81*4882a593Smuzhiyun config = readl_relaxed(base + DML_CONFIG);
82*4882a593Smuzhiyun config = (config & ~CONSUMER_CRCI_MSK) | CONSUMER_CRCI_X_SEL;
83*4882a593Smuzhiyun config = (config & ~PRODUCER_CRCI_MSK) | PRODUCER_CRCI_DISABLE;
84*4882a593Smuzhiyun writel_relaxed(config, base + DML_CONFIG);
85*4882a593Smuzhiyun /* Clear Producer Transaction End bit */
86*4882a593Smuzhiyun config = readl_relaxed(base + DML_CONFIG);
87*4882a593Smuzhiyun config &= ~PRODUCER_TRANS_END_EN;
88*4882a593Smuzhiyun writel_relaxed(config, base + DML_CONFIG);
89*4882a593Smuzhiyun /* Trigger consumer */
90*4882a593Smuzhiyun writel_relaxed(1, base + DML_CONSUMER_START);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* make sure the dml is configured before dma is triggered */
94*4882a593Smuzhiyun wmb();
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
of_get_dml_pipe_index(struct device_node * np,const char * name)98*4882a593Smuzhiyun static int of_get_dml_pipe_index(struct device_node *np, const char *name)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int index;
101*4882a593Smuzhiyun struct of_phandle_args dma_spec;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun index = of_property_match_string(np, "dma-names", name);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (index < 0)
106*4882a593Smuzhiyun return -ENODEV;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (of_parse_phandle_with_args(np, "dmas", "#dma-cells", index,
109*4882a593Smuzhiyun &dma_spec))
110*4882a593Smuzhiyun return -ENODEV;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (dma_spec.args_count)
113*4882a593Smuzhiyun return dma_spec.args[0];
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return -ENODEV;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Initialize the dml hardware connected to SD Card controller */
qcom_dma_setup(struct mmci_host * host)119*4882a593Smuzhiyun static int qcom_dma_setup(struct mmci_host *host)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 config;
122*4882a593Smuzhiyun void __iomem *base;
123*4882a593Smuzhiyun int consumer_id, producer_id;
124*4882a593Smuzhiyun struct device_node *np = host->mmc->parent->of_node;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (mmci_dmae_setup(host))
127*4882a593Smuzhiyun return -EINVAL;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun consumer_id = of_get_dml_pipe_index(np, "tx");
130*4882a593Smuzhiyun producer_id = of_get_dml_pipe_index(np, "rx");
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (producer_id < 0 || consumer_id < 0) {
133*4882a593Smuzhiyun mmci_dmae_release(host);
134*4882a593Smuzhiyun return -EINVAL;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun base = host->base + DML_OFFSET;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Reset the DML block */
140*4882a593Smuzhiyun writel_relaxed(1, base + DML_SW_RESET);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Disable the producer and consumer CRCI */
143*4882a593Smuzhiyun config = (PRODUCER_CRCI_DISABLE | CONSUMER_CRCI_DISABLE);
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * Disable the bypass mode. Bypass mode will only be used
146*4882a593Smuzhiyun * if data transfer is to happen in PIO mode and don't
147*4882a593Smuzhiyun * want the BAM interface to connect with SDCC-DML.
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun config &= ~BYPASS;
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * Disable direct mode as we don't DML to MASTER the AHB bus.
152*4882a593Smuzhiyun * BAM connected with DML should MASTER the AHB bus.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun config &= ~DIRECT_MODE;
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * Disable infinite mode transfer as we won't be doing any
157*4882a593Smuzhiyun * infinite size data transfers. All data transfer will be
158*4882a593Smuzhiyun * of finite data size.
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun config &= ~INFINITE_CONS_TRANS;
161*4882a593Smuzhiyun writel_relaxed(config, base + DML_CONFIG);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Initialize the logical BAM pipe size for producer
165*4882a593Smuzhiyun * and consumer.
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun writel_relaxed(PRODUCER_PIPE_LOGICAL_SIZE,
168*4882a593Smuzhiyun base + DML_PRODUCER_PIPE_LOGICAL_SIZE);
169*4882a593Smuzhiyun writel_relaxed(CONSUMER_PIPE_LOGICAL_SIZE,
170*4882a593Smuzhiyun base + DML_CONSUMER_PIPE_LOGICAL_SIZE);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Initialize Producer/consumer pipe id */
173*4882a593Smuzhiyun writel_relaxed(producer_id | (consumer_id << CONSUMER_PIPE_ID_SHFT),
174*4882a593Smuzhiyun base + DML_PIPE_ID);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Make sure dml initialization is finished */
177*4882a593Smuzhiyun mb();
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
qcom_get_dctrl_cfg(struct mmci_host * host)182*4882a593Smuzhiyun static u32 qcom_get_dctrl_cfg(struct mmci_host *host)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun return MCI_DPSM_ENABLE | (host->data->blksz << 4);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static struct mmci_host_ops qcom_variant_ops = {
188*4882a593Smuzhiyun .prep_data = mmci_dmae_prep_data,
189*4882a593Smuzhiyun .unprep_data = mmci_dmae_unprep_data,
190*4882a593Smuzhiyun .get_datactrl_cfg = qcom_get_dctrl_cfg,
191*4882a593Smuzhiyun .get_next_data = mmci_dmae_get_next_data,
192*4882a593Smuzhiyun .dma_setup = qcom_dma_setup,
193*4882a593Smuzhiyun .dma_release = mmci_dmae_release,
194*4882a593Smuzhiyun .dma_start = qcom_dma_start,
195*4882a593Smuzhiyun .dma_finalize = mmci_dmae_finalize,
196*4882a593Smuzhiyun .dma_error = mmci_dmae_error,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
qcom_variant_init(struct mmci_host * host)199*4882a593Smuzhiyun void qcom_variant_init(struct mmci_host *host)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun host->ops = &qcom_variant_ops;
202*4882a593Smuzhiyun }
203