1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson6/Meson8/Meson8b/Meson8m2 SDHC MMC host controller driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/property.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <linux/mmc/host.h>
22*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
23*4882a593Smuzhiyun #include <linux/mmc/sdio.h>
24*4882a593Smuzhiyun #include <linux/mmc/slot-gpio.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "meson-mx-sdhc.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define MESON_SDHC_NUM_BULK_CLKS 4
29*4882a593Smuzhiyun #define MESON_SDHC_MAX_BLK_SIZE 512
30*4882a593Smuzhiyun #define MESON_SDHC_NUM_TUNING_TRIES 10
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MESON_SDHC_WAIT_CMD_READY_SLEEP_US 1
33*4882a593Smuzhiyun #define MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US 100000
34*4882a593Smuzhiyun #define MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US 1
35*4882a593Smuzhiyun #define MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US 200
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct meson_mx_sdhc_data {
38*4882a593Smuzhiyun void (*init_hw)(struct mmc_host *mmc);
39*4882a593Smuzhiyun void (*set_pdma)(struct mmc_host *mmc);
40*4882a593Smuzhiyun void (*wait_before_send)(struct mmc_host *mmc);
41*4882a593Smuzhiyun bool hardware_flush_all_cmds;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct meson_mx_sdhc_host {
45*4882a593Smuzhiyun struct mmc_host *mmc;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct mmc_request *mrq;
48*4882a593Smuzhiyun struct mmc_command *cmd;
49*4882a593Smuzhiyun int error;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct regmap *regmap;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct clk *pclk;
54*4882a593Smuzhiyun struct clk *sd_clk;
55*4882a593Smuzhiyun struct clk_bulk_data bulk_clks[MESON_SDHC_NUM_BULK_CLKS];
56*4882a593Smuzhiyun bool bulk_clks_enabled;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun const struct meson_mx_sdhc_data *platform;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct regmap_config meson_mx_sdhc_regmap_config = {
62*4882a593Smuzhiyun .reg_bits = 8,
63*4882a593Smuzhiyun .val_bits = 32,
64*4882a593Smuzhiyun .reg_stride = 4,
65*4882a593Smuzhiyun .max_register = MESON_SDHC_CLK2,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
meson_mx_sdhc_hw_reset(struct mmc_host * mmc)68*4882a593Smuzhiyun static void meson_mx_sdhc_hw_reset(struct mmc_host *mmc)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_MAIN_CTRL |
73*4882a593Smuzhiyun MESON_SDHC_SRST_RXFIFO | MESON_SDHC_SRST_TXFIFO |
74*4882a593Smuzhiyun MESON_SDHC_SRST_DPHY_RX | MESON_SDHC_SRST_DPHY_TX |
75*4882a593Smuzhiyun MESON_SDHC_SRST_DMA_IF);
76*4882a593Smuzhiyun usleep_range(10, 100);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_SRST, 0);
79*4882a593Smuzhiyun usleep_range(10, 100);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
meson_mx_sdhc_clear_fifo(struct mmc_host * mmc)82*4882a593Smuzhiyun static void meson_mx_sdhc_clear_fifo(struct mmc_host *mmc)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
85*4882a593Smuzhiyun u32 stat;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
88*4882a593Smuzhiyun if (!FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) &&
89*4882a593Smuzhiyun !FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat))
90*4882a593Smuzhiyun return;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_RXFIFO |
93*4882a593Smuzhiyun MESON_SDHC_SRST_TXFIFO | MESON_SDHC_SRST_MAIN_CTRL);
94*4882a593Smuzhiyun udelay(5);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
97*4882a593Smuzhiyun if (FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) ||
98*4882a593Smuzhiyun FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat))
99*4882a593Smuzhiyun dev_warn(mmc_dev(host->mmc),
100*4882a593Smuzhiyun "Failed to clear FIFOs, RX: %lu, TX: %lu\n",
101*4882a593Smuzhiyun FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat),
102*4882a593Smuzhiyun FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat));
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
meson_mx_sdhc_wait_cmd_ready(struct mmc_host * mmc)105*4882a593Smuzhiyun static void meson_mx_sdhc_wait_cmd_ready(struct mmc_host *mmc)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
108*4882a593Smuzhiyun u32 stat, esta;
109*4882a593Smuzhiyun int ret;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT, stat,
112*4882a593Smuzhiyun !(stat & MESON_SDHC_STAT_CMD_BUSY),
113*4882a593Smuzhiyun MESON_SDHC_WAIT_CMD_READY_SLEEP_US,
114*4882a593Smuzhiyun MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US);
115*4882a593Smuzhiyun if (ret) {
116*4882a593Smuzhiyun dev_warn(mmc_dev(mmc),
117*4882a593Smuzhiyun "Failed to poll for CMD_BUSY while processing CMD%d\n",
118*4882a593Smuzhiyun host->cmd->opcode);
119*4882a593Smuzhiyun meson_mx_sdhc_hw_reset(mmc);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, esta,
123*4882a593Smuzhiyun !(esta & MESON_SDHC_ESTA_11_13),
124*4882a593Smuzhiyun MESON_SDHC_WAIT_CMD_READY_SLEEP_US,
125*4882a593Smuzhiyun MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US);
126*4882a593Smuzhiyun if (ret) {
127*4882a593Smuzhiyun dev_warn(mmc_dev(mmc),
128*4882a593Smuzhiyun "Failed to poll for ESTA[13:11] while processing CMD%d\n",
129*4882a593Smuzhiyun host->cmd->opcode);
130*4882a593Smuzhiyun meson_mx_sdhc_hw_reset(mmc);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
meson_mx_sdhc_start_cmd(struct mmc_host * mmc,struct mmc_command * cmd)134*4882a593Smuzhiyun static void meson_mx_sdhc_start_cmd(struct mmc_host *mmc,
135*4882a593Smuzhiyun struct mmc_command *cmd)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
138*4882a593Smuzhiyun bool manual_stop = false;
139*4882a593Smuzhiyun u32 ictl, send;
140*4882a593Smuzhiyun int pack_len;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun host->cmd = cmd;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ictl = MESON_SDHC_ICTL_DATA_TIMEOUT | MESON_SDHC_ICTL_DATA_ERR_CRC |
145*4882a593Smuzhiyun MESON_SDHC_ICTL_RXFIFO_FULL | MESON_SDHC_ICTL_TXFIFO_EMPTY |
146*4882a593Smuzhiyun MESON_SDHC_ICTL_RESP_TIMEOUT | MESON_SDHC_ICTL_RESP_ERR_CRC;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun send = FIELD_PREP(MESON_SDHC_SEND_CMD_INDEX, cmd->opcode);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (cmd->data) {
151*4882a593Smuzhiyun send |= MESON_SDHC_SEND_CMD_HAS_DATA;
152*4882a593Smuzhiyun send |= FIELD_PREP(MESON_SDHC_SEND_TOTAL_PACK,
153*4882a593Smuzhiyun cmd->data->blocks - 1);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (cmd->data->blksz < MESON_SDHC_MAX_BLK_SIZE)
156*4882a593Smuzhiyun pack_len = cmd->data->blksz;
157*4882a593Smuzhiyun else
158*4882a593Smuzhiyun pack_len = 0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (cmd->data->flags & MMC_DATA_WRITE)
161*4882a593Smuzhiyun send |= MESON_SDHC_SEND_DATA_DIR;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * If command with no data, just wait response done
165*4882a593Smuzhiyun * interrupt(int[0]), and if command with data transfer, just
166*4882a593Smuzhiyun * wait dma done interrupt(int[11]), don't need care about
167*4882a593Smuzhiyun * dat0 busy or not.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun if (host->platform->hardware_flush_all_cmds ||
170*4882a593Smuzhiyun cmd->data->flags & MMC_DATA_WRITE)
171*4882a593Smuzhiyun /* hardware flush: */
172*4882a593Smuzhiyun ictl |= MESON_SDHC_ICTL_DMA_DONE;
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun /* software flush: */
175*4882a593Smuzhiyun ictl |= MESON_SDHC_ICTL_DATA_XFER_OK;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * Mimic the logic from the vendor driver where (only)
179*4882a593Smuzhiyun * SD_IO_RW_EXTENDED commands with more than one block set the
180*4882a593Smuzhiyun * MESON_SDHC_MISC_MANUAL_STOP bit. This fixes the firmware
181*4882a593Smuzhiyun * download in the brcmfmac driver for a BCM43362/1 card.
182*4882a593Smuzhiyun * Without this sdio_memcpy_toio() (with a size of 219557
183*4882a593Smuzhiyun * bytes) times out if MESON_SDHC_MISC_MANUAL_STOP is not set.
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun manual_stop = cmd->data->blocks > 1 &&
186*4882a593Smuzhiyun cmd->opcode == SD_IO_RW_EXTENDED;
187*4882a593Smuzhiyun } else {
188*4882a593Smuzhiyun pack_len = 0;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ictl |= MESON_SDHC_ICTL_RESP_OK;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_MISC,
194*4882a593Smuzhiyun MESON_SDHC_MISC_MANUAL_STOP,
195*4882a593Smuzhiyun manual_stop ? MESON_SDHC_MISC_MANUAL_STOP : 0);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (cmd->opcode == MMC_STOP_TRANSMISSION)
198*4882a593Smuzhiyun send |= MESON_SDHC_SEND_DATA_STOP;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_PRESENT)
201*4882a593Smuzhiyun send |= MESON_SDHC_SEND_CMD_HAS_RESP;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
204*4882a593Smuzhiyun send |= MESON_SDHC_SEND_RESP_LEN;
205*4882a593Smuzhiyun send |= MESON_SDHC_SEND_RESP_NO_CRC;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!(cmd->flags & MMC_RSP_CRC))
209*4882a593Smuzhiyun send |= MESON_SDHC_SEND_RESP_NO_CRC;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_BUSY)
212*4882a593Smuzhiyun send |= MESON_SDHC_SEND_R1B;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* enable the new IRQs and mask all pending ones */
215*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ICTL, ictl);
216*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ARGU, cmd->arg);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
221*4882a593Smuzhiyun MESON_SDHC_CTRL_PACK_LEN,
222*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_PACK_LEN, pack_len));
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (cmd->data)
225*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ADDR,
226*4882a593Smuzhiyun sg_dma_address(cmd->data->sg));
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun meson_mx_sdhc_wait_cmd_ready(mmc);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (cmd->data)
231*4882a593Smuzhiyun host->platform->set_pdma(mmc);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (host->platform->wait_before_send)
234*4882a593Smuzhiyun host->platform->wait_before_send(mmc);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_SEND, send);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
meson_mx_sdhc_disable_clks(struct mmc_host * mmc)239*4882a593Smuzhiyun static void meson_mx_sdhc_disable_clks(struct mmc_host *mmc)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!host->bulk_clks_enabled)
244*4882a593Smuzhiyun return;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun clk_bulk_disable_unprepare(MESON_SDHC_NUM_BULK_CLKS, host->bulk_clks);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun host->bulk_clks_enabled = false;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
meson_mx_sdhc_enable_clks(struct mmc_host * mmc)251*4882a593Smuzhiyun static int meson_mx_sdhc_enable_clks(struct mmc_host *mmc)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
254*4882a593Smuzhiyun int ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (host->bulk_clks_enabled)
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(MESON_SDHC_NUM_BULK_CLKS,
260*4882a593Smuzhiyun host->bulk_clks);
261*4882a593Smuzhiyun if (ret)
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun host->bulk_clks_enabled = true;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
meson_mx_sdhc_set_clk(struct mmc_host * mmc,struct mmc_ios * ios)269*4882a593Smuzhiyun static int meson_mx_sdhc_set_clk(struct mmc_host *mmc, struct mmc_ios *ios)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
272*4882a593Smuzhiyun u32 rx_clk_phase;
273*4882a593Smuzhiyun int ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun meson_mx_sdhc_disable_clks(mmc);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (ios->clock) {
278*4882a593Smuzhiyun ret = clk_set_rate(host->sd_clk, ios->clock);
279*4882a593Smuzhiyun if (ret) {
280*4882a593Smuzhiyun dev_warn(mmc_dev(mmc),
281*4882a593Smuzhiyun "Failed to set MMC clock to %uHz: %d\n",
282*4882a593Smuzhiyun ios->clock, host->error);
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = meson_mx_sdhc_enable_clks(mmc);
287*4882a593Smuzhiyun if (ret)
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun mmc->actual_clock = clk_get_rate(host->sd_clk);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * according to Amlogic the following latching points are
294*4882a593Smuzhiyun * selected with empirical values, there is no (known) formula
295*4882a593Smuzhiyun * to calculate these.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun if (mmc->actual_clock > 100000000) {
298*4882a593Smuzhiyun rx_clk_phase = 1;
299*4882a593Smuzhiyun } else if (mmc->actual_clock > 45000000) {
300*4882a593Smuzhiyun if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
301*4882a593Smuzhiyun rx_clk_phase = 15;
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun rx_clk_phase = 11;
304*4882a593Smuzhiyun } else if (mmc->actual_clock >= 25000000) {
305*4882a593Smuzhiyun rx_clk_phase = 15;
306*4882a593Smuzhiyun } else if (mmc->actual_clock > 5000000) {
307*4882a593Smuzhiyun rx_clk_phase = 23;
308*4882a593Smuzhiyun } else if (mmc->actual_clock > 1000000) {
309*4882a593Smuzhiyun rx_clk_phase = 55;
310*4882a593Smuzhiyun } else {
311*4882a593Smuzhiyun rx_clk_phase = 1061;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
315*4882a593Smuzhiyun MESON_SDHC_CLK2_RX_CLK_PHASE,
316*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
317*4882a593Smuzhiyun rx_clk_phase));
318*4882a593Smuzhiyun } else {
319*4882a593Smuzhiyun mmc->actual_clock = 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
meson_mx_sdhc_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)325*4882a593Smuzhiyun static void meson_mx_sdhc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
328*4882a593Smuzhiyun unsigned short vdd = ios->vdd;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun switch (ios->power_mode) {
331*4882a593Smuzhiyun case MMC_POWER_OFF:
332*4882a593Smuzhiyun vdd = 0;
333*4882a593Smuzhiyun fallthrough;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun case MMC_POWER_UP:
336*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vmmc)) {
337*4882a593Smuzhiyun host->error = mmc_regulator_set_ocr(mmc,
338*4882a593Smuzhiyun mmc->supply.vmmc,
339*4882a593Smuzhiyun vdd);
340*4882a593Smuzhiyun if (host->error)
341*4882a593Smuzhiyun return;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun case MMC_POWER_ON:
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun host->error = meson_mx_sdhc_set_clk(mmc, ios);
351*4882a593Smuzhiyun if (host->error)
352*4882a593Smuzhiyun return;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun switch (ios->bus_width) {
355*4882a593Smuzhiyun case MMC_BUS_WIDTH_1:
356*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
357*4882a593Smuzhiyun MESON_SDHC_CTRL_DAT_TYPE,
358*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 0));
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun case MMC_BUS_WIDTH_4:
362*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
363*4882a593Smuzhiyun MESON_SDHC_CTRL_DAT_TYPE,
364*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 1));
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun case MMC_BUS_WIDTH_8:
368*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
369*4882a593Smuzhiyun MESON_SDHC_CTRL_DAT_TYPE,
370*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 2));
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun default:
374*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "unsupported bus width: %d\n",
375*4882a593Smuzhiyun ios->bus_width);
376*4882a593Smuzhiyun host->error = -EINVAL;
377*4882a593Smuzhiyun return;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
meson_mx_sdhc_map_dma(struct mmc_host * mmc,struct mmc_request * mrq)381*4882a593Smuzhiyun static int meson_mx_sdhc_map_dma(struct mmc_host *mmc, struct mmc_request *mrq)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct mmc_data *data = mrq->data;
384*4882a593Smuzhiyun int dma_len;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (!data)
387*4882a593Smuzhiyun return 0;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun dma_len = dma_map_sg(mmc_dev(mmc), data->sg, data->sg_len,
390*4882a593Smuzhiyun mmc_get_dma_dir(data));
391*4882a593Smuzhiyun if (dma_len <= 0) {
392*4882a593Smuzhiyun dev_err(mmc_dev(mmc), "dma_map_sg failed\n");
393*4882a593Smuzhiyun return -ENOMEM;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
meson_mx_sdhc_request(struct mmc_host * mmc,struct mmc_request * mrq)399*4882a593Smuzhiyun static void meson_mx_sdhc_request(struct mmc_host *mmc, struct mmc_request *mrq)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
402*4882a593Smuzhiyun struct mmc_command *cmd = mrq->cmd;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (!host->error)
405*4882a593Smuzhiyun host->error = meson_mx_sdhc_map_dma(mmc, mrq);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (host->error) {
408*4882a593Smuzhiyun cmd->error = host->error;
409*4882a593Smuzhiyun mmc_request_done(mmc, mrq);
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun host->mrq = mrq;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun meson_mx_sdhc_start_cmd(mmc, mrq->cmd);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
meson_mx_sdhc_card_busy(struct mmc_host * mmc)418*4882a593Smuzhiyun static int meson_mx_sdhc_card_busy(struct mmc_host *mmc)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
421*4882a593Smuzhiyun u32 stat;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
424*4882a593Smuzhiyun return FIELD_GET(MESON_SDHC_STAT_DAT3_0, stat) == 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
meson_mx_sdhc_tuning_point_matches(struct mmc_host * mmc,u32 opcode)427*4882a593Smuzhiyun static bool meson_mx_sdhc_tuning_point_matches(struct mmc_host *mmc,
428*4882a593Smuzhiyun u32 opcode)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun unsigned int i, num_matches = 0;
431*4882a593Smuzhiyun int ret;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun for (i = 0; i < MESON_SDHC_NUM_TUNING_TRIES; i++) {
434*4882a593Smuzhiyun ret = mmc_send_tuning(mmc, opcode, NULL);
435*4882a593Smuzhiyun if (!ret)
436*4882a593Smuzhiyun num_matches++;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return num_matches == MESON_SDHC_NUM_TUNING_TRIES;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
meson_mx_sdhc_execute_tuning(struct mmc_host * mmc,u32 opcode)442*4882a593Smuzhiyun static int meson_mx_sdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
445*4882a593Smuzhiyun int div, start, len, best_start, best_len;
446*4882a593Smuzhiyun int curr_phase, old_phase, new_phase;
447*4882a593Smuzhiyun u32 val;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun len = 0;
450*4882a593Smuzhiyun start = 0;
451*4882a593Smuzhiyun best_len = 0;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_CLK2, &val);
454*4882a593Smuzhiyun old_phase = FIELD_GET(MESON_SDHC_CLK2_RX_CLK_PHASE, val);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_CLKC, &val);
457*4882a593Smuzhiyun div = FIELD_GET(MESON_SDHC_CLKC_CLK_DIV, val);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun for (curr_phase = 0; curr_phase <= div; curr_phase++) {
460*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
461*4882a593Smuzhiyun MESON_SDHC_CLK2_RX_CLK_PHASE,
462*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
463*4882a593Smuzhiyun curr_phase));
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (meson_mx_sdhc_tuning_point_matches(mmc, opcode)) {
466*4882a593Smuzhiyun if (!len) {
467*4882a593Smuzhiyun start = curr_phase;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc),
470*4882a593Smuzhiyun "New RX phase window starts at %u\n",
471*4882a593Smuzhiyun start);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun len++;
475*4882a593Smuzhiyun } else {
476*4882a593Smuzhiyun if (len > best_len) {
477*4882a593Smuzhiyun best_start = start;
478*4882a593Smuzhiyun best_len = len;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc),
481*4882a593Smuzhiyun "New best RX phase window: %u - %u\n",
482*4882a593Smuzhiyun best_start, best_start + best_len);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* reset the current window */
486*4882a593Smuzhiyun len = 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (len > best_len)
491*4882a593Smuzhiyun /* the last window is the best (or possibly only) window */
492*4882a593Smuzhiyun new_phase = start + (len / 2);
493*4882a593Smuzhiyun else if (best_len)
494*4882a593Smuzhiyun /* there was a better window than the last */
495*4882a593Smuzhiyun new_phase = best_start + (best_len / 2);
496*4882a593Smuzhiyun else
497*4882a593Smuzhiyun /* no window was found at all, reset to the original phase */
498*4882a593Smuzhiyun new_phase = old_phase;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
501*4882a593Smuzhiyun MESON_SDHC_CLK2_RX_CLK_PHASE,
502*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
503*4882a593Smuzhiyun new_phase));
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (!len && !best_len)
506*4882a593Smuzhiyun return -EIO;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun dev_dbg(mmc_dev(mmc), "Tuned RX clock phase to %u\n", new_phase);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const struct mmc_host_ops meson_mx_sdhc_ops = {
514*4882a593Smuzhiyun .hw_reset = meson_mx_sdhc_hw_reset,
515*4882a593Smuzhiyun .request = meson_mx_sdhc_request,
516*4882a593Smuzhiyun .set_ios = meson_mx_sdhc_set_ios,
517*4882a593Smuzhiyun .card_busy = meson_mx_sdhc_card_busy,
518*4882a593Smuzhiyun .execute_tuning = meson_mx_sdhc_execute_tuning,
519*4882a593Smuzhiyun .get_cd = mmc_gpio_get_cd,
520*4882a593Smuzhiyun .get_ro = mmc_gpio_get_ro,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
meson_mx_sdhc_request_done(struct meson_mx_sdhc_host * host)523*4882a593Smuzhiyun static void meson_mx_sdhc_request_done(struct meson_mx_sdhc_host *host)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct mmc_request *mrq = host->mrq;
526*4882a593Smuzhiyun struct mmc_host *mmc = host->mmc;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* disable interrupts and mask all pending ones */
529*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_ICTL,
530*4882a593Smuzhiyun MESON_SDHC_ICTL_ALL_IRQS, 0);
531*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_ISTA,
532*4882a593Smuzhiyun MESON_SDHC_ISTA_ALL_IRQS, MESON_SDHC_ISTA_ALL_IRQS);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun host->mrq = NULL;
535*4882a593Smuzhiyun host->cmd = NULL;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun mmc_request_done(mmc, mrq);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
meson_mx_sdhc_read_response(struct meson_mx_sdhc_host * host,u8 idx)540*4882a593Smuzhiyun static u32 meson_mx_sdhc_read_response(struct meson_mx_sdhc_host *host, u8 idx)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun u32 val;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
545*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE, 0);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
548*4882a593Smuzhiyun MESON_SDHC_PDMA_PIO_RDRESP,
549*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_PIO_RDRESP, idx));
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_ARGU, &val);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return val;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
meson_mx_sdhc_irq(int irq,void * data)556*4882a593Smuzhiyun static irqreturn_t meson_mx_sdhc_irq(int irq, void *data)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = data;
559*4882a593Smuzhiyun struct mmc_command *cmd = host->cmd;
560*4882a593Smuzhiyun u32 ictl, ista;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_ICTL, &ictl);
563*4882a593Smuzhiyun regmap_read(host->regmap, MESON_SDHC_ISTA, &ista);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (!(ictl & ista))
566*4882a593Smuzhiyun return IRQ_NONE;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (ista & MESON_SDHC_ISTA_RXFIFO_FULL ||
569*4882a593Smuzhiyun ista & MESON_SDHC_ISTA_TXFIFO_EMPTY)
570*4882a593Smuzhiyun cmd->error = -EIO;
571*4882a593Smuzhiyun else if (ista & MESON_SDHC_ISTA_RESP_ERR_CRC)
572*4882a593Smuzhiyun cmd->error = -EILSEQ;
573*4882a593Smuzhiyun else if (ista & MESON_SDHC_ISTA_RESP_TIMEOUT)
574*4882a593Smuzhiyun cmd->error = -ETIMEDOUT;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (cmd->data) {
577*4882a593Smuzhiyun if (ista & MESON_SDHC_ISTA_DATA_ERR_CRC)
578*4882a593Smuzhiyun cmd->data->error = -EILSEQ;
579*4882a593Smuzhiyun else if (ista & MESON_SDHC_ISTA_DATA_TIMEOUT)
580*4882a593Smuzhiyun cmd->data->error = -ETIMEDOUT;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (cmd->error || (cmd->data && cmd->data->error))
584*4882a593Smuzhiyun dev_dbg(mmc_dev(host->mmc), "CMD%d error, ISTA: 0x%08x\n",
585*4882a593Smuzhiyun cmd->opcode, ista);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
meson_mx_sdhc_irq_thread(int irq,void * irq_data)590*4882a593Smuzhiyun static irqreturn_t meson_mx_sdhc_irq_thread(int irq, void *irq_data)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = irq_data;
593*4882a593Smuzhiyun struct mmc_command *cmd;
594*4882a593Smuzhiyun u32 val;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun cmd = host->cmd;
597*4882a593Smuzhiyun if (WARN_ON(!cmd))
598*4882a593Smuzhiyun return IRQ_HANDLED;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (cmd->data && !cmd->data->error) {
601*4882a593Smuzhiyun if (!host->platform->hardware_flush_all_cmds &&
602*4882a593Smuzhiyun cmd->data->flags & MMC_DATA_READ) {
603*4882a593Smuzhiyun meson_mx_sdhc_wait_cmd_ready(host->mmc);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun * If MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH was
607*4882a593Smuzhiyun * previously 0x1 then it has to be set to 0x3. If it
608*4882a593Smuzhiyun * was 0x0 before then it has to be set to 0x2. Without
609*4882a593Smuzhiyun * this reading SD cards sometimes transfers garbage,
610*4882a593Smuzhiyun * which results in cards not being detected due to:
611*4882a593Smuzhiyun * unrecognised SCR structure version <random number>
612*4882a593Smuzhiyun */
613*4882a593Smuzhiyun val = FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
614*4882a593Smuzhiyun 2);
615*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA, val,
616*4882a593Smuzhiyun val);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun dma_unmap_sg(mmc_dev(host->mmc), cmd->data->sg,
620*4882a593Smuzhiyun cmd->data->sg_len, mmc_get_dma_dir(cmd->data));
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun cmd->data->bytes_xfered = cmd->data->blksz * cmd->data->blocks;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun meson_mx_sdhc_wait_cmd_ready(host->mmc);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (cmd->flags & MMC_RSP_136) {
628*4882a593Smuzhiyun cmd->resp[0] = meson_mx_sdhc_read_response(host, 4);
629*4882a593Smuzhiyun cmd->resp[1] = meson_mx_sdhc_read_response(host, 3);
630*4882a593Smuzhiyun cmd->resp[2] = meson_mx_sdhc_read_response(host, 2);
631*4882a593Smuzhiyun cmd->resp[3] = meson_mx_sdhc_read_response(host, 1);
632*4882a593Smuzhiyun } else {
633*4882a593Smuzhiyun cmd->resp[0] = meson_mx_sdhc_read_response(host, 0);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (cmd->error == -EIO || cmd->error == -ETIMEDOUT)
637*4882a593Smuzhiyun meson_mx_sdhc_hw_reset(host->mmc);
638*4882a593Smuzhiyun else if (cmd->data)
639*4882a593Smuzhiyun /*
640*4882a593Smuzhiyun * Clear the FIFOs after completing data transfers to prevent
641*4882a593Smuzhiyun * corrupting data on write access. It's not clear why this is
642*4882a593Smuzhiyun * needed (for reads and writes), but it mimics what the BSP
643*4882a593Smuzhiyun * kernel did.
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun meson_mx_sdhc_clear_fifo(host->mmc);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun meson_mx_sdhc_request_done(host);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return IRQ_HANDLED;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
meson_mx_sdhc_init_hw_meson8(struct mmc_host * mmc)652*4882a593Smuzhiyun static void meson_mx_sdhc_init_hw_meson8(struct mmc_host *mmc)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_MISC,
657*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 7) |
658*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) |
659*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2));
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ENHC,
662*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 63) |
663*4882a593Smuzhiyun MESON_SDHC_ENHC_MESON6_DMA_WR_RESP |
664*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_MESON6_RX_TIMEOUT, 255) |
665*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12));
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
meson_mx_sdhc_set_pdma_meson8(struct mmc_host * mmc)668*4882a593Smuzhiyun static void meson_mx_sdhc_set_pdma_meson8(struct mmc_host *mmc)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (host->cmd->data->flags & MMC_DATA_WRITE)
673*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
674*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE |
675*4882a593Smuzhiyun MESON_SDHC_PDMA_RD_BURST |
676*4882a593Smuzhiyun MESON_SDHC_PDMA_TXFIFO_FILL,
677*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE |
678*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 31) |
679*4882a593Smuzhiyun MESON_SDHC_PDMA_TXFIFO_FILL);
680*4882a593Smuzhiyun else
681*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
682*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE |
683*4882a593Smuzhiyun MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
684*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE |
685*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
686*4882a593Smuzhiyun 1));
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (host->cmd->data->flags & MMC_DATA_WRITE)
689*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
690*4882a593Smuzhiyun MESON_SDHC_PDMA_RD_BURST,
691*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15));
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
meson_mx_sdhc_wait_before_send_meson8(struct mmc_host * mmc)694*4882a593Smuzhiyun static void meson_mx_sdhc_wait_before_send_meson8(struct mmc_host *mmc)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
697*4882a593Smuzhiyun u32 val;
698*4882a593Smuzhiyun int ret;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, val,
701*4882a593Smuzhiyun val == 0,
702*4882a593Smuzhiyun MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US,
703*4882a593Smuzhiyun MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US);
704*4882a593Smuzhiyun if (ret)
705*4882a593Smuzhiyun dev_warn(mmc_dev(mmc),
706*4882a593Smuzhiyun "Failed to wait for ESTA to clear: 0x%08x\n", val);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (host->cmd->data && host->cmd->data->flags & MMC_DATA_WRITE) {
709*4882a593Smuzhiyun ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT,
710*4882a593Smuzhiyun val, val & MESON_SDHC_STAT_TXFIFO_CNT,
711*4882a593Smuzhiyun MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US,
712*4882a593Smuzhiyun MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US);
713*4882a593Smuzhiyun if (ret)
714*4882a593Smuzhiyun dev_warn(mmc_dev(mmc),
715*4882a593Smuzhiyun "Failed to wait for TX FIFO to fill\n");
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
meson_mx_sdhc_init_hw_meson8m2(struct mmc_host * mmc)719*4882a593Smuzhiyun static void meson_mx_sdhc_init_hw_meson8m2(struct mmc_host *mmc)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_MISC,
724*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 6) |
725*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) |
726*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2));
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ENHC,
729*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 64) |
730*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_MESON8M2_DEBUG, 1) |
731*4882a593Smuzhiyun MESON_SDHC_ENHC_MESON8M2_WRRSP_MODE |
732*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12));
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
meson_mx_sdhc_set_pdma_meson8m2(struct mmc_host * mmc)735*4882a593Smuzhiyun static void meson_mx_sdhc_set_pdma_meson8m2(struct mmc_host *mmc)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
740*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_MODE, MESON_SDHC_PDMA_DMA_MODE);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
meson_mx_sdhc_init_hw(struct mmc_host * mmc)743*4882a593Smuzhiyun static void meson_mx_sdhc_init_hw(struct mmc_host *mmc)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = mmc_priv(mmc);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun meson_mx_sdhc_hw_reset(mmc);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_CTRL,
750*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_RX_PERIOD, 0xf) |
751*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_RX_TIMEOUT, 0x7f) |
752*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_RX_ENDIAN, 0x7) |
753*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CTRL_TX_ENDIAN, 0x7));
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun * start with a valid divider and enable the memory (un-setting
757*4882a593Smuzhiyun * MESON_SDHC_CLKC_MEM_PWR_OFF).
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_CLKC, MESON_SDHC_CLKC_CLK_DIV);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_CLK2,
762*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_CLK2_SD_CLK_PHASE, 1));
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_PDMA,
765*4882a593Smuzhiyun MESON_SDHC_PDMA_DMA_URGENT |
766*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_WR_BURST, 7) |
767*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_TXFIFO_TH, 49) |
768*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15) |
769*4882a593Smuzhiyun FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_TH, 7));
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* some initialization bits depend on the SoC: */
772*4882a593Smuzhiyun host->platform->init_hw(mmc);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* disable and mask all interrupts: */
775*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ICTL, 0);
776*4882a593Smuzhiyun regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
meson_mx_sdhc_probe(struct platform_device * pdev)779*4882a593Smuzhiyun static int meson_mx_sdhc_probe(struct platform_device *pdev)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct device *dev = &pdev->dev;
782*4882a593Smuzhiyun struct meson_mx_sdhc_host *host;
783*4882a593Smuzhiyun struct mmc_host *mmc;
784*4882a593Smuzhiyun void __iomem *base;
785*4882a593Smuzhiyun int ret, irq;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun mmc = mmc_alloc_host(sizeof(*host), dev);
788*4882a593Smuzhiyun if (!mmc)
789*4882a593Smuzhiyun return -ENOMEM;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, (void(*)(void *))mmc_free_host,
792*4882a593Smuzhiyun mmc);
793*4882a593Smuzhiyun if (ret) {
794*4882a593Smuzhiyun dev_err(dev, "Failed to register mmc_free_host action\n");
795*4882a593Smuzhiyun return ret;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun host = mmc_priv(mmc);
799*4882a593Smuzhiyun host->mmc = mmc;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun platform_set_drvdata(pdev, host);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun host->platform = device_get_match_data(dev);
804*4882a593Smuzhiyun if (!host->platform)
805*4882a593Smuzhiyun return -EINVAL;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
808*4882a593Smuzhiyun if (IS_ERR(base))
809*4882a593Smuzhiyun return PTR_ERR(base);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun host->regmap = devm_regmap_init_mmio(dev, base,
812*4882a593Smuzhiyun &meson_mx_sdhc_regmap_config);
813*4882a593Smuzhiyun if (IS_ERR(host->regmap))
814*4882a593Smuzhiyun return PTR_ERR(host->regmap);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun host->pclk = devm_clk_get(dev, "pclk");
817*4882a593Smuzhiyun if (IS_ERR(host->pclk))
818*4882a593Smuzhiyun return PTR_ERR(host->pclk);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* accessing any register requires the module clock to be enabled: */
821*4882a593Smuzhiyun ret = clk_prepare_enable(host->pclk);
822*4882a593Smuzhiyun if (ret) {
823*4882a593Smuzhiyun dev_err(dev, "Failed to enable 'pclk' clock\n");
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun meson_mx_sdhc_init_hw(mmc);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = meson_mx_sdhc_register_clkc(dev, base, host->bulk_clks);
830*4882a593Smuzhiyun if (ret)
831*4882a593Smuzhiyun goto err_disable_pclk;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun host->sd_clk = host->bulk_clks[1].clk;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Get regulators and the supported OCR mask */
836*4882a593Smuzhiyun ret = mmc_regulator_get_supply(mmc);
837*4882a593Smuzhiyun if (ret)
838*4882a593Smuzhiyun goto err_disable_pclk;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun mmc->max_req_size = SZ_128K;
841*4882a593Smuzhiyun mmc->max_seg_size = mmc->max_req_size;
842*4882a593Smuzhiyun mmc->max_blk_count = FIELD_GET(MESON_SDHC_SEND_TOTAL_PACK, ~0);
843*4882a593Smuzhiyun mmc->max_blk_size = MESON_SDHC_MAX_BLK_SIZE;
844*4882a593Smuzhiyun mmc->max_busy_timeout = 30 * MSEC_PER_SEC;
845*4882a593Smuzhiyun mmc->f_min = clk_round_rate(host->sd_clk, 1);
846*4882a593Smuzhiyun mmc->f_max = clk_round_rate(host->sd_clk, ULONG_MAX);
847*4882a593Smuzhiyun mmc->max_current_180 = 300;
848*4882a593Smuzhiyun mmc->max_current_330 = 300;
849*4882a593Smuzhiyun mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_HW_RESET;
850*4882a593Smuzhiyun mmc->ops = &meson_mx_sdhc_ops;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun ret = mmc_of_parse(mmc);
853*4882a593Smuzhiyun if (ret)
854*4882a593Smuzhiyun goto err_disable_pclk;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
857*4882a593Smuzhiyun if (irq < 0) {
858*4882a593Smuzhiyun ret = irq;
859*4882a593Smuzhiyun goto err_disable_pclk;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, meson_mx_sdhc_irq,
863*4882a593Smuzhiyun meson_mx_sdhc_irq_thread, IRQF_ONESHOT,
864*4882a593Smuzhiyun NULL, host);
865*4882a593Smuzhiyun if (ret)
866*4882a593Smuzhiyun goto err_disable_pclk;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun ret = mmc_add_host(mmc);
869*4882a593Smuzhiyun if (ret)
870*4882a593Smuzhiyun goto err_disable_pclk;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun return 0;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun err_disable_pclk:
875*4882a593Smuzhiyun clk_disable_unprepare(host->pclk);
876*4882a593Smuzhiyun return ret;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
meson_mx_sdhc_remove(struct platform_device * pdev)879*4882a593Smuzhiyun static int meson_mx_sdhc_remove(struct platform_device *pdev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct meson_mx_sdhc_host *host = platform_get_drvdata(pdev);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun mmc_remove_host(host->mmc);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun meson_mx_sdhc_disable_clks(host->mmc);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun clk_disable_unprepare(host->pclk);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun static const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8 = {
893*4882a593Smuzhiyun .init_hw = meson_mx_sdhc_init_hw_meson8,
894*4882a593Smuzhiyun .set_pdma = meson_mx_sdhc_set_pdma_meson8,
895*4882a593Smuzhiyun .wait_before_send = meson_mx_sdhc_wait_before_send_meson8,
896*4882a593Smuzhiyun .hardware_flush_all_cmds = false,
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8m2 = {
900*4882a593Smuzhiyun .init_hw = meson_mx_sdhc_init_hw_meson8m2,
901*4882a593Smuzhiyun .set_pdma = meson_mx_sdhc_set_pdma_meson8m2,
902*4882a593Smuzhiyun .hardware_flush_all_cmds = true,
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun static const struct of_device_id meson_mx_sdhc_of_match[] = {
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun .compatible = "amlogic,meson8-sdhc",
908*4882a593Smuzhiyun .data = &meson_mx_sdhc_data_meson8
909*4882a593Smuzhiyun },
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun .compatible = "amlogic,meson8b-sdhc",
912*4882a593Smuzhiyun .data = &meson_mx_sdhc_data_meson8
913*4882a593Smuzhiyun },
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun .compatible = "amlogic,meson8m2-sdhc",
916*4882a593Smuzhiyun .data = &meson_mx_sdhc_data_meson8m2
917*4882a593Smuzhiyun },
918*4882a593Smuzhiyun { /* sentinel */ }
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_mx_sdhc_of_match);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun static struct platform_driver meson_mx_sdhc_driver = {
923*4882a593Smuzhiyun .probe = meson_mx_sdhc_probe,
924*4882a593Smuzhiyun .remove = meson_mx_sdhc_remove,
925*4882a593Smuzhiyun .driver = {
926*4882a593Smuzhiyun .name = "meson-mx-sdhc",
927*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
928*4882a593Smuzhiyun .of_match_table = of_match_ptr(meson_mx_sdhc_of_match),
929*4882a593Smuzhiyun },
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun module_platform_driver(meson_mx_sdhc_driver);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun MODULE_DESCRIPTION("Meson6, Meson8, Meson8b and Meson8m2 SDHC Host Driver");
935*4882a593Smuzhiyun MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
936*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
937