1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson SDHC clock controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "meson-mx-sdhc.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MESON_SDHC_NUM_BUILTIN_CLKS 6
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct meson_mx_sdhc_clkc {
18*4882a593Smuzhiyun struct clk_mux src_sel;
19*4882a593Smuzhiyun struct clk_divider div;
20*4882a593Smuzhiyun struct clk_gate mod_clk_en;
21*4882a593Smuzhiyun struct clk_gate tx_clk_en;
22*4882a593Smuzhiyun struct clk_gate rx_clk_en;
23*4882a593Smuzhiyun struct clk_gate sd_clk_en;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const struct clk_parent_data meson_mx_sdhc_src_sel_parents[4] = {
27*4882a593Smuzhiyun { .fw_name = "clkin0" },
28*4882a593Smuzhiyun { .fw_name = "clkin1" },
29*4882a593Smuzhiyun { .fw_name = "clkin2" },
30*4882a593Smuzhiyun { .fw_name = "clkin3" },
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const struct clk_div_table meson_mx_sdhc_div_table[] = {
34*4882a593Smuzhiyun { .div = 6, .val = 5, },
35*4882a593Smuzhiyun { .div = 8, .val = 7, },
36*4882a593Smuzhiyun { .div = 9, .val = 8, },
37*4882a593Smuzhiyun { .div = 10, .val = 9, },
38*4882a593Smuzhiyun { .div = 12, .val = 11, },
39*4882a593Smuzhiyun { .div = 16, .val = 15, },
40*4882a593Smuzhiyun { .div = 18, .val = 17, },
41*4882a593Smuzhiyun { .div = 34, .val = 33, },
42*4882a593Smuzhiyun { .div = 142, .val = 141, },
43*4882a593Smuzhiyun { .div = 850, .val = 849, },
44*4882a593Smuzhiyun { .div = 2126, .val = 2125, },
45*4882a593Smuzhiyun { .div = 4096, .val = 4095, },
46*4882a593Smuzhiyun { /* sentinel */ }
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
meson_mx_sdhc_clk_hw_register(struct device * dev,const char * name_suffix,const struct clk_parent_data * parents,unsigned int num_parents,const struct clk_ops * ops,struct clk_hw * hw)49*4882a593Smuzhiyun static int meson_mx_sdhc_clk_hw_register(struct device *dev,
50*4882a593Smuzhiyun const char *name_suffix,
51*4882a593Smuzhiyun const struct clk_parent_data *parents,
52*4882a593Smuzhiyun unsigned int num_parents,
53*4882a593Smuzhiyun const struct clk_ops *ops,
54*4882a593Smuzhiyun struct clk_hw *hw)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct clk_init_data init = { };
57*4882a593Smuzhiyun char clk_name[32];
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun snprintf(clk_name, sizeof(clk_name), "%s#%s", dev_name(dev),
60*4882a593Smuzhiyun name_suffix);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun init.name = clk_name;
63*4882a593Smuzhiyun init.ops = ops;
64*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
65*4882a593Smuzhiyun init.parent_data = parents;
66*4882a593Smuzhiyun init.num_parents = num_parents;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun hw->init = &init;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun return devm_clk_hw_register(dev, hw);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
meson_mx_sdhc_gate_clk_hw_register(struct device * dev,const char * name_suffix,struct clk_hw * parent,struct clk_hw * hw)73*4882a593Smuzhiyun static int meson_mx_sdhc_gate_clk_hw_register(struct device *dev,
74*4882a593Smuzhiyun const char *name_suffix,
75*4882a593Smuzhiyun struct clk_hw *parent,
76*4882a593Smuzhiyun struct clk_hw *hw)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct clk_parent_data parent_data = { .hw = parent };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return meson_mx_sdhc_clk_hw_register(dev, name_suffix, &parent_data, 1,
81*4882a593Smuzhiyun &clk_gate_ops, hw);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
meson_mx_sdhc_register_clkc(struct device * dev,void __iomem * base,struct clk_bulk_data * clk_bulk_data)84*4882a593Smuzhiyun int meson_mx_sdhc_register_clkc(struct device *dev, void __iomem *base,
85*4882a593Smuzhiyun struct clk_bulk_data *clk_bulk_data)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct clk_parent_data div_parent = { };
88*4882a593Smuzhiyun struct meson_mx_sdhc_clkc *clkc_data;
89*4882a593Smuzhiyun int ret;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun clkc_data = devm_kzalloc(dev, sizeof(*clkc_data), GFP_KERNEL);
92*4882a593Smuzhiyun if (!clkc_data)
93*4882a593Smuzhiyun return -ENOMEM;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun clkc_data->src_sel.reg = base + MESON_SDHC_CLKC;
96*4882a593Smuzhiyun clkc_data->src_sel.mask = 0x3;
97*4882a593Smuzhiyun clkc_data->src_sel.shift = 16;
98*4882a593Smuzhiyun ret = meson_mx_sdhc_clk_hw_register(dev, "src_sel",
99*4882a593Smuzhiyun meson_mx_sdhc_src_sel_parents, 4,
100*4882a593Smuzhiyun &clk_mux_ops,
101*4882a593Smuzhiyun &clkc_data->src_sel.hw);
102*4882a593Smuzhiyun if (ret)
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun clkc_data->div.reg = base + MESON_SDHC_CLKC;
106*4882a593Smuzhiyun clkc_data->div.shift = 0;
107*4882a593Smuzhiyun clkc_data->div.width = 12;
108*4882a593Smuzhiyun clkc_data->div.table = meson_mx_sdhc_div_table;
109*4882a593Smuzhiyun div_parent.hw = &clkc_data->src_sel.hw;
110*4882a593Smuzhiyun ret = meson_mx_sdhc_clk_hw_register(dev, "div", &div_parent, 1,
111*4882a593Smuzhiyun &clk_divider_ops,
112*4882a593Smuzhiyun &clkc_data->div.hw);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun clkc_data->mod_clk_en.reg = base + MESON_SDHC_CLKC;
117*4882a593Smuzhiyun clkc_data->mod_clk_en.bit_idx = 15;
118*4882a593Smuzhiyun ret = meson_mx_sdhc_gate_clk_hw_register(dev, "mod_clk_on",
119*4882a593Smuzhiyun &clkc_data->div.hw,
120*4882a593Smuzhiyun &clkc_data->mod_clk_en.hw);
121*4882a593Smuzhiyun if (ret)
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun clkc_data->tx_clk_en.reg = base + MESON_SDHC_CLKC;
125*4882a593Smuzhiyun clkc_data->tx_clk_en.bit_idx = 14;
126*4882a593Smuzhiyun ret = meson_mx_sdhc_gate_clk_hw_register(dev, "tx_clk_on",
127*4882a593Smuzhiyun &clkc_data->div.hw,
128*4882a593Smuzhiyun &clkc_data->tx_clk_en.hw);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun clkc_data->rx_clk_en.reg = base + MESON_SDHC_CLKC;
133*4882a593Smuzhiyun clkc_data->rx_clk_en.bit_idx = 13;
134*4882a593Smuzhiyun ret = meson_mx_sdhc_gate_clk_hw_register(dev, "rx_clk_on",
135*4882a593Smuzhiyun &clkc_data->div.hw,
136*4882a593Smuzhiyun &clkc_data->rx_clk_en.hw);
137*4882a593Smuzhiyun if (ret)
138*4882a593Smuzhiyun return ret;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun clkc_data->sd_clk_en.reg = base + MESON_SDHC_CLKC;
141*4882a593Smuzhiyun clkc_data->sd_clk_en.bit_idx = 12;
142*4882a593Smuzhiyun ret = meson_mx_sdhc_gate_clk_hw_register(dev, "sd_clk_on",
143*4882a593Smuzhiyun &clkc_data->div.hw,
144*4882a593Smuzhiyun &clkc_data->sd_clk_en.hw);
145*4882a593Smuzhiyun if (ret)
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun * TODO: Replace clk_hw.clk with devm_clk_hw_get_clk() once that is
150*4882a593Smuzhiyun * available.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun clk_bulk_data[0].clk = clkc_data->mod_clk_en.hw.clk;
153*4882a593Smuzhiyun clk_bulk_data[1].clk = clkc_data->sd_clk_en.hw.clk;
154*4882a593Smuzhiyun clk_bulk_data[2].clk = clkc_data->tx_clk_en.hw.clk;
155*4882a593Smuzhiyun clk_bulk_data[3].clk = clkc_data->rx_clk_en.hw.clk;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159