1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ZX Specific Extensions for Synopsys DW Multimedia Card Interface driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016, Linaro Ltd.
6*4882a593Smuzhiyun * Copyright (C) 2016, ZTE Corp.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/mmc/host.h>
12*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "dw_mmc.h"
21*4882a593Smuzhiyun #include "dw_mmc-pltfm.h"
22*4882a593Smuzhiyun #include "dw_mmc-zx.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct dw_mci_zx_priv_data {
25*4882a593Smuzhiyun struct regmap *sysc_base;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum delay_type {
29*4882a593Smuzhiyun DELAY_TYPE_READ, /* read dqs delay */
30*4882a593Smuzhiyun DELAY_TYPE_CLK, /* clk sample delay */
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
dw_mci_zx_emmc_set_delay(struct dw_mci * host,unsigned int delay,enum delay_type dflag)33*4882a593Smuzhiyun static int dw_mci_zx_emmc_set_delay(struct dw_mci *host, unsigned int delay,
34*4882a593Smuzhiyun enum delay_type dflag)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct dw_mci_zx_priv_data *priv = host->priv;
37*4882a593Smuzhiyun struct regmap *sysc_base = priv->sysc_base;
38*4882a593Smuzhiyun unsigned int clksel;
39*4882a593Smuzhiyun unsigned int loop = 1000;
40*4882a593Smuzhiyun int ret;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun if (!sysc_base)
43*4882a593Smuzhiyun return -EINVAL;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun ret = regmap_update_bits(sysc_base, LB_AON_EMMC_CFG_REG0,
46*4882a593Smuzhiyun PARA_HALF_CLK_MODE | PARA_DLL_BYPASS_MODE |
47*4882a593Smuzhiyun PARA_PHASE_DET_SEL_MASK |
48*4882a593Smuzhiyun PARA_DLL_LOCK_NUM_MASK |
49*4882a593Smuzhiyun DLL_REG_SET | PARA_DLL_START_MASK,
50*4882a593Smuzhiyun PARA_DLL_START(4) | PARA_DLL_LOCK_NUM(4));
51*4882a593Smuzhiyun if (ret)
52*4882a593Smuzhiyun return ret;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun ret = regmap_read(sysc_base, LB_AON_EMMC_CFG_REG1, &clksel);
55*4882a593Smuzhiyun if (ret)
56*4882a593Smuzhiyun return ret;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (dflag == DELAY_TYPE_CLK) {
59*4882a593Smuzhiyun clksel &= ~CLK_SAMP_DELAY_MASK;
60*4882a593Smuzhiyun clksel |= CLK_SAMP_DELAY(delay);
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun clksel &= ~READ_DQS_DELAY_MASK;
63*4882a593Smuzhiyun clksel |= READ_DQS_DELAY(delay);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun regmap_write(sysc_base, LB_AON_EMMC_CFG_REG1, clksel);
67*4882a593Smuzhiyun regmap_update_bits(sysc_base, LB_AON_EMMC_CFG_REG0,
68*4882a593Smuzhiyun PARA_DLL_START_MASK | PARA_DLL_LOCK_NUM_MASK |
69*4882a593Smuzhiyun DLL_REG_SET,
70*4882a593Smuzhiyun PARA_DLL_START(4) | PARA_DLL_LOCK_NUM(4) |
71*4882a593Smuzhiyun DLL_REG_SET);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun do {
74*4882a593Smuzhiyun ret = regmap_read(sysc_base, LB_AON_EMMC_CFG_REG2, &clksel);
75*4882a593Smuzhiyun if (ret)
76*4882a593Smuzhiyun return ret;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun } while (--loop && !(clksel & ZX_DLL_LOCKED));
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (!loop) {
81*4882a593Smuzhiyun dev_err(host->dev, "Error: %s dll lock fail\n", __func__);
82*4882a593Smuzhiyun return -EIO;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
dw_mci_zx_emmc_execute_tuning(struct dw_mci_slot * slot,u32 opcode)88*4882a593Smuzhiyun static int dw_mci_zx_emmc_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct dw_mci *host = slot->host;
91*4882a593Smuzhiyun struct mmc_host *mmc = slot->mmc;
92*4882a593Smuzhiyun int ret, len = 0, start = 0, end = 0, delay, best = 0;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun for (delay = 1; delay < 128; delay++) {
95*4882a593Smuzhiyun ret = dw_mci_zx_emmc_set_delay(host, delay, DELAY_TYPE_CLK);
96*4882a593Smuzhiyun if (!ret && mmc_send_tuning(mmc, opcode, NULL)) {
97*4882a593Smuzhiyun if (start >= 0) {
98*4882a593Smuzhiyun end = delay - 1;
99*4882a593Smuzhiyun /* check and update longest good range */
100*4882a593Smuzhiyun if ((end - start) > len) {
101*4882a593Smuzhiyun best = (start + end) >> 1;
102*4882a593Smuzhiyun len = end - start;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun start = -1;
106*4882a593Smuzhiyun end = 0;
107*4882a593Smuzhiyun continue;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun if (start < 0)
110*4882a593Smuzhiyun start = delay;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (start >= 0) {
114*4882a593Smuzhiyun end = delay - 1;
115*4882a593Smuzhiyun if ((end - start) > len) {
116*4882a593Smuzhiyun best = (start + end) >> 1;
117*4882a593Smuzhiyun len = end - start;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun if (best < 0)
121*4882a593Smuzhiyun return -EIO;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun dev_info(host->dev, "%s best range: start %d end %d\n", __func__,
124*4882a593Smuzhiyun start, end);
125*4882a593Smuzhiyun return dw_mci_zx_emmc_set_delay(host, best, DELAY_TYPE_CLK);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
dw_mci_zx_prepare_hs400_tuning(struct dw_mci * host,struct mmc_ios * ios)128*4882a593Smuzhiyun static int dw_mci_zx_prepare_hs400_tuning(struct dw_mci *host,
129*4882a593Smuzhiyun struct mmc_ios *ios)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* config phase shift as 90 degree */
134*4882a593Smuzhiyun ret = dw_mci_zx_emmc_set_delay(host, 32, DELAY_TYPE_READ);
135*4882a593Smuzhiyun if (ret < 0)
136*4882a593Smuzhiyun return -EIO;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
dw_mci_zx_execute_tuning(struct dw_mci_slot * slot,u32 opcode)141*4882a593Smuzhiyun static int dw_mci_zx_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct dw_mci *host = slot->host;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (host->verid == 0x290a) /* only for emmc */
146*4882a593Smuzhiyun return dw_mci_zx_emmc_execute_tuning(slot, opcode);
147*4882a593Smuzhiyun /* TODO: Add 0x210a dedicated tuning for sd/sdio */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
dw_mci_zx_parse_dt(struct dw_mci * host)152*4882a593Smuzhiyun static int dw_mci_zx_parse_dt(struct dw_mci *host)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct device_node *np = host->dev->of_node;
155*4882a593Smuzhiyun struct device_node *node;
156*4882a593Smuzhiyun struct dw_mci_zx_priv_data *priv;
157*4882a593Smuzhiyun struct regmap *sysc_base;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* syscon is needed only by emmc */
160*4882a593Smuzhiyun node = of_parse_phandle(np, "zte,aon-syscon", 0);
161*4882a593Smuzhiyun if (node) {
162*4882a593Smuzhiyun sysc_base = syscon_node_to_regmap(node);
163*4882a593Smuzhiyun of_node_put(node);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (IS_ERR(sysc_base))
166*4882a593Smuzhiyun return dev_err_probe(host->dev, PTR_ERR(sysc_base),
167*4882a593Smuzhiyun "Can't get syscon\n");
168*4882a593Smuzhiyun } else {
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
173*4882a593Smuzhiyun if (!priv)
174*4882a593Smuzhiyun return -ENOMEM;
175*4882a593Smuzhiyun priv->sysc_base = sysc_base;
176*4882a593Smuzhiyun host->priv = priv;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static unsigned long zx_dwmmc_caps[3] = {
182*4882a593Smuzhiyun MMC_CAP_CMD23,
183*4882a593Smuzhiyun MMC_CAP_CMD23,
184*4882a593Smuzhiyun MMC_CAP_CMD23,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const struct dw_mci_drv_data zx_drv_data = {
188*4882a593Smuzhiyun .caps = zx_dwmmc_caps,
189*4882a593Smuzhiyun .num_caps = ARRAY_SIZE(zx_dwmmc_caps),
190*4882a593Smuzhiyun .execute_tuning = dw_mci_zx_execute_tuning,
191*4882a593Smuzhiyun .prepare_hs400_tuning = dw_mci_zx_prepare_hs400_tuning,
192*4882a593Smuzhiyun .parse_dt = dw_mci_zx_parse_dt,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct of_device_id dw_mci_zx_match[] = {
196*4882a593Smuzhiyun { .compatible = "zte,zx296718-dw-mshc", .data = &zx_drv_data},
197*4882a593Smuzhiyun {},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mci_zx_match);
200*4882a593Smuzhiyun
dw_mci_zx_probe(struct platform_device * pdev)201*4882a593Smuzhiyun static int dw_mci_zx_probe(struct platform_device *pdev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun const struct dw_mci_drv_data *drv_data;
204*4882a593Smuzhiyun const struct of_device_id *match;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun match = of_match_node(dw_mci_zx_match, pdev->dev.of_node);
207*4882a593Smuzhiyun drv_data = match->data;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return dw_mci_pltfm_register(pdev, drv_data);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct dev_pm_ops dw_mci_zx_dev_pm_ops = {
213*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
214*4882a593Smuzhiyun pm_runtime_force_resume)
215*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
216*4882a593Smuzhiyun dw_mci_runtime_resume,
217*4882a593Smuzhiyun NULL)
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun static struct platform_driver dw_mci_zx_pltfm_driver = {
221*4882a593Smuzhiyun .probe = dw_mci_zx_probe,
222*4882a593Smuzhiyun .remove = dw_mci_pltfm_remove,
223*4882a593Smuzhiyun .driver = {
224*4882a593Smuzhiyun .name = "dwmmc_zx",
225*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
226*4882a593Smuzhiyun .of_match_table = dw_mci_zx_match,
227*4882a593Smuzhiyun .pm = &dw_mci_zx_dev_pm_ops,
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun module_platform_driver(dw_mci_zx_pltfm_driver);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun MODULE_DESCRIPTION("ZTE emmc/sd driver");
234*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
235