1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Linaro Ltd.
4*4882a593Smuzhiyun * Copyright (c) 2013 Hisilicon Limited.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/mmc/host.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "dw_mmc.h"
20*4882a593Smuzhiyun #include "dw_mmc-pltfm.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * hi6220 sd only support io voltage 1.8v and 3v
24*4882a593Smuzhiyun * Also need config AO_SCTRL_SEL18 accordingly
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define AO_SCTRL_SEL18 BIT(10)
27*4882a593Smuzhiyun #define AO_SCTRL_CTRL3 0x40C
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DWMMC_SDIO_ID 2
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define SOC_SCTRL_SCPERCTRL5 (0x314)
32*4882a593Smuzhiyun #define SDCARD_IO_SEL18 BIT(2)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define SDCARD_RD_THRESHOLD (512)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define GENCLK_DIV (7)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define GPIO_CLK_ENABLE BIT(16)
39*4882a593Smuzhiyun #define GPIO_CLK_DIV_MASK GENMASK(11, 8)
40*4882a593Smuzhiyun #define GPIO_USE_SAMPLE_DLY_MASK GENMASK(13, 13)
41*4882a593Smuzhiyun #define UHS_REG_EXT_SAMPLE_PHASE_MASK GENMASK(20, 16)
42*4882a593Smuzhiyun #define UHS_REG_EXT_SAMPLE_DRVPHASE_MASK GENMASK(25, 21)
43*4882a593Smuzhiyun #define UHS_REG_EXT_SAMPLE_DLY_MASK GENMASK(30, 26)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define TIMING_MODE 3
46*4882a593Smuzhiyun #define TIMING_CFG_NUM 10
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define NUM_PHASES (40)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define ENABLE_SHIFT_MIN_SMPL (4)
51*4882a593Smuzhiyun #define ENABLE_SHIFT_MAX_SMPL (12)
52*4882a593Smuzhiyun #define USE_DLY_MIN_SMPL (11)
53*4882a593Smuzhiyun #define USE_DLY_MAX_SMPL (14)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct k3_priv {
56*4882a593Smuzhiyun int ctrl_id;
57*4882a593Smuzhiyun u32 cur_speed;
58*4882a593Smuzhiyun struct regmap *reg;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static unsigned long dw_mci_hi6220_caps[] = {
62*4882a593Smuzhiyun MMC_CAP_CMD23,
63*4882a593Smuzhiyun MMC_CAP_CMD23,
64*4882a593Smuzhiyun 0
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct hs_timing {
68*4882a593Smuzhiyun u32 drv_phase;
69*4882a593Smuzhiyun u32 smpl_dly;
70*4882a593Smuzhiyun u32 smpl_phase_max;
71*4882a593Smuzhiyun u32 smpl_phase_min;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct hs_timing hs_timing_cfg[TIMING_MODE][TIMING_CFG_NUM] = {
75*4882a593Smuzhiyun { /* reserved */ },
76*4882a593Smuzhiyun { /* SD */
77*4882a593Smuzhiyun {7, 0, 15, 15,}, /* 0: LEGACY 400k */
78*4882a593Smuzhiyun {6, 0, 4, 4,}, /* 1: MMC_HS */
79*4882a593Smuzhiyun {6, 0, 3, 3,}, /* 2: SD_HS */
80*4882a593Smuzhiyun {6, 0, 15, 15,}, /* 3: SDR12 */
81*4882a593Smuzhiyun {6, 0, 2, 2,}, /* 4: SDR25 */
82*4882a593Smuzhiyun {4, 0, 11, 0,}, /* 5: SDR50 */
83*4882a593Smuzhiyun {6, 4, 15, 0,}, /* 6: SDR104 */
84*4882a593Smuzhiyun {0}, /* 7: DDR50 */
85*4882a593Smuzhiyun {0}, /* 8: DDR52 */
86*4882a593Smuzhiyun {0}, /* 9: HS200 */
87*4882a593Smuzhiyun },
88*4882a593Smuzhiyun { /* SDIO */
89*4882a593Smuzhiyun {7, 0, 15, 15,}, /* 0: LEGACY 400k */
90*4882a593Smuzhiyun {0}, /* 1: MMC_HS */
91*4882a593Smuzhiyun {6, 0, 15, 15,}, /* 2: SD_HS */
92*4882a593Smuzhiyun {6, 0, 15, 15,}, /* 3: SDR12 */
93*4882a593Smuzhiyun {6, 0, 0, 0,}, /* 4: SDR25 */
94*4882a593Smuzhiyun {4, 0, 12, 0,}, /* 5: SDR50 */
95*4882a593Smuzhiyun {5, 4, 15, 0,}, /* 6: SDR104 */
96*4882a593Smuzhiyun {0}, /* 7: DDR50 */
97*4882a593Smuzhiyun {0}, /* 8: DDR52 */
98*4882a593Smuzhiyun {0}, /* 9: HS200 */
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
dw_mci_k3_set_ios(struct dw_mci * host,struct mmc_ios * ios)102*4882a593Smuzhiyun static void dw_mci_k3_set_ios(struct dw_mci *host, struct mmc_ios *ios)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun int ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ret = clk_set_rate(host->ciu_clk, ios->clock);
107*4882a593Smuzhiyun if (ret)
108*4882a593Smuzhiyun dev_warn(host->dev, "failed to set rate %uHz\n", ios->clock);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun host->bus_hz = clk_get_rate(host->ciu_clk);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct dw_mci_drv_data k3_drv_data = {
114*4882a593Smuzhiyun .set_ios = dw_mci_k3_set_ios,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
dw_mci_hi6220_parse_dt(struct dw_mci * host)117*4882a593Smuzhiyun static int dw_mci_hi6220_parse_dt(struct dw_mci *host)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct k3_priv *priv;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
122*4882a593Smuzhiyun if (!priv)
123*4882a593Smuzhiyun return -ENOMEM;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun priv->reg = syscon_regmap_lookup_by_phandle(host->dev->of_node,
126*4882a593Smuzhiyun "hisilicon,peripheral-syscon");
127*4882a593Smuzhiyun if (IS_ERR(priv->reg))
128*4882a593Smuzhiyun priv->reg = NULL;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun priv->ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
131*4882a593Smuzhiyun if (priv->ctrl_id < 0)
132*4882a593Smuzhiyun priv->ctrl_id = 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (priv->ctrl_id >= TIMING_MODE)
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun host->priv = priv;
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
dw_mci_hi6220_switch_voltage(struct mmc_host * mmc,struct mmc_ios * ios)141*4882a593Smuzhiyun static int dw_mci_hi6220_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct dw_mci_slot *slot = mmc_priv(mmc);
144*4882a593Smuzhiyun struct k3_priv *priv;
145*4882a593Smuzhiyun struct dw_mci *host;
146*4882a593Smuzhiyun int min_uv, max_uv;
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun host = slot->host;
150*4882a593Smuzhiyun priv = host->priv;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!priv || !priv->reg)
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
156*4882a593Smuzhiyun ret = regmap_update_bits(priv->reg, AO_SCTRL_CTRL3,
157*4882a593Smuzhiyun AO_SCTRL_SEL18, 0);
158*4882a593Smuzhiyun min_uv = 3000000;
159*4882a593Smuzhiyun max_uv = 3000000;
160*4882a593Smuzhiyun } else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
161*4882a593Smuzhiyun ret = regmap_update_bits(priv->reg, AO_SCTRL_CTRL3,
162*4882a593Smuzhiyun AO_SCTRL_SEL18, AO_SCTRL_SEL18);
163*4882a593Smuzhiyun min_uv = 1800000;
164*4882a593Smuzhiyun max_uv = 1800000;
165*4882a593Smuzhiyun } else {
166*4882a593Smuzhiyun dev_dbg(host->dev, "voltage not supported\n");
167*4882a593Smuzhiyun return -EINVAL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (ret) {
171*4882a593Smuzhiyun dev_dbg(host->dev, "switch voltage failed\n");
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (IS_ERR_OR_NULL(mmc->supply.vqmmc))
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun ret = regulator_set_voltage(mmc->supply.vqmmc, min_uv, max_uv);
179*4882a593Smuzhiyun if (ret) {
180*4882a593Smuzhiyun dev_dbg(host->dev, "Regulator set error %d: %d - %d\n",
181*4882a593Smuzhiyun ret, min_uv, max_uv);
182*4882a593Smuzhiyun return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
dw_mci_hi6220_set_ios(struct dw_mci * host,struct mmc_ios * ios)188*4882a593Smuzhiyun static void dw_mci_hi6220_set_ios(struct dw_mci *host, struct mmc_ios *ios)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun int ret;
191*4882a593Smuzhiyun unsigned int clock;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun clock = (ios->clock <= 25000000) ? 25000000 : ios->clock;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = clk_set_rate(host->biu_clk, clock);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun dev_warn(host->dev, "failed to set rate %uHz\n", clock);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun host->bus_hz = clk_get_rate(host->biu_clk);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
dw_mci_hi6220_execute_tuning(struct dw_mci_slot * slot,u32 opcode)202*4882a593Smuzhiyun static int dw_mci_hi6220_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static const struct dw_mci_drv_data hi6220_data = {
208*4882a593Smuzhiyun .caps = dw_mci_hi6220_caps,
209*4882a593Smuzhiyun .num_caps = ARRAY_SIZE(dw_mci_hi6220_caps),
210*4882a593Smuzhiyun .switch_voltage = dw_mci_hi6220_switch_voltage,
211*4882a593Smuzhiyun .set_ios = dw_mci_hi6220_set_ios,
212*4882a593Smuzhiyun .parse_dt = dw_mci_hi6220_parse_dt,
213*4882a593Smuzhiyun .execute_tuning = dw_mci_hi6220_execute_tuning,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
dw_mci_hs_set_timing(struct dw_mci * host,int timing,int smpl_phase)216*4882a593Smuzhiyun static void dw_mci_hs_set_timing(struct dw_mci *host, int timing,
217*4882a593Smuzhiyun int smpl_phase)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun u32 drv_phase;
220*4882a593Smuzhiyun u32 smpl_dly;
221*4882a593Smuzhiyun u32 use_smpl_dly = 0;
222*4882a593Smuzhiyun u32 enable_shift = 0;
223*4882a593Smuzhiyun u32 reg_value;
224*4882a593Smuzhiyun int ctrl_id;
225*4882a593Smuzhiyun struct k3_priv *priv;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun priv = host->priv;
228*4882a593Smuzhiyun ctrl_id = priv->ctrl_id;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun drv_phase = hs_timing_cfg[ctrl_id][timing].drv_phase;
231*4882a593Smuzhiyun smpl_dly = hs_timing_cfg[ctrl_id][timing].smpl_dly;
232*4882a593Smuzhiyun if (smpl_phase == -1)
233*4882a593Smuzhiyun smpl_phase = (hs_timing_cfg[ctrl_id][timing].smpl_phase_max +
234*4882a593Smuzhiyun hs_timing_cfg[ctrl_id][timing].smpl_phase_min) / 2;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun switch (timing) {
237*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR104:
238*4882a593Smuzhiyun if (smpl_phase >= USE_DLY_MIN_SMPL &&
239*4882a593Smuzhiyun smpl_phase <= USE_DLY_MAX_SMPL)
240*4882a593Smuzhiyun use_smpl_dly = 1;
241*4882a593Smuzhiyun fallthrough;
242*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR50:
243*4882a593Smuzhiyun if (smpl_phase >= ENABLE_SHIFT_MIN_SMPL &&
244*4882a593Smuzhiyun smpl_phase <= ENABLE_SHIFT_MAX_SMPL)
245*4882a593Smuzhiyun enable_shift = 1;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun mci_writel(host, GPIO, 0x0);
250*4882a593Smuzhiyun usleep_range(5, 10);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun reg_value = FIELD_PREP(UHS_REG_EXT_SAMPLE_PHASE_MASK, smpl_phase) |
253*4882a593Smuzhiyun FIELD_PREP(UHS_REG_EXT_SAMPLE_DLY_MASK, smpl_dly) |
254*4882a593Smuzhiyun FIELD_PREP(UHS_REG_EXT_SAMPLE_DRVPHASE_MASK, drv_phase);
255*4882a593Smuzhiyun mci_writel(host, UHS_REG_EXT, reg_value);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun mci_writel(host, ENABLE_SHIFT, enable_shift);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun reg_value = FIELD_PREP(GPIO_CLK_DIV_MASK, GENCLK_DIV) |
260*4882a593Smuzhiyun FIELD_PREP(GPIO_USE_SAMPLE_DLY_MASK, use_smpl_dly);
261*4882a593Smuzhiyun mci_writel(host, GPIO, (unsigned int)reg_value | GPIO_CLK_ENABLE);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* We should delay 1ms wait for timing setting finished. */
264*4882a593Smuzhiyun usleep_range(1000, 2000);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
dw_mci_hi3660_init(struct dw_mci * host)267*4882a593Smuzhiyun static int dw_mci_hi3660_init(struct dw_mci *host)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun mci_writel(host, CDTHRCTL, SDMMC_SET_THLD(SDCARD_RD_THRESHOLD,
270*4882a593Smuzhiyun SDMMC_CARD_RD_THR_EN));
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun dw_mci_hs_set_timing(host, MMC_TIMING_LEGACY, -1);
273*4882a593Smuzhiyun host->bus_hz /= (GENCLK_DIV + 1);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
dw_mci_set_sel18(struct dw_mci * host,bool set)278*4882a593Smuzhiyun static int dw_mci_set_sel18(struct dw_mci *host, bool set)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun unsigned int val;
282*4882a593Smuzhiyun struct k3_priv *priv;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun priv = host->priv;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun val = set ? SDCARD_IO_SEL18 : 0;
287*4882a593Smuzhiyun ret = regmap_update_bits(priv->reg, SOC_SCTRL_SCPERCTRL5,
288*4882a593Smuzhiyun SDCARD_IO_SEL18, val);
289*4882a593Smuzhiyun if (ret) {
290*4882a593Smuzhiyun dev_err(host->dev, "sel18 %u error\n", val);
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
dw_mci_hi3660_set_ios(struct dw_mci * host,struct mmc_ios * ios)297*4882a593Smuzhiyun static void dw_mci_hi3660_set_ios(struct dw_mci *host, struct mmc_ios *ios)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun unsigned long wanted;
301*4882a593Smuzhiyun unsigned long actual;
302*4882a593Smuzhiyun struct k3_priv *priv = host->priv;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (!ios->clock || ios->clock == priv->cur_speed)
305*4882a593Smuzhiyun return;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun wanted = ios->clock * (GENCLK_DIV + 1);
308*4882a593Smuzhiyun ret = clk_set_rate(host->ciu_clk, wanted);
309*4882a593Smuzhiyun if (ret) {
310*4882a593Smuzhiyun dev_err(host->dev, "failed to set rate %luHz\n", wanted);
311*4882a593Smuzhiyun return;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun actual = clk_get_rate(host->ciu_clk);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun dw_mci_hs_set_timing(host, ios->timing, -1);
316*4882a593Smuzhiyun host->bus_hz = actual / (GENCLK_DIV + 1);
317*4882a593Smuzhiyun host->current_speed = 0;
318*4882a593Smuzhiyun priv->cur_speed = host->bus_hz;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
dw_mci_get_best_clksmpl(unsigned int sample_flag)321*4882a593Smuzhiyun static int dw_mci_get_best_clksmpl(unsigned int sample_flag)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun int i;
324*4882a593Smuzhiyun int interval;
325*4882a593Smuzhiyun unsigned int v;
326*4882a593Smuzhiyun unsigned int len;
327*4882a593Smuzhiyun unsigned int range_start = 0;
328*4882a593Smuzhiyun unsigned int range_length = 0;
329*4882a593Smuzhiyun unsigned int middle_range = 0;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (!sample_flag)
332*4882a593Smuzhiyun return -EIO;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (~sample_flag == 0)
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun i = ffs(sample_flag) - 1;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * A clock cycle is divided into 32 phases,
341*4882a593Smuzhiyun * each of which is represented by a bit,
342*4882a593Smuzhiyun * finding the optimal phase.
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun while (i < 32) {
345*4882a593Smuzhiyun v = ror32(sample_flag, i);
346*4882a593Smuzhiyun len = ffs(~v) - 1;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (len > range_length) {
349*4882a593Smuzhiyun range_length = len;
350*4882a593Smuzhiyun range_start = i;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun interval = ffs(v >> len) - 1;
354*4882a593Smuzhiyun if (interval < 0)
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun i += len + interval;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun middle_range = range_start + range_length / 2;
361*4882a593Smuzhiyun if (middle_range >= 32)
362*4882a593Smuzhiyun middle_range %= 32;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return middle_range;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
dw_mci_hi3660_execute_tuning(struct dw_mci_slot * slot,u32 opcode)367*4882a593Smuzhiyun static int dw_mci_hi3660_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun int i = 0;
370*4882a593Smuzhiyun struct dw_mci *host = slot->host;
371*4882a593Smuzhiyun struct mmc_host *mmc = slot->mmc;
372*4882a593Smuzhiyun int smpl_phase = 0;
373*4882a593Smuzhiyun u32 tuning_sample_flag = 0;
374*4882a593Smuzhiyun int best_clksmpl = 0;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun for (i = 0; i < NUM_PHASES; ++i, ++smpl_phase) {
377*4882a593Smuzhiyun smpl_phase %= 32;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun mci_writel(host, TMOUT, ~0);
380*4882a593Smuzhiyun dw_mci_hs_set_timing(host, mmc->ios.timing, smpl_phase);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (!mmc_send_tuning(mmc, opcode, NULL))
383*4882a593Smuzhiyun tuning_sample_flag |= (1 << smpl_phase);
384*4882a593Smuzhiyun else
385*4882a593Smuzhiyun tuning_sample_flag &= ~(1 << smpl_phase);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun best_clksmpl = dw_mci_get_best_clksmpl(tuning_sample_flag);
389*4882a593Smuzhiyun if (best_clksmpl < 0) {
390*4882a593Smuzhiyun dev_err(host->dev, "All phases bad!\n");
391*4882a593Smuzhiyun return -EIO;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun dw_mci_hs_set_timing(host, mmc->ios.timing, best_clksmpl);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun dev_info(host->dev, "tuning ok best_clksmpl %u tuning_sample_flag %x\n",
397*4882a593Smuzhiyun best_clksmpl, tuning_sample_flag);
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
dw_mci_hi3660_switch_voltage(struct mmc_host * mmc,struct mmc_ios * ios)401*4882a593Smuzhiyun static int dw_mci_hi3660_switch_voltage(struct mmc_host *mmc,
402*4882a593Smuzhiyun struct mmc_ios *ios)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun int ret = 0;
405*4882a593Smuzhiyun struct dw_mci_slot *slot = mmc_priv(mmc);
406*4882a593Smuzhiyun struct k3_priv *priv;
407*4882a593Smuzhiyun struct dw_mci *host;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun host = slot->host;
410*4882a593Smuzhiyun priv = host->priv;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!priv || !priv->reg)
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (priv->ctrl_id == DWMMC_SDIO_ID)
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
419*4882a593Smuzhiyun ret = dw_mci_set_sel18(host, 0);
420*4882a593Smuzhiyun else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
421*4882a593Smuzhiyun ret = dw_mci_set_sel18(host, 1);
422*4882a593Smuzhiyun if (ret)
423*4882a593Smuzhiyun return ret;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (!IS_ERR(mmc->supply.vqmmc)) {
426*4882a593Smuzhiyun ret = mmc_regulator_set_vqmmc(mmc, ios);
427*4882a593Smuzhiyun if (ret < 0) {
428*4882a593Smuzhiyun dev_err(host->dev, "Regulator set error %d\n", ret);
429*4882a593Smuzhiyun return ret;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct dw_mci_drv_data hi3660_data = {
437*4882a593Smuzhiyun .init = dw_mci_hi3660_init,
438*4882a593Smuzhiyun .set_ios = dw_mci_hi3660_set_ios,
439*4882a593Smuzhiyun .parse_dt = dw_mci_hi6220_parse_dt,
440*4882a593Smuzhiyun .execute_tuning = dw_mci_hi3660_execute_tuning,
441*4882a593Smuzhiyun .switch_voltage = dw_mci_hi3660_switch_voltage,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const struct of_device_id dw_mci_k3_match[] = {
445*4882a593Smuzhiyun { .compatible = "hisilicon,hi3660-dw-mshc", .data = &hi3660_data, },
446*4882a593Smuzhiyun { .compatible = "hisilicon,hi4511-dw-mshc", .data = &k3_drv_data, },
447*4882a593Smuzhiyun { .compatible = "hisilicon,hi6220-dw-mshc", .data = &hi6220_data, },
448*4882a593Smuzhiyun {},
449*4882a593Smuzhiyun };
450*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mci_k3_match);
451*4882a593Smuzhiyun
dw_mci_k3_probe(struct platform_device * pdev)452*4882a593Smuzhiyun static int dw_mci_k3_probe(struct platform_device *pdev)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun const struct dw_mci_drv_data *drv_data;
455*4882a593Smuzhiyun const struct of_device_id *match;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun match = of_match_node(dw_mci_k3_match, pdev->dev.of_node);
458*4882a593Smuzhiyun drv_data = match->data;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return dw_mci_pltfm_register(pdev, drv_data);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct dev_pm_ops dw_mci_k3_dev_pm_ops = {
464*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
465*4882a593Smuzhiyun pm_runtime_force_resume)
466*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
467*4882a593Smuzhiyun dw_mci_runtime_resume,
468*4882a593Smuzhiyun NULL)
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static struct platform_driver dw_mci_k3_pltfm_driver = {
472*4882a593Smuzhiyun .probe = dw_mci_k3_probe,
473*4882a593Smuzhiyun .remove = dw_mci_pltfm_remove,
474*4882a593Smuzhiyun .driver = {
475*4882a593Smuzhiyun .name = "dwmmc_k3",
476*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
477*4882a593Smuzhiyun .of_match_table = dw_mci_k3_match,
478*4882a593Smuzhiyun .pm = &dw_mci_k3_dev_pm_ops,
479*4882a593Smuzhiyun },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun module_platform_driver(dw_mci_k3_pltfm_driver);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun MODULE_DESCRIPTION("K3 Specific DW-MSHC Driver Extension");
485*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
486*4882a593Smuzhiyun MODULE_ALIAS("platform:dwmmc_k3");
487