xref: /OK3568_Linux_fs/kernel/drivers/mmc/host/dw_mmc-hi3798cv200.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 HiSilicon Technologies Co., Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/mmc/host.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "dw_mmc.h"
17*4882a593Smuzhiyun #include "dw_mmc-pltfm.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define ALL_INT_CLR		0x1ffff
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct hi3798cv200_priv {
22*4882a593Smuzhiyun 	struct clk *sample_clk;
23*4882a593Smuzhiyun 	struct clk *drive_clk;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static unsigned long dw_mci_hi3798cv200_caps[] = {
27*4882a593Smuzhiyun 	MMC_CAP_CMD23,
28*4882a593Smuzhiyun 	MMC_CAP_CMD23,
29*4882a593Smuzhiyun 	MMC_CAP_CMD23
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
dw_mci_hi3798cv200_set_ios(struct dw_mci * host,struct mmc_ios * ios)32*4882a593Smuzhiyun static void dw_mci_hi3798cv200_set_ios(struct dw_mci *host, struct mmc_ios *ios)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct hi3798cv200_priv *priv = host->priv;
35*4882a593Smuzhiyun 	u32 val;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	val = mci_readl(host, UHS_REG);
38*4882a593Smuzhiyun 	if (ios->timing == MMC_TIMING_MMC_DDR52 ||
39*4882a593Smuzhiyun 	    ios->timing == MMC_TIMING_UHS_DDR50)
40*4882a593Smuzhiyun 		val |= SDMMC_UHS_DDR;
41*4882a593Smuzhiyun 	else
42*4882a593Smuzhiyun 		val &= ~SDMMC_UHS_DDR;
43*4882a593Smuzhiyun 	mci_writel(host, UHS_REG, val);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	val = mci_readl(host, ENABLE_SHIFT);
46*4882a593Smuzhiyun 	if (ios->timing == MMC_TIMING_MMC_DDR52)
47*4882a593Smuzhiyun 		val |= SDMMC_ENABLE_PHASE;
48*4882a593Smuzhiyun 	else
49*4882a593Smuzhiyun 		val &= ~SDMMC_ENABLE_PHASE;
50*4882a593Smuzhiyun 	mci_writel(host, ENABLE_SHIFT, val);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	val = mci_readl(host, DDR_REG);
53*4882a593Smuzhiyun 	if (ios->timing == MMC_TIMING_MMC_HS400)
54*4882a593Smuzhiyun 		val |= SDMMC_DDR_HS400;
55*4882a593Smuzhiyun 	else
56*4882a593Smuzhiyun 		val &= ~SDMMC_DDR_HS400;
57*4882a593Smuzhiyun 	mci_writel(host, DDR_REG, val);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (ios->timing == MMC_TIMING_MMC_HS ||
60*4882a593Smuzhiyun 	    ios->timing == MMC_TIMING_LEGACY)
61*4882a593Smuzhiyun 		clk_set_phase(priv->drive_clk, 180);
62*4882a593Smuzhiyun 	else if (ios->timing == MMC_TIMING_MMC_HS200)
63*4882a593Smuzhiyun 		clk_set_phase(priv->drive_clk, 135);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
dw_mci_hi3798cv200_execute_tuning(struct dw_mci_slot * slot,u32 opcode)66*4882a593Smuzhiyun static int dw_mci_hi3798cv200_execute_tuning(struct dw_mci_slot *slot,
67*4882a593Smuzhiyun 					     u32 opcode)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	static const int degrees[] = { 0, 45, 90, 135, 180, 225, 270, 315 };
70*4882a593Smuzhiyun 	struct dw_mci *host = slot->host;
71*4882a593Smuzhiyun 	struct hi3798cv200_priv *priv = host->priv;
72*4882a593Smuzhiyun 	int raise_point = -1, fall_point = -1;
73*4882a593Smuzhiyun 	int err, prev_err = -1;
74*4882a593Smuzhiyun 	int found = 0;
75*4882a593Smuzhiyun 	int i;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(degrees); i++) {
78*4882a593Smuzhiyun 		clk_set_phase(priv->sample_clk, degrees[i]);
79*4882a593Smuzhiyun 		mci_writel(host, RINTSTS, ALL_INT_CLR);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 		err = mmc_send_tuning(slot->mmc, opcode, NULL);
82*4882a593Smuzhiyun 		if (!err)
83*4882a593Smuzhiyun 			found = 1;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		if (i > 0) {
86*4882a593Smuzhiyun 			if (err && !prev_err)
87*4882a593Smuzhiyun 				fall_point = i - 1;
88*4882a593Smuzhiyun 			if (!err && prev_err)
89*4882a593Smuzhiyun 				raise_point = i;
90*4882a593Smuzhiyun 		}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		if (raise_point != -1 && fall_point != -1)
93*4882a593Smuzhiyun 			goto tuning_out;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		prev_err = err;
96*4882a593Smuzhiyun 		err = 0;
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun tuning_out:
100*4882a593Smuzhiyun 	if (found) {
101*4882a593Smuzhiyun 		if (raise_point == -1)
102*4882a593Smuzhiyun 			raise_point = 0;
103*4882a593Smuzhiyun 		if (fall_point == -1)
104*4882a593Smuzhiyun 			fall_point = ARRAY_SIZE(degrees) - 1;
105*4882a593Smuzhiyun 		if (fall_point < raise_point) {
106*4882a593Smuzhiyun 			if ((raise_point + fall_point) >
107*4882a593Smuzhiyun 			    (ARRAY_SIZE(degrees) - 1))
108*4882a593Smuzhiyun 				i = fall_point / 2;
109*4882a593Smuzhiyun 			else
110*4882a593Smuzhiyun 				i = (raise_point + ARRAY_SIZE(degrees) - 1) / 2;
111*4882a593Smuzhiyun 		} else {
112*4882a593Smuzhiyun 			i = (raise_point + fall_point) / 2;
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		clk_set_phase(priv->sample_clk, degrees[i]);
116*4882a593Smuzhiyun 		dev_dbg(host->dev, "Tuning clk_sample[%d, %d], set[%d]\n",
117*4882a593Smuzhiyun 			raise_point, fall_point, degrees[i]);
118*4882a593Smuzhiyun 	} else {
119*4882a593Smuzhiyun 		dev_err(host->dev, "No valid clk_sample shift! use default\n");
120*4882a593Smuzhiyun 		err = -EINVAL;
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	mci_writel(host, RINTSTS, ALL_INT_CLR);
124*4882a593Smuzhiyun 	return err;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
dw_mci_hi3798cv200_init(struct dw_mci * host)127*4882a593Smuzhiyun static int dw_mci_hi3798cv200_init(struct dw_mci *host)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct hi3798cv200_priv *priv;
130*4882a593Smuzhiyun 	int ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
133*4882a593Smuzhiyun 	if (!priv)
134*4882a593Smuzhiyun 		return -ENOMEM;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	priv->sample_clk = devm_clk_get(host->dev, "ciu-sample");
137*4882a593Smuzhiyun 	if (IS_ERR(priv->sample_clk)) {
138*4882a593Smuzhiyun 		dev_err(host->dev, "failed to get ciu-sample clock\n");
139*4882a593Smuzhiyun 		return PTR_ERR(priv->sample_clk);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	priv->drive_clk = devm_clk_get(host->dev, "ciu-drive");
143*4882a593Smuzhiyun 	if (IS_ERR(priv->drive_clk)) {
144*4882a593Smuzhiyun 		dev_err(host->dev, "failed to get ciu-drive clock\n");
145*4882a593Smuzhiyun 		return PTR_ERR(priv->drive_clk);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->sample_clk);
149*4882a593Smuzhiyun 	if (ret) {
150*4882a593Smuzhiyun 		dev_err(host->dev, "failed to enable ciu-sample clock\n");
151*4882a593Smuzhiyun 		return ret;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->drive_clk);
155*4882a593Smuzhiyun 	if (ret) {
156*4882a593Smuzhiyun 		dev_err(host->dev, "failed to enable ciu-drive clock\n");
157*4882a593Smuzhiyun 		goto disable_sample_clk;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	host->priv = priv;
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun disable_sample_clk:
164*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sample_clk);
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct dw_mci_drv_data hi3798cv200_data = {
169*4882a593Smuzhiyun 	.caps = dw_mci_hi3798cv200_caps,
170*4882a593Smuzhiyun 	.num_caps = ARRAY_SIZE(dw_mci_hi3798cv200_caps),
171*4882a593Smuzhiyun 	.init = dw_mci_hi3798cv200_init,
172*4882a593Smuzhiyun 	.set_ios = dw_mci_hi3798cv200_set_ios,
173*4882a593Smuzhiyun 	.execute_tuning = dw_mci_hi3798cv200_execute_tuning,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
dw_mci_hi3798cv200_probe(struct platform_device * pdev)176*4882a593Smuzhiyun static int dw_mci_hi3798cv200_probe(struct platform_device *pdev)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	return dw_mci_pltfm_register(pdev, &hi3798cv200_data);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
dw_mci_hi3798cv200_remove(struct platform_device * pdev)181*4882a593Smuzhiyun static int dw_mci_hi3798cv200_remove(struct platform_device *pdev)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct dw_mci *host = platform_get_drvdata(pdev);
184*4882a593Smuzhiyun 	struct hi3798cv200_priv *priv = host->priv;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	clk_disable_unprepare(priv->drive_clk);
187*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sample_clk);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return dw_mci_pltfm_remove(pdev);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct of_device_id dw_mci_hi3798cv200_match[] = {
193*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3798cv200-dw-mshc", },
194*4882a593Smuzhiyun 	{},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mci_hi3798cv200_match);
198*4882a593Smuzhiyun static struct platform_driver dw_mci_hi3798cv200_driver = {
199*4882a593Smuzhiyun 	.probe = dw_mci_hi3798cv200_probe,
200*4882a593Smuzhiyun 	.remove = dw_mci_hi3798cv200_remove,
201*4882a593Smuzhiyun 	.driver = {
202*4882a593Smuzhiyun 		.name = "dwmmc_hi3798cv200",
203*4882a593Smuzhiyun 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
204*4882a593Smuzhiyun 		.of_match_table = dw_mci_hi3798cv200_match,
205*4882a593Smuzhiyun 	},
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun module_platform_driver(dw_mci_hi3798cv200_driver);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon Hi3798CV200 Specific DW-MSHC Driver Extension");
210*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
211*4882a593Smuzhiyun MODULE_ALIAS("platform:dwmmc_hi3798cv200");
212