1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012, Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/mmc/host.h>
12*4882a593Smuzhiyun #include <linux/mmc/mmc.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_gpio.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "dw_mmc.h"
19*4882a593Smuzhiyun #include "dw_mmc-pltfm.h"
20*4882a593Smuzhiyun #include "dw_mmc-exynos.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Variations in Exynos specific dw-mshc controller */
23*4882a593Smuzhiyun enum dw_mci_exynos_type {
24*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS4210,
25*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS4412,
26*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS5250,
27*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS5420,
28*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS5420_SMU,
29*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS7,
30*4882a593Smuzhiyun DW_MCI_TYPE_EXYNOS7_SMU,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Exynos implementation specific driver private data */
34*4882a593Smuzhiyun struct dw_mci_exynos_priv_data {
35*4882a593Smuzhiyun enum dw_mci_exynos_type ctrl_type;
36*4882a593Smuzhiyun u8 ciu_div;
37*4882a593Smuzhiyun u32 sdr_timing;
38*4882a593Smuzhiyun u32 ddr_timing;
39*4882a593Smuzhiyun u32 hs400_timing;
40*4882a593Smuzhiyun u32 tuned_sample;
41*4882a593Smuzhiyun u32 cur_speed;
42*4882a593Smuzhiyun u32 dqs_delay;
43*4882a593Smuzhiyun u32 saved_dqs_en;
44*4882a593Smuzhiyun u32 saved_strobe_ctrl;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static struct dw_mci_exynos_compatible {
48*4882a593Smuzhiyun char *compatible;
49*4882a593Smuzhiyun enum dw_mci_exynos_type ctrl_type;
50*4882a593Smuzhiyun } exynos_compat[] = {
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun .compatible = "samsung,exynos4210-dw-mshc",
53*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS4210,
54*4882a593Smuzhiyun }, {
55*4882a593Smuzhiyun .compatible = "samsung,exynos4412-dw-mshc",
56*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS4412,
57*4882a593Smuzhiyun }, {
58*4882a593Smuzhiyun .compatible = "samsung,exynos5250-dw-mshc",
59*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS5250,
60*4882a593Smuzhiyun }, {
61*4882a593Smuzhiyun .compatible = "samsung,exynos5420-dw-mshc",
62*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS5420,
63*4882a593Smuzhiyun }, {
64*4882a593Smuzhiyun .compatible = "samsung,exynos5420-dw-mshc-smu",
65*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU,
66*4882a593Smuzhiyun }, {
67*4882a593Smuzhiyun .compatible = "samsung,exynos7-dw-mshc",
68*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS7,
69*4882a593Smuzhiyun }, {
70*4882a593Smuzhiyun .compatible = "samsung,exynos7-dw-mshc-smu",
71*4882a593Smuzhiyun .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU,
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
dw_mci_exynos_get_ciu_div(struct dw_mci * host)75*4882a593Smuzhiyun static inline u8 dw_mci_exynos_get_ciu_div(struct dw_mci *host)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
80*4882a593Smuzhiyun return EXYNOS4412_FIXED_CIU_CLK_DIV;
81*4882a593Smuzhiyun else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
82*4882a593Smuzhiyun return EXYNOS4210_FIXED_CIU_CLK_DIV;
83*4882a593Smuzhiyun else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
84*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
85*4882a593Smuzhiyun return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL64)) + 1;
86*4882a593Smuzhiyun else
87*4882a593Smuzhiyun return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL)) + 1;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
dw_mci_exynos_config_smu(struct dw_mci * host)90*4882a593Smuzhiyun static void dw_mci_exynos_config_smu(struct dw_mci *host)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * If Exynos is provided the Security management,
96*4882a593Smuzhiyun * set for non-ecryption mode at this time.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU ||
99*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
100*4882a593Smuzhiyun mci_writel(host, MPSBEGIN0, 0);
101*4882a593Smuzhiyun mci_writel(host, MPSEND0, SDMMC_ENDING_SEC_NR_MAX);
102*4882a593Smuzhiyun mci_writel(host, MPSCTRL0, SDMMC_MPSCTRL_SECURE_WRITE_BIT |
103*4882a593Smuzhiyun SDMMC_MPSCTRL_NON_SECURE_READ_BIT |
104*4882a593Smuzhiyun SDMMC_MPSCTRL_VALID |
105*4882a593Smuzhiyun SDMMC_MPSCTRL_NON_SECURE_WRITE_BIT);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
dw_mci_exynos_priv_init(struct dw_mci * host)109*4882a593Smuzhiyun static int dw_mci_exynos_priv_init(struct dw_mci *host)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun dw_mci_exynos_config_smu(host);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (priv->ctrl_type >= DW_MCI_TYPE_EXYNOS5420) {
116*4882a593Smuzhiyun priv->saved_strobe_ctrl = mci_readl(host, HS400_DLINE_CTRL);
117*4882a593Smuzhiyun priv->saved_dqs_en = mci_readl(host, HS400_DQS_EN);
118*4882a593Smuzhiyun priv->saved_dqs_en |= AXI_NON_BLOCKING_WR;
119*4882a593Smuzhiyun mci_writel(host, HS400_DQS_EN, priv->saved_dqs_en);
120*4882a593Smuzhiyun if (!priv->dqs_delay)
121*4882a593Smuzhiyun priv->dqs_delay =
122*4882a593Smuzhiyun DQS_CTRL_GET_RD_DELAY(priv->saved_strobe_ctrl);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun host->bus_hz /= (priv->ciu_div + 1);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
dw_mci_exynos_set_clksel_timing(struct dw_mci * host,u32 timing)130*4882a593Smuzhiyun static void dw_mci_exynos_set_clksel_timing(struct dw_mci *host, u32 timing)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
133*4882a593Smuzhiyun u32 clksel;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
136*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
137*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL64);
138*4882a593Smuzhiyun else
139*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun clksel = (clksel & ~SDMMC_CLKSEL_TIMING_MASK) | timing;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
144*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
145*4882a593Smuzhiyun mci_writel(host, CLKSEL64, clksel);
146*4882a593Smuzhiyun else
147*4882a593Smuzhiyun mci_writel(host, CLKSEL, clksel);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Exynos4412 and Exynos5250 extends the use of CMD register with the
151*4882a593Smuzhiyun * use of bit 29 (which is reserved on standard MSHC controllers) for
152*4882a593Smuzhiyun * optionally bypassing the HOLD register for command and data. The
153*4882a593Smuzhiyun * HOLD register should be bypassed in case there is no phase shift
154*4882a593Smuzhiyun * applied on CMD/DATA that is sent to the card.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun if (!SDMMC_CLKSEL_GET_DRV_WD3(clksel) && host->slot)
157*4882a593Smuzhiyun set_bit(DW_MMC_CARD_NO_USE_HOLD, &host->slot->flags);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #ifdef CONFIG_PM
dw_mci_exynos_runtime_resume(struct device * dev)161*4882a593Smuzhiyun static int dw_mci_exynos_runtime_resume(struct device *dev)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct dw_mci *host = dev_get_drvdata(dev);
164*4882a593Smuzhiyun int ret;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ret = dw_mci_runtime_resume(dev);
167*4882a593Smuzhiyun if (ret)
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun dw_mci_exynos_config_smu(host);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #endif /* CONFIG_PM */
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun * dw_mci_exynos_suspend_noirq - Exynos-specific suspend code
179*4882a593Smuzhiyun * @dev: Device to suspend (this device)
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * This ensures that device will be in runtime active state in
182*4882a593Smuzhiyun * dw_mci_exynos_resume_noirq after calling pm_runtime_force_resume()
183*4882a593Smuzhiyun */
dw_mci_exynos_suspend_noirq(struct device * dev)184*4882a593Smuzhiyun static int dw_mci_exynos_suspend_noirq(struct device *dev)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun pm_runtime_get_noresume(dev);
187*4882a593Smuzhiyun return pm_runtime_force_suspend(dev);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun * dw_mci_exynos_resume_noirq - Exynos-specific resume code
192*4882a593Smuzhiyun * @dev: Device to resume (this device)
193*4882a593Smuzhiyun *
194*4882a593Smuzhiyun * On exynos5420 there is a silicon errata that will sometimes leave the
195*4882a593Smuzhiyun * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate
196*4882a593Smuzhiyun * that it fired and we can clear it by writing a 1 back. Clear it to prevent
197*4882a593Smuzhiyun * interrupts from going off constantly.
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * We run this code on all exynos variants because it doesn't hurt.
200*4882a593Smuzhiyun */
dw_mci_exynos_resume_noirq(struct device * dev)201*4882a593Smuzhiyun static int dw_mci_exynos_resume_noirq(struct device *dev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct dw_mci *host = dev_get_drvdata(dev);
204*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
205*4882a593Smuzhiyun u32 clksel;
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ret = pm_runtime_force_resume(dev);
209*4882a593Smuzhiyun if (ret)
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
213*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
214*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL64);
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (clksel & SDMMC_CLKSEL_WAKEUP_INT) {
219*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
220*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
221*4882a593Smuzhiyun mci_writel(host, CLKSEL64, clksel);
222*4882a593Smuzhiyun else
223*4882a593Smuzhiyun mci_writel(host, CLKSEL, clksel);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun pm_runtime_put(dev);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
231*4882a593Smuzhiyun
dw_mci_exynos_config_hs400(struct dw_mci * host,u32 timing)232*4882a593Smuzhiyun static void dw_mci_exynos_config_hs400(struct dw_mci *host, u32 timing)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
235*4882a593Smuzhiyun u32 dqs, strobe;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * Not supported to configure register
239*4882a593Smuzhiyun * related to HS400
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun if (priv->ctrl_type < DW_MCI_TYPE_EXYNOS5420) {
242*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS400)
243*4882a593Smuzhiyun dev_warn(host->dev,
244*4882a593Smuzhiyun "cannot configure HS400, unsupported chipset\n");
245*4882a593Smuzhiyun return;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun dqs = priv->saved_dqs_en;
249*4882a593Smuzhiyun strobe = priv->saved_strobe_ctrl;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS400) {
252*4882a593Smuzhiyun dqs |= DATA_STROBE_EN;
253*4882a593Smuzhiyun strobe = DQS_CTRL_RD_DELAY(strobe, priv->dqs_delay);
254*4882a593Smuzhiyun } else if (timing == MMC_TIMING_UHS_SDR104) {
255*4882a593Smuzhiyun dqs &= 0xffffff00;
256*4882a593Smuzhiyun } else {
257*4882a593Smuzhiyun dqs &= ~DATA_STROBE_EN;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun mci_writel(host, HS400_DQS_EN, dqs);
261*4882a593Smuzhiyun mci_writel(host, HS400_DLINE_CTRL, strobe);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
dw_mci_exynos_adjust_clock(struct dw_mci * host,unsigned int wanted)264*4882a593Smuzhiyun static void dw_mci_exynos_adjust_clock(struct dw_mci *host, unsigned int wanted)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
267*4882a593Smuzhiyun unsigned long actual;
268*4882a593Smuzhiyun u8 div;
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun * Don't care if wanted clock is zero or
272*4882a593Smuzhiyun * ciu clock is unavailable
273*4882a593Smuzhiyun */
274*4882a593Smuzhiyun if (!wanted || IS_ERR(host->ciu_clk))
275*4882a593Smuzhiyun return;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Guaranteed minimum frequency for cclkin */
278*4882a593Smuzhiyun if (wanted < EXYNOS_CCLKIN_MIN)
279*4882a593Smuzhiyun wanted = EXYNOS_CCLKIN_MIN;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (wanted == priv->cur_speed)
282*4882a593Smuzhiyun return;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun div = dw_mci_exynos_get_ciu_div(host);
285*4882a593Smuzhiyun ret = clk_set_rate(host->ciu_clk, wanted * div);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun dev_warn(host->dev,
288*4882a593Smuzhiyun "failed to set clk-rate %u error: %d\n",
289*4882a593Smuzhiyun wanted * div, ret);
290*4882a593Smuzhiyun actual = clk_get_rate(host->ciu_clk);
291*4882a593Smuzhiyun host->bus_hz = actual / div;
292*4882a593Smuzhiyun priv->cur_speed = wanted;
293*4882a593Smuzhiyun host->current_speed = 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
dw_mci_exynos_set_ios(struct dw_mci * host,struct mmc_ios * ios)296*4882a593Smuzhiyun static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
299*4882a593Smuzhiyun unsigned int wanted = ios->clock;
300*4882a593Smuzhiyun u32 timing = ios->timing, clksel;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun switch (timing) {
303*4882a593Smuzhiyun case MMC_TIMING_MMC_HS400:
304*4882a593Smuzhiyun /* Update tuned sample timing */
305*4882a593Smuzhiyun clksel = SDMMC_CLKSEL_UP_SAMPLE(
306*4882a593Smuzhiyun priv->hs400_timing, priv->tuned_sample);
307*4882a593Smuzhiyun wanted <<= 1;
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case MMC_TIMING_MMC_DDR52:
310*4882a593Smuzhiyun clksel = priv->ddr_timing;
311*4882a593Smuzhiyun /* Should be double rate for DDR mode */
312*4882a593Smuzhiyun if (ios->bus_width == MMC_BUS_WIDTH_8)
313*4882a593Smuzhiyun wanted <<= 1;
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR104:
316*4882a593Smuzhiyun case MMC_TIMING_UHS_SDR50:
317*4882a593Smuzhiyun clksel = (priv->sdr_timing & 0xfff8ffff) |
318*4882a593Smuzhiyun (priv->ciu_div << 16);
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case MMC_TIMING_UHS_DDR50:
321*4882a593Smuzhiyun clksel = (priv->ddr_timing & 0xfff8ffff) |
322*4882a593Smuzhiyun (priv->ciu_div << 16);
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun default:
325*4882a593Smuzhiyun clksel = priv->sdr_timing;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Set clock timing for the requested speed mode*/
329*4882a593Smuzhiyun dw_mci_exynos_set_clksel_timing(host, clksel);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* Configure setting for HS400 */
332*4882a593Smuzhiyun dw_mci_exynos_config_hs400(host, timing);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* Configure clock rate */
335*4882a593Smuzhiyun dw_mci_exynos_adjust_clock(host, wanted);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
dw_mci_exynos_parse_dt(struct dw_mci * host)338*4882a593Smuzhiyun static int dw_mci_exynos_parse_dt(struct dw_mci *host)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv;
341*4882a593Smuzhiyun struct device_node *np = host->dev->of_node;
342*4882a593Smuzhiyun u32 timing[2];
343*4882a593Smuzhiyun u32 div = 0;
344*4882a593Smuzhiyun int idx;
345*4882a593Smuzhiyun int ret;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
348*4882a593Smuzhiyun if (!priv)
349*4882a593Smuzhiyun return -ENOMEM;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) {
352*4882a593Smuzhiyun if (of_device_is_compatible(np, exynos_compat[idx].compatible))
353*4882a593Smuzhiyun priv->ctrl_type = exynos_compat[idx].ctrl_type;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
357*4882a593Smuzhiyun priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1;
358*4882a593Smuzhiyun else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
359*4882a593Smuzhiyun priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1;
360*4882a593Smuzhiyun else {
361*4882a593Smuzhiyun of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div);
362*4882a593Smuzhiyun priv->ciu_div = div;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun ret = of_property_read_u32_array(np,
366*4882a593Smuzhiyun "samsung,dw-mshc-sdr-timing", timing, 2);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = of_property_read_u32_array(np,
373*4882a593Smuzhiyun "samsung,dw-mshc-ddr-timing", timing, 2);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = of_property_read_u32_array(np,
380*4882a593Smuzhiyun "samsung,dw-mshc-hs400-timing", timing, 2);
381*4882a593Smuzhiyun if (!ret && of_property_read_u32(np,
382*4882a593Smuzhiyun "samsung,read-strobe-delay", &priv->dqs_delay))
383*4882a593Smuzhiyun dev_dbg(host->dev,
384*4882a593Smuzhiyun "read-strobe-delay is not found, assuming usage of default value\n");
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun priv->hs400_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1],
387*4882a593Smuzhiyun HS400_FIXED_CIU_CLK_DIV);
388*4882a593Smuzhiyun host->priv = priv;
389*4882a593Smuzhiyun return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
dw_mci_exynos_get_clksmpl(struct dw_mci * host)392*4882a593Smuzhiyun static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
397*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
398*4882a593Smuzhiyun return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64));
399*4882a593Smuzhiyun else
400*4882a593Smuzhiyun return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
dw_mci_exynos_set_clksmpl(struct dw_mci * host,u8 sample)403*4882a593Smuzhiyun static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun u32 clksel;
406*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
409*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
410*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL64);
411*4882a593Smuzhiyun else
412*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL);
413*4882a593Smuzhiyun clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
414*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
415*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
416*4882a593Smuzhiyun mci_writel(host, CLKSEL64, clksel);
417*4882a593Smuzhiyun else
418*4882a593Smuzhiyun mci_writel(host, CLKSEL, clksel);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
dw_mci_exynos_move_next_clksmpl(struct dw_mci * host)421*4882a593Smuzhiyun static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
424*4882a593Smuzhiyun u32 clksel;
425*4882a593Smuzhiyun u8 sample;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
428*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
429*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL64);
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun clksel = mci_readl(host, CLKSEL);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun sample = (clksel + 1) & 0x7;
434*4882a593Smuzhiyun clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
437*4882a593Smuzhiyun priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
438*4882a593Smuzhiyun mci_writel(host, CLKSEL64, clksel);
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun mci_writel(host, CLKSEL, clksel);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return sample;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
dw_mci_exynos_get_best_clksmpl(u8 candiates)445*4882a593Smuzhiyun static s8 dw_mci_exynos_get_best_clksmpl(u8 candiates)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun const u8 iter = 8;
448*4882a593Smuzhiyun u8 __c;
449*4882a593Smuzhiyun s8 i, loc = -1;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun for (i = 0; i < iter; i++) {
452*4882a593Smuzhiyun __c = ror8(candiates, i);
453*4882a593Smuzhiyun if ((__c & 0xc7) == 0xc7) {
454*4882a593Smuzhiyun loc = i;
455*4882a593Smuzhiyun goto out;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun for (i = 0; i < iter; i++) {
460*4882a593Smuzhiyun __c = ror8(candiates, i);
461*4882a593Smuzhiyun if ((__c & 0x83) == 0x83) {
462*4882a593Smuzhiyun loc = i;
463*4882a593Smuzhiyun goto out;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /*
468*4882a593Smuzhiyun * If there is no cadiates value, then it needs to return -EIO.
469*4882a593Smuzhiyun * If there are candiates values and don't find bset clk sample value,
470*4882a593Smuzhiyun * then use a first candiates clock sample value.
471*4882a593Smuzhiyun */
472*4882a593Smuzhiyun for (i = 0; i < iter; i++) {
473*4882a593Smuzhiyun __c = ror8(candiates, i);
474*4882a593Smuzhiyun if ((__c & 0x1) == 0x1) {
475*4882a593Smuzhiyun loc = i;
476*4882a593Smuzhiyun goto out;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun out:
480*4882a593Smuzhiyun return loc;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
dw_mci_exynos_execute_tuning(struct dw_mci_slot * slot,u32 opcode)483*4882a593Smuzhiyun static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct dw_mci *host = slot->host;
486*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
487*4882a593Smuzhiyun struct mmc_host *mmc = slot->mmc;
488*4882a593Smuzhiyun u8 start_smpl, smpl, candiates = 0;
489*4882a593Smuzhiyun s8 found;
490*4882a593Smuzhiyun int ret = 0;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun start_smpl = dw_mci_exynos_get_clksmpl(host);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun do {
495*4882a593Smuzhiyun mci_writel(host, TMOUT, ~0);
496*4882a593Smuzhiyun smpl = dw_mci_exynos_move_next_clksmpl(host);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (!mmc_send_tuning(mmc, opcode, NULL))
499*4882a593Smuzhiyun candiates |= (1 << smpl);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun } while (start_smpl != smpl);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun found = dw_mci_exynos_get_best_clksmpl(candiates);
504*4882a593Smuzhiyun if (found >= 0) {
505*4882a593Smuzhiyun dw_mci_exynos_set_clksmpl(host, found);
506*4882a593Smuzhiyun priv->tuned_sample = found;
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun ret = -EIO;
509*4882a593Smuzhiyun dev_warn(&mmc->class_dev,
510*4882a593Smuzhiyun "There is no candiates value about clksmpl!\n");
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return ret;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
dw_mci_exynos_prepare_hs400_tuning(struct dw_mci * host,struct mmc_ios * ios)516*4882a593Smuzhiyun static int dw_mci_exynos_prepare_hs400_tuning(struct dw_mci *host,
517*4882a593Smuzhiyun struct mmc_ios *ios)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct dw_mci_exynos_priv_data *priv = host->priv;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun dw_mci_exynos_set_clksel_timing(host, priv->hs400_timing);
522*4882a593Smuzhiyun dw_mci_exynos_adjust_clock(host, (ios->clock) << 1);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Common capabilities of Exynos4/Exynos5 SoC */
528*4882a593Smuzhiyun static unsigned long exynos_dwmmc_caps[4] = {
529*4882a593Smuzhiyun MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA | MMC_CAP_CMD23,
530*4882a593Smuzhiyun MMC_CAP_CMD23,
531*4882a593Smuzhiyun MMC_CAP_CMD23,
532*4882a593Smuzhiyun MMC_CAP_CMD23,
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct dw_mci_drv_data exynos_drv_data = {
536*4882a593Smuzhiyun .caps = exynos_dwmmc_caps,
537*4882a593Smuzhiyun .num_caps = ARRAY_SIZE(exynos_dwmmc_caps),
538*4882a593Smuzhiyun .init = dw_mci_exynos_priv_init,
539*4882a593Smuzhiyun .set_ios = dw_mci_exynos_set_ios,
540*4882a593Smuzhiyun .parse_dt = dw_mci_exynos_parse_dt,
541*4882a593Smuzhiyun .execute_tuning = dw_mci_exynos_execute_tuning,
542*4882a593Smuzhiyun .prepare_hs400_tuning = dw_mci_exynos_prepare_hs400_tuning,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static const struct of_device_id dw_mci_exynos_match[] = {
546*4882a593Smuzhiyun { .compatible = "samsung,exynos4412-dw-mshc",
547*4882a593Smuzhiyun .data = &exynos_drv_data, },
548*4882a593Smuzhiyun { .compatible = "samsung,exynos5250-dw-mshc",
549*4882a593Smuzhiyun .data = &exynos_drv_data, },
550*4882a593Smuzhiyun { .compatible = "samsung,exynos5420-dw-mshc",
551*4882a593Smuzhiyun .data = &exynos_drv_data, },
552*4882a593Smuzhiyun { .compatible = "samsung,exynos5420-dw-mshc-smu",
553*4882a593Smuzhiyun .data = &exynos_drv_data, },
554*4882a593Smuzhiyun { .compatible = "samsung,exynos7-dw-mshc",
555*4882a593Smuzhiyun .data = &exynos_drv_data, },
556*4882a593Smuzhiyun { .compatible = "samsung,exynos7-dw-mshc-smu",
557*4882a593Smuzhiyun .data = &exynos_drv_data, },
558*4882a593Smuzhiyun {},
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mci_exynos_match);
561*4882a593Smuzhiyun
dw_mci_exynos_probe(struct platform_device * pdev)562*4882a593Smuzhiyun static int dw_mci_exynos_probe(struct platform_device *pdev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun const struct dw_mci_drv_data *drv_data;
565*4882a593Smuzhiyun const struct of_device_id *match;
566*4882a593Smuzhiyun int ret;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node);
569*4882a593Smuzhiyun drv_data = match->data;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
572*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
573*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ret = dw_mci_pltfm_register(pdev, drv_data);
576*4882a593Smuzhiyun if (ret) {
577*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
578*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
579*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return ret;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return 0;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
dw_mci_exynos_remove(struct platform_device * pdev)587*4882a593Smuzhiyun static int dw_mci_exynos_remove(struct platform_device *pdev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
590*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
591*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun return dw_mci_pltfm_remove(pdev);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct dev_pm_ops dw_mci_exynos_pmops = {
597*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(dw_mci_exynos_suspend_noirq,
598*4882a593Smuzhiyun dw_mci_exynos_resume_noirq)
599*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
600*4882a593Smuzhiyun dw_mci_exynos_runtime_resume,
601*4882a593Smuzhiyun NULL)
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static struct platform_driver dw_mci_exynos_pltfm_driver = {
605*4882a593Smuzhiyun .probe = dw_mci_exynos_probe,
606*4882a593Smuzhiyun .remove = dw_mci_exynos_remove,
607*4882a593Smuzhiyun .driver = {
608*4882a593Smuzhiyun .name = "dwmmc_exynos",
609*4882a593Smuzhiyun .probe_type = PROBE_PREFER_ASYNCHRONOUS,
610*4882a593Smuzhiyun .of_match_table = dw_mci_exynos_match,
611*4882a593Smuzhiyun .pm = &dw_mci_exynos_pmops,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun module_platform_driver(dw_mci_exynos_pltfm_driver);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension");
618*4882a593Smuzhiyun MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com");
619*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
620*4882a593Smuzhiyun MODULE_ALIAS("platform:dwmmc_exynos");
621