1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SN Platform GRU Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * GRU HANDLE DEFINITION
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2008 Silicon Graphics, Inc. All Rights Reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __GRUHANDLES_H__
11*4882a593Smuzhiyun #define __GRUHANDLES_H__
12*4882a593Smuzhiyun #include "gru_instructions.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Manifest constants for GRU Memory Map
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun #define GRU_GSEG0_BASE 0
18*4882a593Smuzhiyun #define GRU_MCS_BASE (64 * 1024 * 1024)
19*4882a593Smuzhiyun #define GRU_SIZE (128UL * 1024 * 1024)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Handle & resource counts */
22*4882a593Smuzhiyun #define GRU_NUM_CB 128
23*4882a593Smuzhiyun #define GRU_NUM_DSR_BYTES (32 * 1024)
24*4882a593Smuzhiyun #define GRU_NUM_TFM 16
25*4882a593Smuzhiyun #define GRU_NUM_TGH 24
26*4882a593Smuzhiyun #define GRU_NUM_CBE 128
27*4882a593Smuzhiyun #define GRU_NUM_TFH 128
28*4882a593Smuzhiyun #define GRU_NUM_CCH 16
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Maximum resource counts that can be reserved by user programs */
31*4882a593Smuzhiyun #define GRU_NUM_USER_CBR GRU_NUM_CBE
32*4882a593Smuzhiyun #define GRU_NUM_USER_DSR_BYTES GRU_NUM_DSR_BYTES
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Bytes per handle & handle stride. Code assumes all cb, tfh, cbe handles
35*4882a593Smuzhiyun * are the same */
36*4882a593Smuzhiyun #define GRU_HANDLE_BYTES 64
37*4882a593Smuzhiyun #define GRU_HANDLE_STRIDE 256
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Base addresses of handles */
40*4882a593Smuzhiyun #define GRU_TFM_BASE (GRU_MCS_BASE + 0x00000)
41*4882a593Smuzhiyun #define GRU_TGH_BASE (GRU_MCS_BASE + 0x08000)
42*4882a593Smuzhiyun #define GRU_CBE_BASE (GRU_MCS_BASE + 0x10000)
43*4882a593Smuzhiyun #define GRU_TFH_BASE (GRU_MCS_BASE + 0x18000)
44*4882a593Smuzhiyun #define GRU_CCH_BASE (GRU_MCS_BASE + 0x20000)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* User gseg constants */
47*4882a593Smuzhiyun #define GRU_GSEG_STRIDE (4 * 1024 * 1024)
48*4882a593Smuzhiyun #define GSEG_BASE(a) ((a) & ~(GRU_GSEG_PAGESIZE - 1))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Data segment constants */
51*4882a593Smuzhiyun #define GRU_DSR_AU_BYTES 1024
52*4882a593Smuzhiyun #define GRU_DSR_CL (GRU_NUM_DSR_BYTES / GRU_CACHE_LINE_BYTES)
53*4882a593Smuzhiyun #define GRU_DSR_AU_CL (GRU_DSR_AU_BYTES / GRU_CACHE_LINE_BYTES)
54*4882a593Smuzhiyun #define GRU_DSR_AU (GRU_NUM_DSR_BYTES / GRU_DSR_AU_BYTES)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Control block constants */
57*4882a593Smuzhiyun #define GRU_CBR_AU_SIZE 2
58*4882a593Smuzhiyun #define GRU_CBR_AU (GRU_NUM_CBE / GRU_CBR_AU_SIZE)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Convert resource counts to the number of AU */
61*4882a593Smuzhiyun #define GRU_DS_BYTES_TO_AU(n) DIV_ROUND_UP(n, GRU_DSR_AU_BYTES)
62*4882a593Smuzhiyun #define GRU_CB_COUNT_TO_AU(n) DIV_ROUND_UP(n, GRU_CBR_AU_SIZE)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* UV limits */
65*4882a593Smuzhiyun #define GRU_CHIPLETS_PER_HUB 2
66*4882a593Smuzhiyun #define GRU_HUBS_PER_BLADE 1
67*4882a593Smuzhiyun #define GRU_CHIPLETS_PER_BLADE (GRU_HUBS_PER_BLADE * GRU_CHIPLETS_PER_HUB)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* User GRU Gseg offsets */
70*4882a593Smuzhiyun #define GRU_CB_BASE 0
71*4882a593Smuzhiyun #define GRU_CB_LIMIT (GRU_CB_BASE + GRU_HANDLE_STRIDE * GRU_NUM_CBE)
72*4882a593Smuzhiyun #define GRU_DS_BASE 0x20000
73*4882a593Smuzhiyun #define GRU_DS_LIMIT (GRU_DS_BASE + GRU_NUM_DSR_BYTES)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Convert a GRU physical address to the chiplet offset */
76*4882a593Smuzhiyun #define GSEGPOFF(h) ((h) & (GRU_SIZE - 1))
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Convert an arbitrary handle address to the beginning of the GRU segment */
79*4882a593Smuzhiyun #define GRUBASE(h) ((void *)((unsigned long)(h) & ~(GRU_SIZE - 1)))
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Test a valid handle address to determine the type */
82*4882a593Smuzhiyun #define TYPE_IS(hn, h) ((h) >= GRU_##hn##_BASE && (h) < \
83*4882a593Smuzhiyun GRU_##hn##_BASE + GRU_NUM_##hn * GRU_HANDLE_STRIDE && \
84*4882a593Smuzhiyun (((h) & (GRU_HANDLE_STRIDE - 1)) == 0))
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* General addressing macros. */
get_gseg_base_address(void * base,int ctxnum)88*4882a593Smuzhiyun static inline void *get_gseg_base_address(void *base, int ctxnum)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return (void *)(base + GRU_GSEG0_BASE + GRU_GSEG_STRIDE * ctxnum);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
get_gseg_base_address_cb(void * base,int ctxnum,int line)93*4882a593Smuzhiyun static inline void *get_gseg_base_address_cb(void *base, int ctxnum, int line)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun return (void *)(get_gseg_base_address(base, ctxnum) +
96*4882a593Smuzhiyun GRU_CB_BASE + GRU_HANDLE_STRIDE * line);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
get_gseg_base_address_ds(void * base,int ctxnum,int line)99*4882a593Smuzhiyun static inline void *get_gseg_base_address_ds(void *base, int ctxnum, int line)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return (void *)(get_gseg_base_address(base, ctxnum) + GRU_DS_BASE +
102*4882a593Smuzhiyun GRU_CACHE_LINE_BYTES * line);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
get_tfm(void * base,int ctxnum)105*4882a593Smuzhiyun static inline struct gru_tlb_fault_map *get_tfm(void *base, int ctxnum)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun return (struct gru_tlb_fault_map *)(base + GRU_TFM_BASE +
108*4882a593Smuzhiyun ctxnum * GRU_HANDLE_STRIDE);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
get_tgh(void * base,int ctxnum)111*4882a593Smuzhiyun static inline struct gru_tlb_global_handle *get_tgh(void *base, int ctxnum)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return (struct gru_tlb_global_handle *)(base + GRU_TGH_BASE +
114*4882a593Smuzhiyun ctxnum * GRU_HANDLE_STRIDE);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
get_cbe(void * base,int ctxnum)117*4882a593Smuzhiyun static inline struct gru_control_block_extended *get_cbe(void *base, int ctxnum)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return (struct gru_control_block_extended *)(base + GRU_CBE_BASE +
120*4882a593Smuzhiyun ctxnum * GRU_HANDLE_STRIDE);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
get_tfh(void * base,int ctxnum)123*4882a593Smuzhiyun static inline struct gru_tlb_fault_handle *get_tfh(void *base, int ctxnum)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return (struct gru_tlb_fault_handle *)(base + GRU_TFH_BASE +
126*4882a593Smuzhiyun ctxnum * GRU_HANDLE_STRIDE);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
get_cch(void * base,int ctxnum)129*4882a593Smuzhiyun static inline struct gru_context_configuration_handle *get_cch(void *base,
130*4882a593Smuzhiyun int ctxnum)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun return (struct gru_context_configuration_handle *)(base +
133*4882a593Smuzhiyun GRU_CCH_BASE + ctxnum * GRU_HANDLE_STRIDE);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
get_cb_number(void * cb)136*4882a593Smuzhiyun static inline unsigned long get_cb_number(void *cb)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return (((unsigned long)cb - GRU_CB_BASE) % GRU_GSEG_PAGESIZE) /
139*4882a593Smuzhiyun GRU_HANDLE_STRIDE;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* byte offset to a specific GRU chiplet. (p=pnode, c=chiplet (0 or 1)*/
gru_chiplet_paddr(unsigned long paddr,int pnode,int chiplet)143*4882a593Smuzhiyun static inline unsigned long gru_chiplet_paddr(unsigned long paddr, int pnode,
144*4882a593Smuzhiyun int chiplet)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun return paddr + GRU_SIZE * (2 * pnode + chiplet);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
gru_chiplet_vaddr(void * vaddr,int pnode,int chiplet)149*4882a593Smuzhiyun static inline void *gru_chiplet_vaddr(void *vaddr, int pnode, int chiplet)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return vaddr + GRU_SIZE * (2 * pnode + chiplet);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
gru_tfh_to_cbe(struct gru_tlb_fault_handle * tfh)154*4882a593Smuzhiyun static inline struct gru_control_block_extended *gru_tfh_to_cbe(
155*4882a593Smuzhiyun struct gru_tlb_fault_handle *tfh)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun unsigned long cbe;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun cbe = (unsigned long)tfh - GRU_TFH_BASE + GRU_CBE_BASE;
160*4882a593Smuzhiyun return (struct gru_control_block_extended*)cbe;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * Global TLB Fault Map
168*4882a593Smuzhiyun * Bitmap of outstanding TLB misses needing interrupt/polling service.
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun struct gru_tlb_fault_map {
172*4882a593Smuzhiyun unsigned long fault_bits[BITS_TO_LONGS(GRU_NUM_CBE)];
173*4882a593Smuzhiyun unsigned long fill0[2];
174*4882a593Smuzhiyun unsigned long done_bits[BITS_TO_LONGS(GRU_NUM_CBE)];
175*4882a593Smuzhiyun unsigned long fill1[2];
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * TGH - TLB Global Handle
180*4882a593Smuzhiyun * Used for TLB flushing.
181*4882a593Smuzhiyun *
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun struct gru_tlb_global_handle {
184*4882a593Smuzhiyun unsigned int cmd:1; /* DW 0 */
185*4882a593Smuzhiyun unsigned int delresp:1;
186*4882a593Smuzhiyun unsigned int opc:1;
187*4882a593Smuzhiyun unsigned int fill1:5;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun unsigned int fill2:8;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun unsigned int status:2;
192*4882a593Smuzhiyun unsigned long fill3:2;
193*4882a593Smuzhiyun unsigned int state:3;
194*4882a593Smuzhiyun unsigned long fill4:1;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun unsigned int cause:3;
197*4882a593Smuzhiyun unsigned long fill5:37;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun unsigned long vaddr:64; /* DW 1 */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun unsigned int asid:24; /* DW 2 */
202*4882a593Smuzhiyun unsigned int fill6:8;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun unsigned int pagesize:5;
205*4882a593Smuzhiyun unsigned int fill7:11;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun unsigned int global:1;
208*4882a593Smuzhiyun unsigned int fill8:15;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun unsigned long vaddrmask:39; /* DW 3 */
211*4882a593Smuzhiyun unsigned int fill9:9;
212*4882a593Smuzhiyun unsigned int n:10;
213*4882a593Smuzhiyun unsigned int fill10:6;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun unsigned int ctxbitmap:16; /* DW4 */
216*4882a593Smuzhiyun unsigned long fill11[3];
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun enum gru_tgh_cmd {
220*4882a593Smuzhiyun TGHCMD_START
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun enum gru_tgh_opc {
224*4882a593Smuzhiyun TGHOP_TLBNOP,
225*4882a593Smuzhiyun TGHOP_TLBINV
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun enum gru_tgh_status {
229*4882a593Smuzhiyun TGHSTATUS_IDLE,
230*4882a593Smuzhiyun TGHSTATUS_EXCEPTION,
231*4882a593Smuzhiyun TGHSTATUS_ACTIVE
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun enum gru_tgh_state {
235*4882a593Smuzhiyun TGHSTATE_IDLE,
236*4882a593Smuzhiyun TGHSTATE_PE_INVAL,
237*4882a593Smuzhiyun TGHSTATE_INTERRUPT_INVAL,
238*4882a593Smuzhiyun TGHSTATE_WAITDONE,
239*4882a593Smuzhiyun TGHSTATE_RESTART_CTX,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun enum gru_tgh_cause {
243*4882a593Smuzhiyun TGHCAUSE_RR_ECC,
244*4882a593Smuzhiyun TGHCAUSE_TLB_ECC,
245*4882a593Smuzhiyun TGHCAUSE_LRU_ECC,
246*4882a593Smuzhiyun TGHCAUSE_PS_ECC,
247*4882a593Smuzhiyun TGHCAUSE_MUL_ERR,
248*4882a593Smuzhiyun TGHCAUSE_DATA_ERR,
249*4882a593Smuzhiyun TGHCAUSE_SW_FORCE
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun * TFH - TLB Global Handle
255*4882a593Smuzhiyun * Used for TLB dropins into the GRU TLB.
256*4882a593Smuzhiyun *
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun struct gru_tlb_fault_handle {
259*4882a593Smuzhiyun unsigned int cmd:1; /* DW 0 - low 32*/
260*4882a593Smuzhiyun unsigned int delresp:1;
261*4882a593Smuzhiyun unsigned int fill0:2;
262*4882a593Smuzhiyun unsigned int opc:3;
263*4882a593Smuzhiyun unsigned int fill1:9;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun unsigned int status:2;
266*4882a593Smuzhiyun unsigned int fill2:2;
267*4882a593Smuzhiyun unsigned int state:3;
268*4882a593Smuzhiyun unsigned int fill3:1;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun unsigned int cause:6;
271*4882a593Smuzhiyun unsigned int cb_int:1;
272*4882a593Smuzhiyun unsigned int fill4:1;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun unsigned int indexway:12; /* DW 0 - high 32 */
275*4882a593Smuzhiyun unsigned int fill5:4;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun unsigned int ctxnum:4;
278*4882a593Smuzhiyun unsigned int fill6:12;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun unsigned long missvaddr:64; /* DW 1 */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun unsigned int missasid:24; /* DW 2 */
283*4882a593Smuzhiyun unsigned int fill7:8;
284*4882a593Smuzhiyun unsigned int fillasid:24;
285*4882a593Smuzhiyun unsigned int dirty:1;
286*4882a593Smuzhiyun unsigned int gaa:2;
287*4882a593Smuzhiyun unsigned long fill8:5;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun unsigned long pfn:41; /* DW 3 */
290*4882a593Smuzhiyun unsigned int fill9:7;
291*4882a593Smuzhiyun unsigned int pagesize:5;
292*4882a593Smuzhiyun unsigned int fill10:11;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun unsigned long fillvaddr:64; /* DW 4 */
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun unsigned long fill11[3];
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun enum gru_tfh_opc {
300*4882a593Smuzhiyun TFHOP_NOOP,
301*4882a593Smuzhiyun TFHOP_RESTART,
302*4882a593Smuzhiyun TFHOP_WRITE_ONLY,
303*4882a593Smuzhiyun TFHOP_WRITE_RESTART,
304*4882a593Smuzhiyun TFHOP_EXCEPTION,
305*4882a593Smuzhiyun TFHOP_USER_POLLING_MODE = 7,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun enum tfh_status {
309*4882a593Smuzhiyun TFHSTATUS_IDLE,
310*4882a593Smuzhiyun TFHSTATUS_EXCEPTION,
311*4882a593Smuzhiyun TFHSTATUS_ACTIVE,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun enum tfh_state {
315*4882a593Smuzhiyun TFHSTATE_INACTIVE,
316*4882a593Smuzhiyun TFHSTATE_IDLE,
317*4882a593Smuzhiyun TFHSTATE_MISS_UPM,
318*4882a593Smuzhiyun TFHSTATE_MISS_FMM,
319*4882a593Smuzhiyun TFHSTATE_HW_ERR,
320*4882a593Smuzhiyun TFHSTATE_WRITE_TLB,
321*4882a593Smuzhiyun TFHSTATE_RESTART_CBR,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* TFH cause bits */
325*4882a593Smuzhiyun enum tfh_cause {
326*4882a593Smuzhiyun TFHCAUSE_NONE,
327*4882a593Smuzhiyun TFHCAUSE_TLB_MISS,
328*4882a593Smuzhiyun TFHCAUSE_TLB_MOD,
329*4882a593Smuzhiyun TFHCAUSE_HW_ERROR_RR,
330*4882a593Smuzhiyun TFHCAUSE_HW_ERROR_MAIN_ARRAY,
331*4882a593Smuzhiyun TFHCAUSE_HW_ERROR_VALID,
332*4882a593Smuzhiyun TFHCAUSE_HW_ERROR_PAGESIZE,
333*4882a593Smuzhiyun TFHCAUSE_INSTRUCTION_EXCEPTION,
334*4882a593Smuzhiyun TFHCAUSE_UNCORRECTIBLE_ERROR,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* GAA values */
338*4882a593Smuzhiyun #define GAA_RAM 0x0
339*4882a593Smuzhiyun #define GAA_NCRAM 0x2
340*4882a593Smuzhiyun #define GAA_MMIO 0x1
341*4882a593Smuzhiyun #define GAA_REGISTER 0x3
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* GRU paddr shift for pfn. (NOTE: shift is NOT by actual pagesize) */
344*4882a593Smuzhiyun #define GRU_PADDR_SHIFT 12
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * Context Configuration handle
348*4882a593Smuzhiyun * Used to allocate resources to a GSEG context.
349*4882a593Smuzhiyun *
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun struct gru_context_configuration_handle {
352*4882a593Smuzhiyun unsigned int cmd:1; /* DW0 */
353*4882a593Smuzhiyun unsigned int delresp:1;
354*4882a593Smuzhiyun unsigned int opc:3;
355*4882a593Smuzhiyun unsigned int unmap_enable:1;
356*4882a593Smuzhiyun unsigned int req_slice_set_enable:1;
357*4882a593Smuzhiyun unsigned int req_slice:2;
358*4882a593Smuzhiyun unsigned int cb_int_enable:1;
359*4882a593Smuzhiyun unsigned int tlb_int_enable:1;
360*4882a593Smuzhiyun unsigned int tfm_fault_bit_enable:1;
361*4882a593Smuzhiyun unsigned int tlb_int_select:4;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun unsigned int status:2;
364*4882a593Smuzhiyun unsigned int state:2;
365*4882a593Smuzhiyun unsigned int reserved2:4;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun unsigned int cause:4;
368*4882a593Smuzhiyun unsigned int tfm_done_bit_enable:1;
369*4882a593Smuzhiyun unsigned int unused:3;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun unsigned int dsr_allocation_map;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun unsigned long cbr_allocation_map; /* DW1 */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun unsigned int asid[8]; /* DW 2 - 5 */
376*4882a593Smuzhiyun unsigned short sizeavail[8]; /* DW 6 - 7 */
377*4882a593Smuzhiyun } __attribute__ ((packed));
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun enum gru_cch_opc {
380*4882a593Smuzhiyun CCHOP_START = 1,
381*4882a593Smuzhiyun CCHOP_ALLOCATE,
382*4882a593Smuzhiyun CCHOP_INTERRUPT,
383*4882a593Smuzhiyun CCHOP_DEALLOCATE,
384*4882a593Smuzhiyun CCHOP_INTERRUPT_SYNC,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun enum gru_cch_status {
388*4882a593Smuzhiyun CCHSTATUS_IDLE,
389*4882a593Smuzhiyun CCHSTATUS_EXCEPTION,
390*4882a593Smuzhiyun CCHSTATUS_ACTIVE,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun enum gru_cch_state {
394*4882a593Smuzhiyun CCHSTATE_INACTIVE,
395*4882a593Smuzhiyun CCHSTATE_MAPPED,
396*4882a593Smuzhiyun CCHSTATE_ACTIVE,
397*4882a593Smuzhiyun CCHSTATE_INTERRUPTED,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* CCH Exception cause */
401*4882a593Smuzhiyun enum gru_cch_cause {
402*4882a593Smuzhiyun CCHCAUSE_REGION_REGISTER_WRITE_ERROR = 1,
403*4882a593Smuzhiyun CCHCAUSE_ILLEGAL_OPCODE = 2,
404*4882a593Smuzhiyun CCHCAUSE_INVALID_START_REQUEST = 3,
405*4882a593Smuzhiyun CCHCAUSE_INVALID_ALLOCATION_REQUEST = 4,
406*4882a593Smuzhiyun CCHCAUSE_INVALID_DEALLOCATION_REQUEST = 5,
407*4882a593Smuzhiyun CCHCAUSE_INVALID_INTERRUPT_REQUEST = 6,
408*4882a593Smuzhiyun CCHCAUSE_CCH_BUSY = 7,
409*4882a593Smuzhiyun CCHCAUSE_NO_CBRS_TO_ALLOCATE = 8,
410*4882a593Smuzhiyun CCHCAUSE_BAD_TFM_CONFIG = 9,
411*4882a593Smuzhiyun CCHCAUSE_CBR_RESOURCES_OVERSUBSCRIPED = 10,
412*4882a593Smuzhiyun CCHCAUSE_DSR_RESOURCES_OVERSUBSCRIPED = 11,
413*4882a593Smuzhiyun CCHCAUSE_CBR_DEALLOCATION_ERROR = 12,
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * CBE - Control Block Extended
417*4882a593Smuzhiyun * Maintains internal GRU state for active CBs.
418*4882a593Smuzhiyun *
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun struct gru_control_block_extended {
421*4882a593Smuzhiyun unsigned int reserved0:1; /* DW 0 - low */
422*4882a593Smuzhiyun unsigned int imacpy:3;
423*4882a593Smuzhiyun unsigned int reserved1:4;
424*4882a593Smuzhiyun unsigned int xtypecpy:3;
425*4882a593Smuzhiyun unsigned int iaa0cpy:2;
426*4882a593Smuzhiyun unsigned int iaa1cpy:2;
427*4882a593Smuzhiyun unsigned int reserved2:1;
428*4882a593Smuzhiyun unsigned int opccpy:8;
429*4882a593Smuzhiyun unsigned int exopccpy:8;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun unsigned int idef2cpy:22; /* DW 0 - high */
432*4882a593Smuzhiyun unsigned int reserved3:10;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun unsigned int idef4cpy:22; /* DW 1 */
435*4882a593Smuzhiyun unsigned int reserved4:10;
436*4882a593Smuzhiyun unsigned int idef4upd:22;
437*4882a593Smuzhiyun unsigned int reserved5:10;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun unsigned long idef1upd:64; /* DW 2 */
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun unsigned long idef5cpy:64; /* DW 3 */
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun unsigned long idef6cpy:64; /* DW 4 */
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun unsigned long idef3upd:64; /* DW 5 */
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun unsigned long idef5upd:64; /* DW 6 */
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun unsigned int idef2upd:22; /* DW 7 */
450*4882a593Smuzhiyun unsigned int reserved6:10;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun unsigned int ecause:20;
453*4882a593Smuzhiyun unsigned int cbrstate:4;
454*4882a593Smuzhiyun unsigned int cbrexecstatus:8;
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* CBE fields for active BCOPY instructions */
458*4882a593Smuzhiyun #define cbe_baddr0 idef1upd
459*4882a593Smuzhiyun #define cbe_baddr1 idef3upd
460*4882a593Smuzhiyun #define cbe_src_cl idef6cpy
461*4882a593Smuzhiyun #define cbe_nelemcur idef5upd
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun enum gru_cbr_state {
464*4882a593Smuzhiyun CBRSTATE_INACTIVE,
465*4882a593Smuzhiyun CBRSTATE_IDLE,
466*4882a593Smuzhiyun CBRSTATE_PE_CHECK,
467*4882a593Smuzhiyun CBRSTATE_QUEUED,
468*4882a593Smuzhiyun CBRSTATE_WAIT_RESPONSE,
469*4882a593Smuzhiyun CBRSTATE_INTERRUPTED,
470*4882a593Smuzhiyun CBRSTATE_INTERRUPTED_MISS_FMM,
471*4882a593Smuzhiyun CBRSTATE_BUSY_INTERRUPT_MISS_FMM,
472*4882a593Smuzhiyun CBRSTATE_INTERRUPTED_MISS_UPM,
473*4882a593Smuzhiyun CBRSTATE_BUSY_INTERRUPTED_MISS_UPM,
474*4882a593Smuzhiyun CBRSTATE_REQUEST_ISSUE,
475*4882a593Smuzhiyun CBRSTATE_BUSY_INTERRUPT,
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* CBE cbrexecstatus bits - defined in gru_instructions.h*/
479*4882a593Smuzhiyun /* CBE ecause bits - defined in gru_instructions.h */
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * Convert a processor pagesize into the strange encoded pagesize used by the
483*4882a593Smuzhiyun * GRU. Processor pagesize is encoded as log of bytes per page. (or PAGE_SHIFT)
484*4882a593Smuzhiyun * pagesize log pagesize grupagesize
485*4882a593Smuzhiyun * 4k 12 0
486*4882a593Smuzhiyun * 16k 14 1
487*4882a593Smuzhiyun * 64k 16 2
488*4882a593Smuzhiyun * 256k 18 3
489*4882a593Smuzhiyun * 1m 20 4
490*4882a593Smuzhiyun * 2m 21 5
491*4882a593Smuzhiyun * 4m 22 6
492*4882a593Smuzhiyun * 16m 24 7
493*4882a593Smuzhiyun * 64m 26 8
494*4882a593Smuzhiyun * ...
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun #define GRU_PAGESIZE(sh) ((((sh) > 20 ? (sh) + 2 : (sh)) >> 1) - 6)
497*4882a593Smuzhiyun #define GRU_SIZEAVAIL(sh) (1UL << GRU_PAGESIZE(sh))
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* minimum TLB purge count to ensure a full purge */
500*4882a593Smuzhiyun #define GRUMAXINVAL 1024UL
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun int cch_allocate(struct gru_context_configuration_handle *cch);
503*4882a593Smuzhiyun int cch_start(struct gru_context_configuration_handle *cch);
504*4882a593Smuzhiyun int cch_interrupt(struct gru_context_configuration_handle *cch);
505*4882a593Smuzhiyun int cch_deallocate(struct gru_context_configuration_handle *cch);
506*4882a593Smuzhiyun int cch_interrupt_sync(struct gru_context_configuration_handle *cch);
507*4882a593Smuzhiyun int tgh_invalidate(struct gru_tlb_global_handle *tgh, unsigned long vaddr,
508*4882a593Smuzhiyun unsigned long vaddrmask, int asid, int pagesize, int global, int n,
509*4882a593Smuzhiyun unsigned short ctxbitmap);
510*4882a593Smuzhiyun int tfh_write_only(struct gru_tlb_fault_handle *tfh, unsigned long paddr,
511*4882a593Smuzhiyun int gaa, unsigned long vaddr, int asid, int dirty, int pagesize);
512*4882a593Smuzhiyun void tfh_write_restart(struct gru_tlb_fault_handle *tfh, unsigned long paddr,
513*4882a593Smuzhiyun int gaa, unsigned long vaddr, int asid, int dirty, int pagesize);
514*4882a593Smuzhiyun void tfh_user_polling_mode(struct gru_tlb_fault_handle *tfh);
515*4882a593Smuzhiyun void tfh_exception(struct gru_tlb_fault_handle *tfh);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #endif /* __GRUHANDLES_H__ */
518