xref: /OK3568_Linux_fs/kernel/drivers/misc/sgi-gru/grufile.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SN Platform GRU Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *              FILE OPERATIONS & DRIVER INITIALIZATION
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file supports the user system call for file open, close, mmap, etc.
8*4882a593Smuzhiyun  * This also incudes the driver initialization code.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *  (C) Copyright 2020 Hewlett Packard Enterprise Development LP
11*4882a593Smuzhiyun  *  Copyright (c) 2008-2014 Silicon Graphics, Inc.  All Rights Reserved.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun #include <linux/miscdevice.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/proc_fs.h>
25*4882a593Smuzhiyun #include <linux/uaccess.h>
26*4882a593Smuzhiyun #ifdef CONFIG_X86_64
27*4882a593Smuzhiyun #include <asm/uv/uv_irq.h>
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun #include <asm/uv/uv.h>
30*4882a593Smuzhiyun #include "gru.h"
31*4882a593Smuzhiyun #include "grulib.h"
32*4882a593Smuzhiyun #include "grutables.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <asm/uv/uv_hub.h>
35*4882a593Smuzhiyun #include <asm/uv/uv_mmrs.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct gru_blade_state *gru_base[GRU_MAX_BLADES] __read_mostly;
38*4882a593Smuzhiyun unsigned long gru_start_paddr __read_mostly;
39*4882a593Smuzhiyun void *gru_start_vaddr __read_mostly;
40*4882a593Smuzhiyun unsigned long gru_end_paddr __read_mostly;
41*4882a593Smuzhiyun unsigned int gru_max_gids __read_mostly;
42*4882a593Smuzhiyun struct gru_stats_s gru_stats;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Guaranteed user available resources on each node */
45*4882a593Smuzhiyun static int max_user_cbrs, max_user_dsr_bytes;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static struct miscdevice gru_miscdev;
48*4882a593Smuzhiyun 
gru_supported(void)49*4882a593Smuzhiyun static int gru_supported(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	return is_uv_system() &&
52*4882a593Smuzhiyun 		(uv_hub_info->hub_revision < UV3_HUB_REVISION_BASE);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * gru_vma_close
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * Called when unmapping a device mapping. Frees all gru resources
59*4882a593Smuzhiyun  * and tables belonging to the vma.
60*4882a593Smuzhiyun  */
gru_vma_close(struct vm_area_struct * vma)61*4882a593Smuzhiyun static void gru_vma_close(struct vm_area_struct *vma)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct gru_vma_data *vdata;
64*4882a593Smuzhiyun 	struct gru_thread_state *gts;
65*4882a593Smuzhiyun 	struct list_head *entry, *next;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (!vma->vm_private_data)
68*4882a593Smuzhiyun 		return;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	vdata = vma->vm_private_data;
71*4882a593Smuzhiyun 	vma->vm_private_data = NULL;
72*4882a593Smuzhiyun 	gru_dbg(grudev, "vma %p, file %p, vdata %p\n", vma, vma->vm_file,
73*4882a593Smuzhiyun 				vdata);
74*4882a593Smuzhiyun 	list_for_each_safe(entry, next, &vdata->vd_head) {
75*4882a593Smuzhiyun 		gts =
76*4882a593Smuzhiyun 		    list_entry(entry, struct gru_thread_state, ts_next);
77*4882a593Smuzhiyun 		list_del(&gts->ts_next);
78*4882a593Smuzhiyun 		mutex_lock(&gts->ts_ctxlock);
79*4882a593Smuzhiyun 		if (gts->ts_gru)
80*4882a593Smuzhiyun 			gru_unload_context(gts, 0);
81*4882a593Smuzhiyun 		mutex_unlock(&gts->ts_ctxlock);
82*4882a593Smuzhiyun 		gts_drop(gts);
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 	kfree(vdata);
85*4882a593Smuzhiyun 	STAT(vdata_free);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * gru_file_mmap
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * Called when mmapping the device.  Initializes the vma with a fault handler
92*4882a593Smuzhiyun  * and private data structure necessary to allocate, track, and free the
93*4882a593Smuzhiyun  * underlying pages.
94*4882a593Smuzhiyun  */
gru_file_mmap(struct file * file,struct vm_area_struct * vma)95*4882a593Smuzhiyun static int gru_file_mmap(struct file *file, struct vm_area_struct *vma)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	if ((vma->vm_flags & (VM_SHARED | VM_WRITE)) != (VM_SHARED | VM_WRITE))
98*4882a593Smuzhiyun 		return -EPERM;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (vma->vm_start & (GRU_GSEG_PAGESIZE - 1) ||
101*4882a593Smuzhiyun 				vma->vm_end & (GRU_GSEG_PAGESIZE - 1))
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	vma->vm_flags |= VM_IO | VM_PFNMAP | VM_LOCKED |
105*4882a593Smuzhiyun 			 VM_DONTCOPY | VM_DONTEXPAND | VM_DONTDUMP;
106*4882a593Smuzhiyun 	vma->vm_page_prot = PAGE_SHARED;
107*4882a593Smuzhiyun 	vma->vm_ops = &gru_vm_ops;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	vma->vm_private_data = gru_alloc_vma_data(vma, 0);
110*4882a593Smuzhiyun 	if (!vma->vm_private_data)
111*4882a593Smuzhiyun 		return -ENOMEM;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	gru_dbg(grudev, "file %p, vaddr 0x%lx, vma %p, vdata %p\n",
114*4882a593Smuzhiyun 		file, vma->vm_start, vma, vma->vm_private_data);
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Create a new GRU context
120*4882a593Smuzhiyun  */
gru_create_new_context(unsigned long arg)121*4882a593Smuzhiyun static int gru_create_new_context(unsigned long arg)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct gru_create_context_req req;
124*4882a593Smuzhiyun 	struct vm_area_struct *vma;
125*4882a593Smuzhiyun 	struct gru_vma_data *vdata;
126*4882a593Smuzhiyun 	int ret = -EINVAL;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (copy_from_user(&req, (void __user *)arg, sizeof(req)))
129*4882a593Smuzhiyun 		return -EFAULT;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (req.data_segment_bytes > max_user_dsr_bytes)
132*4882a593Smuzhiyun 		return -EINVAL;
133*4882a593Smuzhiyun 	if (req.control_blocks > max_user_cbrs || !req.maximum_thread_count)
134*4882a593Smuzhiyun 		return -EINVAL;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (!(req.options & GRU_OPT_MISS_MASK))
137*4882a593Smuzhiyun 		req.options |= GRU_OPT_MISS_FMM_INTR;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	mmap_write_lock(current->mm);
140*4882a593Smuzhiyun 	vma = gru_find_vma(req.gseg);
141*4882a593Smuzhiyun 	if (vma) {
142*4882a593Smuzhiyun 		vdata = vma->vm_private_data;
143*4882a593Smuzhiyun 		vdata->vd_user_options = req.options;
144*4882a593Smuzhiyun 		vdata->vd_dsr_au_count =
145*4882a593Smuzhiyun 		    GRU_DS_BYTES_TO_AU(req.data_segment_bytes);
146*4882a593Smuzhiyun 		vdata->vd_cbr_au_count = GRU_CB_COUNT_TO_AU(req.control_blocks);
147*4882a593Smuzhiyun 		vdata->vd_tlb_preload_count = req.tlb_preload_count;
148*4882a593Smuzhiyun 		ret = 0;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 	mmap_write_unlock(current->mm);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * Get GRU configuration info (temp - for emulator testing)
157*4882a593Smuzhiyun  */
gru_get_config_info(unsigned long arg)158*4882a593Smuzhiyun static long gru_get_config_info(unsigned long arg)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct gru_config_info info;
161*4882a593Smuzhiyun 	int nodesperblade;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (num_online_nodes() > 1 &&
164*4882a593Smuzhiyun 			(uv_node_to_blade_id(1) == uv_node_to_blade_id(0)))
165*4882a593Smuzhiyun 		nodesperblade = 2;
166*4882a593Smuzhiyun 	else
167*4882a593Smuzhiyun 		nodesperblade = 1;
168*4882a593Smuzhiyun 	memset(&info, 0, sizeof(info));
169*4882a593Smuzhiyun 	info.cpus = num_online_cpus();
170*4882a593Smuzhiyun 	info.nodes = num_online_nodes();
171*4882a593Smuzhiyun 	info.blades = info.nodes / nodesperblade;
172*4882a593Smuzhiyun 	info.chiplets = GRU_CHIPLETS_PER_BLADE * info.blades;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (copy_to_user((void __user *)arg, &info, sizeof(info)))
175*4882a593Smuzhiyun 		return -EFAULT;
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * gru_file_unlocked_ioctl
181*4882a593Smuzhiyun  *
182*4882a593Smuzhiyun  * Called to update file attributes via IOCTL calls.
183*4882a593Smuzhiyun  */
gru_file_unlocked_ioctl(struct file * file,unsigned int req,unsigned long arg)184*4882a593Smuzhiyun static long gru_file_unlocked_ioctl(struct file *file, unsigned int req,
185*4882a593Smuzhiyun 				    unsigned long arg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int err = -EBADRQC;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	gru_dbg(grudev, "file %p, req 0x%x, 0x%lx\n", file, req, arg);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	switch (req) {
192*4882a593Smuzhiyun 	case GRU_CREATE_CONTEXT:
193*4882a593Smuzhiyun 		err = gru_create_new_context(arg);
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case GRU_SET_CONTEXT_OPTION:
196*4882a593Smuzhiyun 		err = gru_set_context_option(arg);
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	case GRU_USER_GET_EXCEPTION_DETAIL:
199*4882a593Smuzhiyun 		err = gru_get_exception_detail(arg);
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	case GRU_USER_UNLOAD_CONTEXT:
202*4882a593Smuzhiyun 		err = gru_user_unload_context(arg);
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	case GRU_USER_FLUSH_TLB:
205*4882a593Smuzhiyun 		err = gru_user_flush_tlb(arg);
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 	case GRU_USER_CALL_OS:
208*4882a593Smuzhiyun 		err = gru_handle_user_call_os(arg);
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	case GRU_GET_GSEG_STATISTICS:
211*4882a593Smuzhiyun 		err = gru_get_gseg_statistics(arg);
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	case GRU_KTEST:
214*4882a593Smuzhiyun 		err = gru_ktest(arg);
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case GRU_GET_CONFIG_INFO:
217*4882a593Smuzhiyun 		err = gru_get_config_info(arg);
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case GRU_DUMP_CHIPLET_STATE:
220*4882a593Smuzhiyun 		err = gru_dump_chiplet_request(arg);
221*4882a593Smuzhiyun 		break;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 	return err;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * Called at init time to build tables for all GRUs that are present in the
228*4882a593Smuzhiyun  * system.
229*4882a593Smuzhiyun  */
gru_init_chiplet(struct gru_state * gru,unsigned long paddr,void * vaddr,int blade_id,int chiplet_id)230*4882a593Smuzhiyun static void gru_init_chiplet(struct gru_state *gru, unsigned long paddr,
231*4882a593Smuzhiyun 			     void *vaddr, int blade_id, int chiplet_id)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	spin_lock_init(&gru->gs_lock);
234*4882a593Smuzhiyun 	spin_lock_init(&gru->gs_asid_lock);
235*4882a593Smuzhiyun 	gru->gs_gru_base_paddr = paddr;
236*4882a593Smuzhiyun 	gru->gs_gru_base_vaddr = vaddr;
237*4882a593Smuzhiyun 	gru->gs_gid = blade_id * GRU_CHIPLETS_PER_BLADE + chiplet_id;
238*4882a593Smuzhiyun 	gru->gs_blade = gru_base[blade_id];
239*4882a593Smuzhiyun 	gru->gs_blade_id = blade_id;
240*4882a593Smuzhiyun 	gru->gs_chiplet_id = chiplet_id;
241*4882a593Smuzhiyun 	gru->gs_cbr_map = (GRU_CBR_AU == 64) ? ~0 : (1UL << GRU_CBR_AU) - 1;
242*4882a593Smuzhiyun 	gru->gs_dsr_map = (1UL << GRU_DSR_AU) - 1;
243*4882a593Smuzhiyun 	gru->gs_asid_limit = MAX_ASID;
244*4882a593Smuzhiyun 	gru_tgh_flush_init(gru);
245*4882a593Smuzhiyun 	if (gru->gs_gid >= gru_max_gids)
246*4882a593Smuzhiyun 		gru_max_gids = gru->gs_gid + 1;
247*4882a593Smuzhiyun 	gru_dbg(grudev, "bid %d, gid %d, vaddr %p (0x%lx)\n",
248*4882a593Smuzhiyun 		blade_id, gru->gs_gid, gru->gs_gru_base_vaddr,
249*4882a593Smuzhiyun 		gru->gs_gru_base_paddr);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
gru_init_tables(unsigned long gru_base_paddr,void * gru_base_vaddr)252*4882a593Smuzhiyun static int gru_init_tables(unsigned long gru_base_paddr, void *gru_base_vaddr)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	int pnode, nid, bid, chip;
255*4882a593Smuzhiyun 	int cbrs, dsrbytes, n;
256*4882a593Smuzhiyun 	int order = get_order(sizeof(struct gru_blade_state));
257*4882a593Smuzhiyun 	struct page *page;
258*4882a593Smuzhiyun 	struct gru_state *gru;
259*4882a593Smuzhiyun 	unsigned long paddr;
260*4882a593Smuzhiyun 	void *vaddr;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	max_user_cbrs = GRU_NUM_CB;
263*4882a593Smuzhiyun 	max_user_dsr_bytes = GRU_NUM_DSR_BYTES;
264*4882a593Smuzhiyun 	for_each_possible_blade(bid) {
265*4882a593Smuzhiyun 		pnode = uv_blade_to_pnode(bid);
266*4882a593Smuzhiyun 		nid = uv_blade_to_memory_nid(bid);/* -1 if no memory on blade */
267*4882a593Smuzhiyun 		page = alloc_pages_node(nid, GFP_KERNEL, order);
268*4882a593Smuzhiyun 		if (!page)
269*4882a593Smuzhiyun 			goto fail;
270*4882a593Smuzhiyun 		gru_base[bid] = page_address(page);
271*4882a593Smuzhiyun 		memset(gru_base[bid], 0, sizeof(struct gru_blade_state));
272*4882a593Smuzhiyun 		gru_base[bid]->bs_lru_gru = &gru_base[bid]->bs_grus[0];
273*4882a593Smuzhiyun 		spin_lock_init(&gru_base[bid]->bs_lock);
274*4882a593Smuzhiyun 		init_rwsem(&gru_base[bid]->bs_kgts_sema);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		dsrbytes = 0;
277*4882a593Smuzhiyun 		cbrs = 0;
278*4882a593Smuzhiyun 		for (gru = gru_base[bid]->bs_grus, chip = 0;
279*4882a593Smuzhiyun 				chip < GRU_CHIPLETS_PER_BLADE;
280*4882a593Smuzhiyun 				chip++, gru++) {
281*4882a593Smuzhiyun 			paddr = gru_chiplet_paddr(gru_base_paddr, pnode, chip);
282*4882a593Smuzhiyun 			vaddr = gru_chiplet_vaddr(gru_base_vaddr, pnode, chip);
283*4882a593Smuzhiyun 			gru_init_chiplet(gru, paddr, vaddr, bid, chip);
284*4882a593Smuzhiyun 			n = hweight64(gru->gs_cbr_map) * GRU_CBR_AU_SIZE;
285*4882a593Smuzhiyun 			cbrs = max(cbrs, n);
286*4882a593Smuzhiyun 			n = hweight64(gru->gs_dsr_map) * GRU_DSR_AU_BYTES;
287*4882a593Smuzhiyun 			dsrbytes = max(dsrbytes, n);
288*4882a593Smuzhiyun 		}
289*4882a593Smuzhiyun 		max_user_cbrs = min(max_user_cbrs, cbrs);
290*4882a593Smuzhiyun 		max_user_dsr_bytes = min(max_user_dsr_bytes, dsrbytes);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return 0;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun fail:
296*4882a593Smuzhiyun 	for (bid--; bid >= 0; bid--)
297*4882a593Smuzhiyun 		free_pages((unsigned long)gru_base[bid], order);
298*4882a593Smuzhiyun 	return -ENOMEM;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
gru_free_tables(void)301*4882a593Smuzhiyun static void gru_free_tables(void)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	int bid;
304*4882a593Smuzhiyun 	int order = get_order(sizeof(struct gru_state) *
305*4882a593Smuzhiyun 			      GRU_CHIPLETS_PER_BLADE);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	for (bid = 0; bid < GRU_MAX_BLADES; bid++)
308*4882a593Smuzhiyun 		free_pages((unsigned long)gru_base[bid], order);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
gru_chiplet_cpu_to_mmr(int chiplet,int cpu,int * corep)311*4882a593Smuzhiyun static unsigned long gru_chiplet_cpu_to_mmr(int chiplet, int cpu, int *corep)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	unsigned long mmr = 0;
314*4882a593Smuzhiyun 	int core;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/*
317*4882a593Smuzhiyun 	 * We target the cores of a blade and not the hyperthreads themselves.
318*4882a593Smuzhiyun 	 * There is a max of 8 cores per socket and 2 sockets per blade,
319*4882a593Smuzhiyun 	 * making for a max total of 16 cores (i.e., 16 CPUs without
320*4882a593Smuzhiyun 	 * hyperthreading and 32 CPUs with hyperthreading).
321*4882a593Smuzhiyun 	 */
322*4882a593Smuzhiyun 	core = uv_cpu_core_number(cpu) + UV_MAX_INT_CORES * uv_cpu_socket_number(cpu);
323*4882a593Smuzhiyun 	if (core >= GRU_NUM_TFM || uv_cpu_ht_number(cpu))
324*4882a593Smuzhiyun 		return 0;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (chiplet == 0) {
327*4882a593Smuzhiyun 		mmr = UVH_GR0_TLB_INT0_CONFIG +
328*4882a593Smuzhiyun 		    core * (UVH_GR0_TLB_INT1_CONFIG - UVH_GR0_TLB_INT0_CONFIG);
329*4882a593Smuzhiyun 	} else if (chiplet == 1) {
330*4882a593Smuzhiyun 		mmr = UVH_GR1_TLB_INT0_CONFIG +
331*4882a593Smuzhiyun 		    core * (UVH_GR1_TLB_INT1_CONFIG - UVH_GR1_TLB_INT0_CONFIG);
332*4882a593Smuzhiyun 	} else {
333*4882a593Smuzhiyun 		BUG();
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	*corep = core;
337*4882a593Smuzhiyun 	return mmr;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #ifdef CONFIG_IA64
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static int gru_irq_count[GRU_CHIPLETS_PER_BLADE];
343*4882a593Smuzhiyun 
gru_noop(struct irq_data * d)344*4882a593Smuzhiyun static void gru_noop(struct irq_data *d)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static struct irq_chip gru_chip[GRU_CHIPLETS_PER_BLADE] = {
349*4882a593Smuzhiyun 	[0 ... GRU_CHIPLETS_PER_BLADE - 1] {
350*4882a593Smuzhiyun 		.irq_mask	= gru_noop,
351*4882a593Smuzhiyun 		.irq_unmask	= gru_noop,
352*4882a593Smuzhiyun 		.irq_ack	= gru_noop
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
gru_chiplet_setup_tlb_irq(int chiplet,char * irq_name,irq_handler_t irq_handler,int cpu,int blade)356*4882a593Smuzhiyun static int gru_chiplet_setup_tlb_irq(int chiplet, char *irq_name,
357*4882a593Smuzhiyun 			irq_handler_t irq_handler, int cpu, int blade)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	unsigned long mmr;
360*4882a593Smuzhiyun 	int irq = IRQ_GRU + chiplet;
361*4882a593Smuzhiyun 	int ret, core;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	mmr = gru_chiplet_cpu_to_mmr(chiplet, cpu, &core);
364*4882a593Smuzhiyun 	if (mmr == 0)
365*4882a593Smuzhiyun 		return 0;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	if (gru_irq_count[chiplet] == 0) {
368*4882a593Smuzhiyun 		gru_chip[chiplet].name = irq_name;
369*4882a593Smuzhiyun 		ret = irq_set_chip(irq, &gru_chip[chiplet]);
370*4882a593Smuzhiyun 		if (ret) {
371*4882a593Smuzhiyun 			printk(KERN_ERR "%s: set_irq_chip failed, errno=%d\n",
372*4882a593Smuzhiyun 			       GRU_DRIVER_ID_STR, -ret);
373*4882a593Smuzhiyun 			return ret;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		ret = request_irq(irq, irq_handler, 0, irq_name, NULL);
377*4882a593Smuzhiyun 		if (ret) {
378*4882a593Smuzhiyun 			printk(KERN_ERR "%s: request_irq failed, errno=%d\n",
379*4882a593Smuzhiyun 			       GRU_DRIVER_ID_STR, -ret);
380*4882a593Smuzhiyun 			return ret;
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 	gru_irq_count[chiplet]++;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
gru_chiplet_teardown_tlb_irq(int chiplet,int cpu,int blade)388*4882a593Smuzhiyun static void gru_chiplet_teardown_tlb_irq(int chiplet, int cpu, int blade)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	unsigned long mmr;
391*4882a593Smuzhiyun 	int core, irq = IRQ_GRU + chiplet;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (gru_irq_count[chiplet] == 0)
394*4882a593Smuzhiyun 		return;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	mmr = gru_chiplet_cpu_to_mmr(chiplet, cpu, &core);
397*4882a593Smuzhiyun 	if (mmr == 0)
398*4882a593Smuzhiyun 		return;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (--gru_irq_count[chiplet] == 0)
401*4882a593Smuzhiyun 		free_irq(irq, NULL);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #elif defined CONFIG_X86_64
405*4882a593Smuzhiyun 
gru_chiplet_setup_tlb_irq(int chiplet,char * irq_name,irq_handler_t irq_handler,int cpu,int blade)406*4882a593Smuzhiyun static int gru_chiplet_setup_tlb_irq(int chiplet, char *irq_name,
407*4882a593Smuzhiyun 			irq_handler_t irq_handler, int cpu, int blade)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	unsigned long mmr;
410*4882a593Smuzhiyun 	int irq, core;
411*4882a593Smuzhiyun 	int ret;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	mmr = gru_chiplet_cpu_to_mmr(chiplet, cpu, &core);
414*4882a593Smuzhiyun 	if (mmr == 0)
415*4882a593Smuzhiyun 		return 0;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	irq = uv_setup_irq(irq_name, cpu, blade, mmr, UV_AFFINITY_CPU);
418*4882a593Smuzhiyun 	if (irq < 0) {
419*4882a593Smuzhiyun 		printk(KERN_ERR "%s: uv_setup_irq failed, errno=%d\n",
420*4882a593Smuzhiyun 		       GRU_DRIVER_ID_STR, -irq);
421*4882a593Smuzhiyun 		return irq;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	ret = request_irq(irq, irq_handler, 0, irq_name, NULL);
425*4882a593Smuzhiyun 	if (ret) {
426*4882a593Smuzhiyun 		uv_teardown_irq(irq);
427*4882a593Smuzhiyun 		printk(KERN_ERR "%s: request_irq failed, errno=%d\n",
428*4882a593Smuzhiyun 		       GRU_DRIVER_ID_STR, -ret);
429*4882a593Smuzhiyun 		return ret;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	gru_base[blade]->bs_grus[chiplet].gs_irq[core] = irq;
432*4882a593Smuzhiyun 	return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
gru_chiplet_teardown_tlb_irq(int chiplet,int cpu,int blade)435*4882a593Smuzhiyun static void gru_chiplet_teardown_tlb_irq(int chiplet, int cpu, int blade)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	int irq, core;
438*4882a593Smuzhiyun 	unsigned long mmr;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	mmr = gru_chiplet_cpu_to_mmr(chiplet, cpu, &core);
441*4882a593Smuzhiyun 	if (mmr) {
442*4882a593Smuzhiyun 		irq = gru_base[blade]->bs_grus[chiplet].gs_irq[core];
443*4882a593Smuzhiyun 		if (irq) {
444*4882a593Smuzhiyun 			free_irq(irq, NULL);
445*4882a593Smuzhiyun 			uv_teardown_irq(irq);
446*4882a593Smuzhiyun 		}
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun 
gru_teardown_tlb_irqs(void)452*4882a593Smuzhiyun static void gru_teardown_tlb_irqs(void)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	int blade;
455*4882a593Smuzhiyun 	int cpu;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	for_each_online_cpu(cpu) {
458*4882a593Smuzhiyun 		blade = uv_cpu_to_blade_id(cpu);
459*4882a593Smuzhiyun 		gru_chiplet_teardown_tlb_irq(0, cpu, blade);
460*4882a593Smuzhiyun 		gru_chiplet_teardown_tlb_irq(1, cpu, blade);
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 	for_each_possible_blade(blade) {
463*4882a593Smuzhiyun 		if (uv_blade_nr_possible_cpus(blade))
464*4882a593Smuzhiyun 			continue;
465*4882a593Smuzhiyun 		gru_chiplet_teardown_tlb_irq(0, 0, blade);
466*4882a593Smuzhiyun 		gru_chiplet_teardown_tlb_irq(1, 0, blade);
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
gru_setup_tlb_irqs(void)470*4882a593Smuzhiyun static int gru_setup_tlb_irqs(void)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	int blade;
473*4882a593Smuzhiyun 	int cpu;
474*4882a593Smuzhiyun 	int ret;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	for_each_online_cpu(cpu) {
477*4882a593Smuzhiyun 		blade = uv_cpu_to_blade_id(cpu);
478*4882a593Smuzhiyun 		ret = gru_chiplet_setup_tlb_irq(0, "GRU0_TLB", gru0_intr, cpu, blade);
479*4882a593Smuzhiyun 		if (ret != 0)
480*4882a593Smuzhiyun 			goto exit1;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		ret = gru_chiplet_setup_tlb_irq(1, "GRU1_TLB", gru1_intr, cpu, blade);
483*4882a593Smuzhiyun 		if (ret != 0)
484*4882a593Smuzhiyun 			goto exit1;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 	for_each_possible_blade(blade) {
487*4882a593Smuzhiyun 		if (uv_blade_nr_possible_cpus(blade))
488*4882a593Smuzhiyun 			continue;
489*4882a593Smuzhiyun 		ret = gru_chiplet_setup_tlb_irq(0, "GRU0_TLB", gru_intr_mblade, 0, blade);
490*4882a593Smuzhiyun 		if (ret != 0)
491*4882a593Smuzhiyun 			goto exit1;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		ret = gru_chiplet_setup_tlb_irq(1, "GRU1_TLB", gru_intr_mblade, 0, blade);
494*4882a593Smuzhiyun 		if (ret != 0)
495*4882a593Smuzhiyun 			goto exit1;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return 0;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun exit1:
501*4882a593Smuzhiyun 	gru_teardown_tlb_irqs();
502*4882a593Smuzhiyun 	return ret;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun  * gru_init
507*4882a593Smuzhiyun  *
508*4882a593Smuzhiyun  * Called at boot or module load time to initialize the GRUs.
509*4882a593Smuzhiyun  */
gru_init(void)510*4882a593Smuzhiyun static int __init gru_init(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	int ret;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (!gru_supported())
515*4882a593Smuzhiyun 		return 0;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #if defined CONFIG_IA64
518*4882a593Smuzhiyun 	gru_start_paddr = 0xd000000000UL; /* ZZZZZZZZZZZZZZZZZZZ fixme */
519*4882a593Smuzhiyun #else
520*4882a593Smuzhiyun 	gru_start_paddr = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG) &
521*4882a593Smuzhiyun 				0x7fffffffffffUL;
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun 	gru_start_vaddr = __va(gru_start_paddr);
524*4882a593Smuzhiyun 	gru_end_paddr = gru_start_paddr + GRU_MAX_BLADES * GRU_SIZE;
525*4882a593Smuzhiyun 	printk(KERN_INFO "GRU space: 0x%lx - 0x%lx\n",
526*4882a593Smuzhiyun 	       gru_start_paddr, gru_end_paddr);
527*4882a593Smuzhiyun 	ret = misc_register(&gru_miscdev);
528*4882a593Smuzhiyun 	if (ret) {
529*4882a593Smuzhiyun 		printk(KERN_ERR "%s: misc_register failed\n",
530*4882a593Smuzhiyun 		       GRU_DRIVER_ID_STR);
531*4882a593Smuzhiyun 		goto exit0;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	ret = gru_proc_init();
535*4882a593Smuzhiyun 	if (ret) {
536*4882a593Smuzhiyun 		printk(KERN_ERR "%s: proc init failed\n", GRU_DRIVER_ID_STR);
537*4882a593Smuzhiyun 		goto exit1;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	ret = gru_init_tables(gru_start_paddr, gru_start_vaddr);
541*4882a593Smuzhiyun 	if (ret) {
542*4882a593Smuzhiyun 		printk(KERN_ERR "%s: init tables failed\n", GRU_DRIVER_ID_STR);
543*4882a593Smuzhiyun 		goto exit2;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	ret = gru_setup_tlb_irqs();
547*4882a593Smuzhiyun 	if (ret != 0)
548*4882a593Smuzhiyun 		goto exit3;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	gru_kservices_init();
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	printk(KERN_INFO "%s: v%s\n", GRU_DRIVER_ID_STR,
553*4882a593Smuzhiyun 	       GRU_DRIVER_VERSION_STR);
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun exit3:
557*4882a593Smuzhiyun 	gru_free_tables();
558*4882a593Smuzhiyun exit2:
559*4882a593Smuzhiyun 	gru_proc_exit();
560*4882a593Smuzhiyun exit1:
561*4882a593Smuzhiyun 	misc_deregister(&gru_miscdev);
562*4882a593Smuzhiyun exit0:
563*4882a593Smuzhiyun 	return ret;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
gru_exit(void)567*4882a593Smuzhiyun static void __exit gru_exit(void)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	if (!gru_supported())
570*4882a593Smuzhiyun 		return;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	gru_teardown_tlb_irqs();
573*4882a593Smuzhiyun 	gru_kservices_exit();
574*4882a593Smuzhiyun 	gru_free_tables();
575*4882a593Smuzhiyun 	misc_deregister(&gru_miscdev);
576*4882a593Smuzhiyun 	gru_proc_exit();
577*4882a593Smuzhiyun 	mmu_notifier_synchronize();
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static const struct file_operations gru_fops = {
581*4882a593Smuzhiyun 	.owner		= THIS_MODULE,
582*4882a593Smuzhiyun 	.unlocked_ioctl	= gru_file_unlocked_ioctl,
583*4882a593Smuzhiyun 	.mmap		= gru_file_mmap,
584*4882a593Smuzhiyun 	.llseek		= noop_llseek,
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static struct miscdevice gru_miscdev = {
588*4882a593Smuzhiyun 	.minor		= MISC_DYNAMIC_MINOR,
589*4882a593Smuzhiyun 	.name		= "gru",
590*4882a593Smuzhiyun 	.fops		= &gru_fops,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun const struct vm_operations_struct gru_vm_ops = {
594*4882a593Smuzhiyun 	.close		= gru_vma_close,
595*4882a593Smuzhiyun 	.fault		= gru_fault,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #ifndef MODULE
599*4882a593Smuzhiyun fs_initcall(gru_init);
600*4882a593Smuzhiyun #else
601*4882a593Smuzhiyun module_init(gru_init);
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun module_exit(gru_exit);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun module_param(gru_options, ulong, 0644);
606*4882a593Smuzhiyun MODULE_PARM_DESC(gru_options, "Various debug options");
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun MODULE_AUTHOR("Silicon Graphics, Inc.");
609*4882a593Smuzhiyun MODULE_LICENSE("GPL");
610*4882a593Smuzhiyun MODULE_DESCRIPTION(GRU_DRIVER_ID_STR GRU_DRIVER_VERSION_STR);
611*4882a593Smuzhiyun MODULE_VERSION(GRU_DRIVER_VERSION_STR);
612*4882a593Smuzhiyun 
613