xref: /OK3568_Linux_fs/kernel/drivers/misc/sgi-gru/gru_instructions.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  Copyright (c) 2008 Silicon Graphics, Inc.  All Rights Reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  This program is free software; you can redistribute it and/or modify
5*4882a593Smuzhiyun  *  it under the terms of the GNU Lesser General Public License as published by
6*4882a593Smuzhiyun  *  the Free Software Foundation; either version 2.1 of the License, or
7*4882a593Smuzhiyun  *  (at your option) any later version.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *  This program is distributed in the hope that it will be useful,
10*4882a593Smuzhiyun  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
11*4882a593Smuzhiyun  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*4882a593Smuzhiyun  *  GNU Lesser General Public License for more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *  You should have received a copy of the GNU Lesser General Public License
15*4882a593Smuzhiyun  *  along with this program; if not, write to the Free Software
16*4882a593Smuzhiyun  *  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef __GRU_INSTRUCTIONS_H__
20*4882a593Smuzhiyun #define __GRU_INSTRUCTIONS_H__
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun extern int gru_check_status_proc(void *cb);
23*4882a593Smuzhiyun extern int gru_wait_proc(void *cb);
24*4882a593Smuzhiyun extern void gru_wait_abort_proc(void *cb);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Architecture dependent functions
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #if defined(CONFIG_IA64)
33*4882a593Smuzhiyun #include <linux/compiler.h>
34*4882a593Smuzhiyun #include <asm/intrinsics.h>
35*4882a593Smuzhiyun #define __flush_cache(p)		ia64_fc((unsigned long)p)
36*4882a593Smuzhiyun /* Use volatile on IA64 to ensure ordering via st4.rel */
37*4882a593Smuzhiyun #define gru_ordered_store_ulong(p, v)					\
38*4882a593Smuzhiyun 		do {							\
39*4882a593Smuzhiyun 			barrier();					\
40*4882a593Smuzhiyun 			*((volatile unsigned long *)(p)) = v; /* force st.rel */	\
41*4882a593Smuzhiyun 		} while (0)
42*4882a593Smuzhiyun #elif defined(CONFIG_X86_64)
43*4882a593Smuzhiyun #include <asm/cacheflush.h>
44*4882a593Smuzhiyun #define __flush_cache(p)		clflush(p)
45*4882a593Smuzhiyun #define gru_ordered_store_ulong(p, v)					\
46*4882a593Smuzhiyun 		do {							\
47*4882a593Smuzhiyun 			barrier();					\
48*4882a593Smuzhiyun 			*(unsigned long *)p = v;			\
49*4882a593Smuzhiyun 		} while (0)
50*4882a593Smuzhiyun #else
51*4882a593Smuzhiyun #error "Unsupported architecture"
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Control block status and exception codes
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define CBS_IDLE			0
58*4882a593Smuzhiyun #define CBS_EXCEPTION			1
59*4882a593Smuzhiyun #define CBS_ACTIVE			2
60*4882a593Smuzhiyun #define CBS_CALL_OS			3
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* CB substatus bitmasks */
63*4882a593Smuzhiyun #define CBSS_MSG_QUEUE_MASK		7
64*4882a593Smuzhiyun #define CBSS_IMPLICIT_ABORT_ACTIVE_MASK	8
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* CB substatus message queue values (low 3 bits of substatus) */
67*4882a593Smuzhiyun #define CBSS_NO_ERROR			0
68*4882a593Smuzhiyun #define CBSS_LB_OVERFLOWED		1
69*4882a593Smuzhiyun #define CBSS_QLIMIT_REACHED		2
70*4882a593Smuzhiyun #define CBSS_PAGE_OVERFLOW		3
71*4882a593Smuzhiyun #define CBSS_AMO_NACKED			4
72*4882a593Smuzhiyun #define CBSS_PUT_NACKED			5
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Structure used to fetch exception detail for CBs that terminate with
76*4882a593Smuzhiyun  * CBS_EXCEPTION
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun struct control_block_extended_exc_detail {
79*4882a593Smuzhiyun 	unsigned long	cb;
80*4882a593Smuzhiyun 	int		opc;
81*4882a593Smuzhiyun 	int		ecause;
82*4882a593Smuzhiyun 	int		exopc;
83*4882a593Smuzhiyun 	long		exceptdet0;
84*4882a593Smuzhiyun 	int		exceptdet1;
85*4882a593Smuzhiyun 	int		cbrstate;
86*4882a593Smuzhiyun 	int		cbrexecstatus;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * Instruction formats
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * Generic instruction format.
95*4882a593Smuzhiyun  * This definition has precise bit field definitions.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun struct gru_instruction_bits {
98*4882a593Smuzhiyun     /* DW 0  - low */
99*4882a593Smuzhiyun     unsigned int		icmd:      1;
100*4882a593Smuzhiyun     unsigned char		ima:	   3;	/* CB_DelRep, unmapped mode */
101*4882a593Smuzhiyun     unsigned char		reserved0: 4;
102*4882a593Smuzhiyun     unsigned int		xtype:     3;
103*4882a593Smuzhiyun     unsigned int		iaa0:      2;
104*4882a593Smuzhiyun     unsigned int		iaa1:      2;
105*4882a593Smuzhiyun     unsigned char		reserved1: 1;
106*4882a593Smuzhiyun     unsigned char		opc:       8;	/* opcode */
107*4882a593Smuzhiyun     unsigned char		exopc:     8;	/* extended opcode */
108*4882a593Smuzhiyun     /* DW 0  - high */
109*4882a593Smuzhiyun     unsigned int		idef2:    22;	/* TRi0 */
110*4882a593Smuzhiyun     unsigned char		reserved2: 2;
111*4882a593Smuzhiyun     unsigned char		istatus:   2;
112*4882a593Smuzhiyun     unsigned char		isubstatus:4;
113*4882a593Smuzhiyun     unsigned char		reserved3: 1;
114*4882a593Smuzhiyun     unsigned char		tlb_fault_color: 1;
115*4882a593Smuzhiyun     /* DW 1 */
116*4882a593Smuzhiyun     unsigned long		idef4;		/* 42 bits: TRi1, BufSize */
117*4882a593Smuzhiyun     /* DW 2-6 */
118*4882a593Smuzhiyun     unsigned long		idef1;		/* BAddr0 */
119*4882a593Smuzhiyun     unsigned long		idef5;		/* Nelem */
120*4882a593Smuzhiyun     unsigned long		idef6;		/* Stride, Operand1 */
121*4882a593Smuzhiyun     unsigned long		idef3;		/* BAddr1, Value, Operand2 */
122*4882a593Smuzhiyun     unsigned long		reserved4;
123*4882a593Smuzhiyun     /* DW 7 */
124*4882a593Smuzhiyun     unsigned long		avalue;		 /* AValue */
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * Generic instruction with friendlier names. This format is used
129*4882a593Smuzhiyun  * for inline instructions.
130*4882a593Smuzhiyun  */
131*4882a593Smuzhiyun struct gru_instruction {
132*4882a593Smuzhiyun     /* DW 0 */
133*4882a593Smuzhiyun     union {
134*4882a593Smuzhiyun     	unsigned long		op64;    /* icmd,xtype,iaa0,ima,opc,tri0 */
135*4882a593Smuzhiyun 	struct {
136*4882a593Smuzhiyun 		unsigned int	op32;
137*4882a593Smuzhiyun 		unsigned int	tri0;
138*4882a593Smuzhiyun 	};
139*4882a593Smuzhiyun     };
140*4882a593Smuzhiyun     unsigned long		tri1_bufsize;		/* DW 1 */
141*4882a593Smuzhiyun     unsigned long		baddr0;			/* DW 2 */
142*4882a593Smuzhiyun     unsigned long		nelem;			/* DW 3 */
143*4882a593Smuzhiyun     unsigned long		op1_stride;		/* DW 4 */
144*4882a593Smuzhiyun     unsigned long		op2_value_baddr1;	/* DW 5 */
145*4882a593Smuzhiyun     unsigned long		reserved0;		/* DW 6 */
146*4882a593Smuzhiyun     unsigned long		avalue;			/* DW 7 */
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Some shifts and masks for the low 64 bits of a GRU command */
150*4882a593Smuzhiyun #define GRU_CB_ICMD_SHFT	0
151*4882a593Smuzhiyun #define GRU_CB_ICMD_MASK	0x1
152*4882a593Smuzhiyun #define GRU_CB_XTYPE_SHFT	8
153*4882a593Smuzhiyun #define GRU_CB_XTYPE_MASK	0x7
154*4882a593Smuzhiyun #define GRU_CB_IAA0_SHFT	11
155*4882a593Smuzhiyun #define GRU_CB_IAA0_MASK	0x3
156*4882a593Smuzhiyun #define GRU_CB_IAA1_SHFT	13
157*4882a593Smuzhiyun #define GRU_CB_IAA1_MASK	0x3
158*4882a593Smuzhiyun #define GRU_CB_IMA_SHFT		1
159*4882a593Smuzhiyun #define GRU_CB_IMA_MASK		0x3
160*4882a593Smuzhiyun #define GRU_CB_OPC_SHFT		16
161*4882a593Smuzhiyun #define GRU_CB_OPC_MASK		0xff
162*4882a593Smuzhiyun #define GRU_CB_EXOPC_SHFT	24
163*4882a593Smuzhiyun #define GRU_CB_EXOPC_MASK	0xff
164*4882a593Smuzhiyun #define GRU_IDEF2_SHFT		32
165*4882a593Smuzhiyun #define GRU_IDEF2_MASK		0x3ffff
166*4882a593Smuzhiyun #define GRU_ISTATUS_SHFT	56
167*4882a593Smuzhiyun #define GRU_ISTATUS_MASK	0x3
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* GRU instruction opcodes (opc field) */
170*4882a593Smuzhiyun #define OP_NOP		0x00
171*4882a593Smuzhiyun #define OP_BCOPY	0x01
172*4882a593Smuzhiyun #define OP_VLOAD	0x02
173*4882a593Smuzhiyun #define OP_IVLOAD	0x03
174*4882a593Smuzhiyun #define OP_VSTORE	0x04
175*4882a593Smuzhiyun #define OP_IVSTORE	0x05
176*4882a593Smuzhiyun #define OP_VSET		0x06
177*4882a593Smuzhiyun #define OP_IVSET	0x07
178*4882a593Smuzhiyun #define OP_MESQ		0x08
179*4882a593Smuzhiyun #define OP_GAMXR	0x09
180*4882a593Smuzhiyun #define OP_GAMIR	0x0a
181*4882a593Smuzhiyun #define OP_GAMIRR	0x0b
182*4882a593Smuzhiyun #define OP_GAMER	0x0c
183*4882a593Smuzhiyun #define OP_GAMERR	0x0d
184*4882a593Smuzhiyun #define OP_BSTORE	0x0e
185*4882a593Smuzhiyun #define OP_VFLUSH	0x0f
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* Extended opcodes values (exopc field) */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* GAMIR - AMOs with implicit operands */
191*4882a593Smuzhiyun #define EOP_IR_FETCH	0x01 /* Plain fetch of memory */
192*4882a593Smuzhiyun #define EOP_IR_CLR	0x02 /* Fetch and clear */
193*4882a593Smuzhiyun #define EOP_IR_INC	0x05 /* Fetch and increment */
194*4882a593Smuzhiyun #define EOP_IR_DEC	0x07 /* Fetch and decrement */
195*4882a593Smuzhiyun #define EOP_IR_QCHK1	0x0d /* Queue check, 64 byte msg */
196*4882a593Smuzhiyun #define EOP_IR_QCHK2	0x0e /* Queue check, 128 byte msg */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* GAMIRR - Registered AMOs with implicit operands */
199*4882a593Smuzhiyun #define EOP_IRR_FETCH	0x01 /* Registered fetch of memory */
200*4882a593Smuzhiyun #define EOP_IRR_CLR	0x02 /* Registered fetch and clear */
201*4882a593Smuzhiyun #define EOP_IRR_INC	0x05 /* Registered fetch and increment */
202*4882a593Smuzhiyun #define EOP_IRR_DEC	0x07 /* Registered fetch and decrement */
203*4882a593Smuzhiyun #define EOP_IRR_DECZ	0x0f /* Registered fetch and decrement, update on zero*/
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* GAMER - AMOs with explicit operands */
206*4882a593Smuzhiyun #define EOP_ER_SWAP	0x00 /* Exchange argument and memory */
207*4882a593Smuzhiyun #define EOP_ER_OR	0x01 /* Logical OR with memory */
208*4882a593Smuzhiyun #define EOP_ER_AND	0x02 /* Logical AND with memory */
209*4882a593Smuzhiyun #define EOP_ER_XOR	0x03 /* Logical XOR with memory */
210*4882a593Smuzhiyun #define EOP_ER_ADD	0x04 /* Add value to memory */
211*4882a593Smuzhiyun #define EOP_ER_CSWAP	0x08 /* Compare with operand2, write operand1 if match*/
212*4882a593Smuzhiyun #define EOP_ER_CADD	0x0c /* Queue check, operand1*64 byte msg */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* GAMERR - Registered AMOs with explicit operands */
215*4882a593Smuzhiyun #define EOP_ERR_SWAP	0x00 /* Exchange argument and memory */
216*4882a593Smuzhiyun #define EOP_ERR_OR	0x01 /* Logical OR with memory */
217*4882a593Smuzhiyun #define EOP_ERR_AND	0x02 /* Logical AND with memory */
218*4882a593Smuzhiyun #define EOP_ERR_XOR	0x03 /* Logical XOR with memory */
219*4882a593Smuzhiyun #define EOP_ERR_ADD	0x04 /* Add value to memory */
220*4882a593Smuzhiyun #define EOP_ERR_CSWAP	0x08 /* Compare with operand2, write operand1 if match*/
221*4882a593Smuzhiyun #define EOP_ERR_EPOLL	0x09 /* Poll for equality */
222*4882a593Smuzhiyun #define EOP_ERR_NPOLL	0x0a /* Poll for inequality */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /* GAMXR - SGI Arithmetic unit */
225*4882a593Smuzhiyun #define EOP_XR_CSWAP	0x0b /* Masked compare exchange */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* Transfer types (xtype field) */
229*4882a593Smuzhiyun #define XTYPE_B		0x0	/* byte */
230*4882a593Smuzhiyun #define XTYPE_S		0x1	/* short (2-byte) */
231*4882a593Smuzhiyun #define XTYPE_W		0x2	/* word (4-byte) */
232*4882a593Smuzhiyun #define XTYPE_DW	0x3	/* doubleword (8-byte) */
233*4882a593Smuzhiyun #define XTYPE_CL	0x6	/* cacheline (64-byte) */
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Instruction access attributes (iaa0, iaa1 fields) */
237*4882a593Smuzhiyun #define IAA_RAM		0x0	/* normal cached RAM access */
238*4882a593Smuzhiyun #define IAA_NCRAM	0x2	/* noncoherent RAM access */
239*4882a593Smuzhiyun #define IAA_MMIO	0x1	/* noncoherent memory-mapped I/O space */
240*4882a593Smuzhiyun #define IAA_REGISTER	0x3	/* memory-mapped registers, etc. */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* Instruction mode attributes (ima field) */
244*4882a593Smuzhiyun #define IMA_MAPPED	0x0	/* Virtual mode  */
245*4882a593Smuzhiyun #define IMA_CB_DELAY	0x1	/* hold read responses until status changes */
246*4882a593Smuzhiyun #define IMA_UNMAPPED	0x2	/* bypass the TLBs (OS only) */
247*4882a593Smuzhiyun #define IMA_INTERRUPT	0x4	/* Interrupt when instruction completes */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* CBE ecause bits */
250*4882a593Smuzhiyun #define CBE_CAUSE_RI				(1 << 0)
251*4882a593Smuzhiyun #define CBE_CAUSE_INVALID_INSTRUCTION		(1 << 1)
252*4882a593Smuzhiyun #define CBE_CAUSE_UNMAPPED_MODE_FORBIDDEN	(1 << 2)
253*4882a593Smuzhiyun #define CBE_CAUSE_PE_CHECK_DATA_ERROR		(1 << 3)
254*4882a593Smuzhiyun #define CBE_CAUSE_IAA_GAA_MISMATCH		(1 << 4)
255*4882a593Smuzhiyun #define CBE_CAUSE_DATA_SEGMENT_LIMIT_EXCEPTION	(1 << 5)
256*4882a593Smuzhiyun #define CBE_CAUSE_OS_FATAL_TLB_FAULT		(1 << 6)
257*4882a593Smuzhiyun #define CBE_CAUSE_EXECUTION_HW_ERROR		(1 << 7)
258*4882a593Smuzhiyun #define CBE_CAUSE_TLBHW_ERROR			(1 << 8)
259*4882a593Smuzhiyun #define CBE_CAUSE_RA_REQUEST_TIMEOUT		(1 << 9)
260*4882a593Smuzhiyun #define CBE_CAUSE_HA_REQUEST_TIMEOUT		(1 << 10)
261*4882a593Smuzhiyun #define CBE_CAUSE_RA_RESPONSE_FATAL		(1 << 11)
262*4882a593Smuzhiyun #define CBE_CAUSE_RA_RESPONSE_NON_FATAL		(1 << 12)
263*4882a593Smuzhiyun #define CBE_CAUSE_HA_RESPONSE_FATAL		(1 << 13)
264*4882a593Smuzhiyun #define CBE_CAUSE_HA_RESPONSE_NON_FATAL		(1 << 14)
265*4882a593Smuzhiyun #define CBE_CAUSE_ADDRESS_SPACE_DECODE_ERROR	(1 << 15)
266*4882a593Smuzhiyun #define CBE_CAUSE_PROTOCOL_STATE_DATA_ERROR	(1 << 16)
267*4882a593Smuzhiyun #define CBE_CAUSE_RA_RESPONSE_DATA_ERROR	(1 << 17)
268*4882a593Smuzhiyun #define CBE_CAUSE_HA_RESPONSE_DATA_ERROR	(1 << 18)
269*4882a593Smuzhiyun #define CBE_CAUSE_FORCED_ERROR			(1 << 19)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* CBE cbrexecstatus bits */
272*4882a593Smuzhiyun #define CBR_EXS_ABORT_OCC_BIT			0
273*4882a593Smuzhiyun #define CBR_EXS_INT_OCC_BIT			1
274*4882a593Smuzhiyun #define CBR_EXS_PENDING_BIT			2
275*4882a593Smuzhiyun #define CBR_EXS_QUEUED_BIT			3
276*4882a593Smuzhiyun #define CBR_EXS_TLB_INVAL_BIT			4
277*4882a593Smuzhiyun #define CBR_EXS_EXCEPTION_BIT			5
278*4882a593Smuzhiyun #define CBR_EXS_CB_INT_PENDING_BIT		6
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define CBR_EXS_ABORT_OCC			(1 << CBR_EXS_ABORT_OCC_BIT)
281*4882a593Smuzhiyun #define CBR_EXS_INT_OCC				(1 << CBR_EXS_INT_OCC_BIT)
282*4882a593Smuzhiyun #define CBR_EXS_PENDING				(1 << CBR_EXS_PENDING_BIT)
283*4882a593Smuzhiyun #define CBR_EXS_QUEUED				(1 << CBR_EXS_QUEUED_BIT)
284*4882a593Smuzhiyun #define CBR_EXS_TLB_INVAL			(1 << CBR_EXS_TLB_INVAL_BIT)
285*4882a593Smuzhiyun #define CBR_EXS_EXCEPTION			(1 << CBR_EXS_EXCEPTION_BIT)
286*4882a593Smuzhiyun #define CBR_EXS_CB_INT_PENDING			(1 << CBR_EXS_CB_INT_PENDING_BIT)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * Exceptions are retried for the following cases. If any OTHER bits are set
290*4882a593Smuzhiyun  * in ecause, the exception is not retryable.
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun #define EXCEPTION_RETRY_BITS (CBE_CAUSE_EXECUTION_HW_ERROR |		\
293*4882a593Smuzhiyun 			      CBE_CAUSE_TLBHW_ERROR |			\
294*4882a593Smuzhiyun 			      CBE_CAUSE_RA_REQUEST_TIMEOUT |		\
295*4882a593Smuzhiyun 			      CBE_CAUSE_RA_RESPONSE_NON_FATAL |		\
296*4882a593Smuzhiyun 			      CBE_CAUSE_HA_RESPONSE_NON_FATAL |		\
297*4882a593Smuzhiyun 			      CBE_CAUSE_RA_RESPONSE_DATA_ERROR |	\
298*4882a593Smuzhiyun 			      CBE_CAUSE_HA_RESPONSE_DATA_ERROR		\
299*4882a593Smuzhiyun 			      )
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Message queue head structure */
302*4882a593Smuzhiyun union gru_mesqhead {
303*4882a593Smuzhiyun 	unsigned long	val;
304*4882a593Smuzhiyun 	struct {
305*4882a593Smuzhiyun 		unsigned int	head;
306*4882a593Smuzhiyun 		unsigned int	limit;
307*4882a593Smuzhiyun 	};
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* Generate the low word of a GRU instruction */
312*4882a593Smuzhiyun static inline unsigned long
__opdword(unsigned char opcode,unsigned char exopc,unsigned char xtype,unsigned char iaa0,unsigned char iaa1,unsigned long idef2,unsigned char ima)313*4882a593Smuzhiyun __opdword(unsigned char opcode, unsigned char exopc, unsigned char xtype,
314*4882a593Smuzhiyun        unsigned char iaa0, unsigned char iaa1,
315*4882a593Smuzhiyun        unsigned long idef2, unsigned char ima)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun     return (1 << GRU_CB_ICMD_SHFT) |
318*4882a593Smuzhiyun 	   ((unsigned long)CBS_ACTIVE << GRU_ISTATUS_SHFT) |
319*4882a593Smuzhiyun 	   (idef2<< GRU_IDEF2_SHFT) |
320*4882a593Smuzhiyun 	   (iaa0 << GRU_CB_IAA0_SHFT) |
321*4882a593Smuzhiyun 	   (iaa1 << GRU_CB_IAA1_SHFT) |
322*4882a593Smuzhiyun 	   (ima << GRU_CB_IMA_SHFT) |
323*4882a593Smuzhiyun 	   (xtype << GRU_CB_XTYPE_SHFT) |
324*4882a593Smuzhiyun 	   (opcode << GRU_CB_OPC_SHFT) |
325*4882a593Smuzhiyun 	   (exopc << GRU_CB_EXOPC_SHFT);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun  * Architecture specific intrinsics
330*4882a593Smuzhiyun  */
gru_flush_cache(void * p)331*4882a593Smuzhiyun static inline void gru_flush_cache(void *p)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	__flush_cache(p);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun  * Store the lower 64 bits of the command including the "start" bit. Then
338*4882a593Smuzhiyun  * start the instruction executing.
339*4882a593Smuzhiyun  */
gru_start_instruction(struct gru_instruction * ins,unsigned long op64)340*4882a593Smuzhiyun static inline void gru_start_instruction(struct gru_instruction *ins, unsigned long op64)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	gru_ordered_store_ulong(ins, op64);
343*4882a593Smuzhiyun 	mb();
344*4882a593Smuzhiyun 	gru_flush_cache(ins);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* Convert "hints" to IMA */
349*4882a593Smuzhiyun #define CB_IMA(h)		((h) | IMA_UNMAPPED)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* Convert data segment cache line index into TRI0 / TRI1 value */
352*4882a593Smuzhiyun #define GRU_DINDEX(i)		((i) * GRU_CACHE_LINE_BYTES)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Inline functions for GRU instructions.
355*4882a593Smuzhiyun  *     Note:
356*4882a593Smuzhiyun  *     	- nelem and stride are in elements
357*4882a593Smuzhiyun  *     	- tri0/tri1 is in bytes for the beginning of the data segment.
358*4882a593Smuzhiyun  */
gru_vload_phys(void * cb,unsigned long gpa,unsigned int tri0,int iaa,unsigned long hints)359*4882a593Smuzhiyun static inline void gru_vload_phys(void *cb, unsigned long gpa,
360*4882a593Smuzhiyun 		unsigned int tri0, int iaa, unsigned long hints)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct gru_instruction *ins = (struct gru_instruction *)cb;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ins->baddr0 = (long)gpa | ((unsigned long)iaa << 62);
365*4882a593Smuzhiyun 	ins->nelem = 1;
366*4882a593Smuzhiyun 	ins->op1_stride = 1;
367*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VLOAD, 0, XTYPE_DW, iaa, 0,
368*4882a593Smuzhiyun 					(unsigned long)tri0, CB_IMA(hints)));
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
gru_vstore_phys(void * cb,unsigned long gpa,unsigned int tri0,int iaa,unsigned long hints)371*4882a593Smuzhiyun static inline void gru_vstore_phys(void *cb, unsigned long gpa,
372*4882a593Smuzhiyun 		unsigned int tri0, int iaa, unsigned long hints)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct gru_instruction *ins = (struct gru_instruction *)cb;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	ins->baddr0 = (long)gpa | ((unsigned long)iaa << 62);
377*4882a593Smuzhiyun 	ins->nelem = 1;
378*4882a593Smuzhiyun 	ins->op1_stride = 1;
379*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VSTORE, 0, XTYPE_DW, iaa, 0,
380*4882a593Smuzhiyun 					(unsigned long)tri0, CB_IMA(hints)));
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
gru_vload(void * cb,unsigned long mem_addr,unsigned int tri0,unsigned char xtype,unsigned long nelem,unsigned long stride,unsigned long hints)383*4882a593Smuzhiyun static inline void gru_vload(void *cb, unsigned long mem_addr,
384*4882a593Smuzhiyun 		unsigned int tri0, unsigned char xtype, unsigned long nelem,
385*4882a593Smuzhiyun 		unsigned long stride, unsigned long hints)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct gru_instruction *ins = (struct gru_instruction *)cb;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
390*4882a593Smuzhiyun 	ins->nelem = nelem;
391*4882a593Smuzhiyun 	ins->op1_stride = stride;
392*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VLOAD, 0, xtype, IAA_RAM, 0,
393*4882a593Smuzhiyun 					(unsigned long)tri0, CB_IMA(hints)));
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
gru_vstore(void * cb,unsigned long mem_addr,unsigned int tri0,unsigned char xtype,unsigned long nelem,unsigned long stride,unsigned long hints)396*4882a593Smuzhiyun static inline void gru_vstore(void *cb, unsigned long mem_addr,
397*4882a593Smuzhiyun 		unsigned int tri0, unsigned char xtype, unsigned long nelem,
398*4882a593Smuzhiyun 		unsigned long stride, unsigned long hints)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
403*4882a593Smuzhiyun 	ins->nelem = nelem;
404*4882a593Smuzhiyun 	ins->op1_stride = stride;
405*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VSTORE, 0, xtype, IAA_RAM, 0,
406*4882a593Smuzhiyun 					tri0, CB_IMA(hints)));
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
gru_ivload(void * cb,unsigned long mem_addr,unsigned int tri0,unsigned int tri1,unsigned char xtype,unsigned long nelem,unsigned long hints)409*4882a593Smuzhiyun static inline void gru_ivload(void *cb, unsigned long mem_addr,
410*4882a593Smuzhiyun 		unsigned int tri0, unsigned int tri1, unsigned char xtype,
411*4882a593Smuzhiyun 		unsigned long nelem, unsigned long hints)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
416*4882a593Smuzhiyun 	ins->nelem = nelem;
417*4882a593Smuzhiyun 	ins->tri1_bufsize = tri1;
418*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_IVLOAD, 0, xtype, IAA_RAM, 0,
419*4882a593Smuzhiyun 					tri0, CB_IMA(hints)));
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
gru_ivstore(void * cb,unsigned long mem_addr,unsigned int tri0,unsigned int tri1,unsigned char xtype,unsigned long nelem,unsigned long hints)422*4882a593Smuzhiyun static inline void gru_ivstore(void *cb, unsigned long mem_addr,
423*4882a593Smuzhiyun 		unsigned int tri0, unsigned int tri1,
424*4882a593Smuzhiyun 		unsigned char xtype, unsigned long nelem, unsigned long hints)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
429*4882a593Smuzhiyun 	ins->nelem = nelem;
430*4882a593Smuzhiyun 	ins->tri1_bufsize = tri1;
431*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_IVSTORE, 0, xtype, IAA_RAM, 0,
432*4882a593Smuzhiyun 					tri0, CB_IMA(hints)));
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
gru_vset(void * cb,unsigned long mem_addr,unsigned long value,unsigned char xtype,unsigned long nelem,unsigned long stride,unsigned long hints)435*4882a593Smuzhiyun static inline void gru_vset(void *cb, unsigned long mem_addr,
436*4882a593Smuzhiyun 		unsigned long value, unsigned char xtype, unsigned long nelem,
437*4882a593Smuzhiyun 		unsigned long stride, unsigned long hints)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
442*4882a593Smuzhiyun 	ins->op2_value_baddr1 = value;
443*4882a593Smuzhiyun 	ins->nelem = nelem;
444*4882a593Smuzhiyun 	ins->op1_stride = stride;
445*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VSET, 0, xtype, IAA_RAM, 0,
446*4882a593Smuzhiyun 					 0, CB_IMA(hints)));
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
gru_ivset(void * cb,unsigned long mem_addr,unsigned int tri1,unsigned long value,unsigned char xtype,unsigned long nelem,unsigned long hints)449*4882a593Smuzhiyun static inline void gru_ivset(void *cb, unsigned long mem_addr,
450*4882a593Smuzhiyun 		unsigned int tri1, unsigned long value, unsigned char xtype,
451*4882a593Smuzhiyun 		unsigned long nelem, unsigned long hints)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
456*4882a593Smuzhiyun 	ins->op2_value_baddr1 = value;
457*4882a593Smuzhiyun 	ins->nelem = nelem;
458*4882a593Smuzhiyun 	ins->tri1_bufsize = tri1;
459*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_IVSET, 0, xtype, IAA_RAM, 0,
460*4882a593Smuzhiyun 					0, CB_IMA(hints)));
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
gru_vflush(void * cb,unsigned long mem_addr,unsigned long nelem,unsigned char xtype,unsigned long stride,unsigned long hints)463*4882a593Smuzhiyun static inline void gru_vflush(void *cb, unsigned long mem_addr,
464*4882a593Smuzhiyun 		unsigned long nelem, unsigned char xtype, unsigned long stride,
465*4882a593Smuzhiyun 		unsigned long hints)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	ins->baddr0 = (long)mem_addr;
470*4882a593Smuzhiyun 	ins->op1_stride = stride;
471*4882a593Smuzhiyun 	ins->nelem = nelem;
472*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_VFLUSH, 0, xtype, IAA_RAM, 0,
473*4882a593Smuzhiyun 					0, CB_IMA(hints)));
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
gru_nop(void * cb,int hints)476*4882a593Smuzhiyun static inline void gru_nop(void *cb, int hints)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_NOP, 0, 0, 0, 0, 0, CB_IMA(hints)));
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 
gru_bcopy(void * cb,const unsigned long src,unsigned long dest,unsigned int tri0,unsigned int xtype,unsigned long nelem,unsigned int bufsize,unsigned long hints)484*4882a593Smuzhiyun static inline void gru_bcopy(void *cb, const unsigned long src,
485*4882a593Smuzhiyun 		unsigned long dest,
486*4882a593Smuzhiyun 		unsigned int tri0, unsigned int xtype, unsigned long nelem,
487*4882a593Smuzhiyun 		unsigned int bufsize, unsigned long hints)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
492*4882a593Smuzhiyun 	ins->op2_value_baddr1 = (long)dest;
493*4882a593Smuzhiyun 	ins->nelem = nelem;
494*4882a593Smuzhiyun 	ins->tri1_bufsize = bufsize;
495*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_BCOPY, 0, xtype, IAA_RAM,
496*4882a593Smuzhiyun 					IAA_RAM, tri0, CB_IMA(hints)));
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
gru_bstore(void * cb,const unsigned long src,unsigned long dest,unsigned int tri0,unsigned int xtype,unsigned long nelem,unsigned long hints)499*4882a593Smuzhiyun static inline void gru_bstore(void *cb, const unsigned long src,
500*4882a593Smuzhiyun 		unsigned long dest, unsigned int tri0, unsigned int xtype,
501*4882a593Smuzhiyun 		unsigned long nelem, unsigned long hints)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
506*4882a593Smuzhiyun 	ins->op2_value_baddr1 = (long)dest;
507*4882a593Smuzhiyun 	ins->nelem = nelem;
508*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_BSTORE, 0, xtype, 0, IAA_RAM,
509*4882a593Smuzhiyun 					tri0, CB_IMA(hints)));
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
gru_gamir(void * cb,int exopc,unsigned long src,unsigned int xtype,unsigned long hints)512*4882a593Smuzhiyun static inline void gru_gamir(void *cb, int exopc, unsigned long src,
513*4882a593Smuzhiyun 		unsigned int xtype, unsigned long hints)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
518*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_GAMIR, exopc, xtype, IAA_RAM, 0,
519*4882a593Smuzhiyun 					0, CB_IMA(hints)));
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
gru_gamirr(void * cb,int exopc,unsigned long src,unsigned int xtype,unsigned long hints)522*4882a593Smuzhiyun static inline void gru_gamirr(void *cb, int exopc, unsigned long src,
523*4882a593Smuzhiyun 		unsigned int xtype, unsigned long hints)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
528*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_GAMIRR, exopc, xtype, IAA_RAM, 0,
529*4882a593Smuzhiyun 					0, CB_IMA(hints)));
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
gru_gamer(void * cb,int exopc,unsigned long src,unsigned int xtype,unsigned long operand1,unsigned long operand2,unsigned long hints)532*4882a593Smuzhiyun static inline void gru_gamer(void *cb, int exopc, unsigned long src,
533*4882a593Smuzhiyun 		unsigned int xtype,
534*4882a593Smuzhiyun 		unsigned long operand1, unsigned long operand2,
535*4882a593Smuzhiyun 		unsigned long hints)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
540*4882a593Smuzhiyun 	ins->op1_stride = operand1;
541*4882a593Smuzhiyun 	ins->op2_value_baddr1 = operand2;
542*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_GAMER, exopc, xtype, IAA_RAM, 0,
543*4882a593Smuzhiyun 					0, CB_IMA(hints)));
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
gru_gamerr(void * cb,int exopc,unsigned long src,unsigned int xtype,unsigned long operand1,unsigned long operand2,unsigned long hints)546*4882a593Smuzhiyun static inline void gru_gamerr(void *cb, int exopc, unsigned long src,
547*4882a593Smuzhiyun 		unsigned int xtype, unsigned long operand1,
548*4882a593Smuzhiyun 		unsigned long operand2, unsigned long hints)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
553*4882a593Smuzhiyun 	ins->op1_stride = operand1;
554*4882a593Smuzhiyun 	ins->op2_value_baddr1 = operand2;
555*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_GAMERR, exopc, xtype, IAA_RAM, 0,
556*4882a593Smuzhiyun 					0, CB_IMA(hints)));
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
gru_gamxr(void * cb,unsigned long src,unsigned int tri0,unsigned long hints)559*4882a593Smuzhiyun static inline void gru_gamxr(void *cb, unsigned long src,
560*4882a593Smuzhiyun 		unsigned int tri0, unsigned long hints)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	ins->baddr0 = (long)src;
565*4882a593Smuzhiyun 	ins->nelem = 4;
566*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_GAMXR, EOP_XR_CSWAP, XTYPE_DW,
567*4882a593Smuzhiyun 				 IAA_RAM, 0, 0, CB_IMA(hints)));
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
gru_mesq(void * cb,unsigned long queue,unsigned long tri0,unsigned long nelem,unsigned long hints)570*4882a593Smuzhiyun static inline void gru_mesq(void *cb, unsigned long queue,
571*4882a593Smuzhiyun 		unsigned long tri0, unsigned long nelem,
572*4882a593Smuzhiyun 		unsigned long hints)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	ins->baddr0 = (long)queue;
577*4882a593Smuzhiyun 	ins->nelem = nelem;
578*4882a593Smuzhiyun 	gru_start_instruction(ins, __opdword(OP_MESQ, 0, XTYPE_CL, IAA_RAM, 0,
579*4882a593Smuzhiyun 					tri0, CB_IMA(hints)));
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
gru_get_amo_value(void * cb)582*4882a593Smuzhiyun static inline unsigned long gru_get_amo_value(void *cb)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return ins->avalue;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
gru_get_amo_value_head(void * cb)589*4882a593Smuzhiyun static inline int gru_get_amo_value_head(void *cb)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return ins->avalue & 0xffffffff;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
gru_get_amo_value_limit(void * cb)596*4882a593Smuzhiyun static inline int gru_get_amo_value_limit(void *cb)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	struct gru_instruction *ins = (void *)cb;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	return ins->avalue >> 32;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
gru_mesq_head(int head,int limit)603*4882a593Smuzhiyun static inline union gru_mesqhead  gru_mesq_head(int head, int limit)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	union gru_mesqhead mqh;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	mqh.head = head;
608*4882a593Smuzhiyun 	mqh.limit = limit;
609*4882a593Smuzhiyun 	return mqh;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun  * Get struct control_block_extended_exc_detail for CB.
614*4882a593Smuzhiyun  */
615*4882a593Smuzhiyun extern int gru_get_cb_exception_detail(void *cb,
616*4882a593Smuzhiyun 		       struct control_block_extended_exc_detail *excdet);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define GRU_EXC_STR_SIZE		256
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun  * Control block definition for checking status
623*4882a593Smuzhiyun  */
624*4882a593Smuzhiyun struct gru_control_block_status {
625*4882a593Smuzhiyun 	unsigned int	icmd		:1;
626*4882a593Smuzhiyun 	unsigned int	ima		:3;
627*4882a593Smuzhiyun 	unsigned int	reserved0	:4;
628*4882a593Smuzhiyun 	unsigned int	unused1		:24;
629*4882a593Smuzhiyun 	unsigned int	unused2		:24;
630*4882a593Smuzhiyun 	unsigned int	istatus		:2;
631*4882a593Smuzhiyun 	unsigned int	isubstatus	:4;
632*4882a593Smuzhiyun 	unsigned int	unused3		:2;
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* Get CB status */
gru_get_cb_status(void * cb)636*4882a593Smuzhiyun static inline int gru_get_cb_status(void *cb)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct gru_control_block_status *cbs = (void *)cb;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	return cbs->istatus;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun /* Get CB message queue substatus */
gru_get_cb_message_queue_substatus(void * cb)644*4882a593Smuzhiyun static inline int gru_get_cb_message_queue_substatus(void *cb)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	struct gru_control_block_status *cbs = (void *)cb;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return cbs->isubstatus & CBSS_MSG_QUEUE_MASK;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /* Get CB substatus */
gru_get_cb_substatus(void * cb)652*4882a593Smuzhiyun static inline int gru_get_cb_substatus(void *cb)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct gru_control_block_status *cbs = (void *)cb;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return cbs->isubstatus;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun  * User interface to check an instruction status. UPM and exceptions
661*4882a593Smuzhiyun  * are handled automatically. However, this function does NOT wait
662*4882a593Smuzhiyun  * for an active instruction to complete.
663*4882a593Smuzhiyun  *
664*4882a593Smuzhiyun  */
gru_check_status(void * cb)665*4882a593Smuzhiyun static inline int gru_check_status(void *cb)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct gru_control_block_status *cbs = (void *)cb;
668*4882a593Smuzhiyun 	int ret;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	ret = cbs->istatus;
671*4882a593Smuzhiyun 	if (ret != CBS_ACTIVE)
672*4882a593Smuzhiyun 		ret = gru_check_status_proc(cb);
673*4882a593Smuzhiyun 	return ret;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun /*
677*4882a593Smuzhiyun  * User interface (via inline function) to wait for an instruction
678*4882a593Smuzhiyun  * to complete. Completion status (IDLE or EXCEPTION is returned
679*4882a593Smuzhiyun  * to the user. Exception due to hardware errors are automatically
680*4882a593Smuzhiyun  * retried before returning an exception.
681*4882a593Smuzhiyun  *
682*4882a593Smuzhiyun  */
gru_wait(void * cb)683*4882a593Smuzhiyun static inline int gru_wait(void *cb)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	return gru_wait_proc(cb);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun /*
689*4882a593Smuzhiyun  * Wait for CB to complete. Aborts program if error. (Note: error does NOT
690*4882a593Smuzhiyun  * mean TLB mis - only fatal errors such as memory parity error or user
691*4882a593Smuzhiyun  * bugs will cause termination.
692*4882a593Smuzhiyun  */
gru_wait_abort(void * cb)693*4882a593Smuzhiyun static inline void gru_wait_abort(void *cb)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	gru_wait_abort_proc(cb);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun  * Get a pointer to the start of a gseg
700*4882a593Smuzhiyun  * 	p	- Any valid pointer within the gseg
701*4882a593Smuzhiyun  */
gru_get_gseg_pointer(void * p)702*4882a593Smuzhiyun static inline void *gru_get_gseg_pointer (void *p)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	return (void *)((unsigned long)p & ~(GRU_GSEG_PAGESIZE - 1));
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun /*
708*4882a593Smuzhiyun  * Get a pointer to a control block
709*4882a593Smuzhiyun  * 	gseg	- GSeg address returned from gru_get_thread_gru_segment()
710*4882a593Smuzhiyun  * 	index	- index of desired CB
711*4882a593Smuzhiyun  */
gru_get_cb_pointer(void * gseg,int index)712*4882a593Smuzhiyun static inline void *gru_get_cb_pointer(void *gseg,
713*4882a593Smuzhiyun 						      int index)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	return gseg + GRU_CB_BASE + index * GRU_HANDLE_STRIDE;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun  * Get a pointer to a cacheline in the data segment portion of a GSeg
720*4882a593Smuzhiyun  * 	gseg	- GSeg address returned from gru_get_thread_gru_segment()
721*4882a593Smuzhiyun  * 	index	- index of desired cache line
722*4882a593Smuzhiyun  */
gru_get_data_pointer(void * gseg,int index)723*4882a593Smuzhiyun static inline void *gru_get_data_pointer(void *gseg, int index)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	return gseg + GRU_DS_BASE + index * GRU_CACHE_LINE_BYTES;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun  * Convert a vaddr into the tri index within the GSEG
730*4882a593Smuzhiyun  * 	vaddr		- virtual address of within gseg
731*4882a593Smuzhiyun  */
gru_get_tri(void * vaddr)732*4882a593Smuzhiyun static inline int gru_get_tri(void *vaddr)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	return ((unsigned long)vaddr & (GRU_GSEG_PAGESIZE - 1)) - GRU_DS_BASE;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun #endif		/* __GRU_INSTRUCTIONS_H__ */
737