xref: /OK3568_Linux_fs/kernel/drivers/misc/rk628/rk628_combrxphy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Shunqing Chen <csq@rock-chisp.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "rk628.h"
9*4882a593Smuzhiyun #include "rk628_combrxphy.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MAX_ROUND		6
12*4882a593Smuzhiyun #define MAX_DATA_NUM		16
13*4882a593Smuzhiyun #define MAX_CHANNEL		3
14*4882a593Smuzhiyun #define CLK_DET_TRY_TIMES	10
15*4882a593Smuzhiyun #define CHECK_CNT		100
16*4882a593Smuzhiyun #define CLK_STABLE_LOOP_CNT	10
17*4882a593Smuzhiyun #define CLK_STABLE_THRESHOLD	6
18*4882a593Smuzhiyun 
rk628_combrxphy_try_clk_detect(struct rk628 * rk628)19*4882a593Smuzhiyun static int rk628_combrxphy_try_clk_detect(struct rk628 *rk628)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	u32 val, i;
22*4882a593Smuzhiyun 	int ret;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	ret = -1;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	/* step1: set pin_rst_n to 1’b0.wait 1 period(1us).release reset */
27*4882a593Smuzhiyun 	/* step2: select pll clock src and enable auto check */
28*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6630), &val);
29*4882a593Smuzhiyun 	/* clear bit0 and bit3 */
30*4882a593Smuzhiyun 	val = val & 0xfffffff6;
31*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6630), val);
32*4882a593Smuzhiyun 	/*
33*4882a593Smuzhiyun 	 * step3: select hdmi mode and enable chip, read reg6654,
34*4882a593Smuzhiyun 	 * make sure auto setup done.
35*4882a593Smuzhiyun 	 */
36*4882a593Smuzhiyun 	/* auto fsm reset related */
37*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6630), &val);
38*4882a593Smuzhiyun 	val = val | BIT(24);
39*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6630), val);
40*4882a593Smuzhiyun 	/* pull down ana rstn */
41*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
42*4882a593Smuzhiyun 	val = val & 0xfffffeff;
43*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
44*4882a593Smuzhiyun 	/* pull down dig rstn */
45*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f4), &val);
46*4882a593Smuzhiyun 	val = val & 0xfffffffe;
47*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f4), val);
48*4882a593Smuzhiyun 	/* pull up ana rstn */
49*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
50*4882a593Smuzhiyun 	val = val | 0x100;
51*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
52*4882a593Smuzhiyun 	/* pull up dig rstn */
53*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f4), &val);
54*4882a593Smuzhiyun 	val = val  | 0x1;
55*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f4), val);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
58*4882a593Smuzhiyun 	/* set bit0 and bit2 to 1*/
59*4882a593Smuzhiyun 	val = (val & 0xfffffff8) | 0x5;
60*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* auto fsm en = 0 */
63*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
64*4882a593Smuzhiyun 	/* set bit0 and bit2 to 1*/
65*4882a593Smuzhiyun 	val = (val & 0xfffffff8) | 0x4;
66*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
69*4882a593Smuzhiyun 		mdelay(1);
70*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6654), &val);
71*4882a593Smuzhiyun 		if ((val & 0xf0000000) == 0x80000000) {
72*4882a593Smuzhiyun 			ret = 0;
73*4882a593Smuzhiyun 			dev_info(rk628->dev, "clock detected!\n");
74*4882a593Smuzhiyun 			break;
75*4882a593Smuzhiyun 		}
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return ret;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
rk628_combrxphy_get_data_of_round(struct rk628 * rk628,u32 * data)81*4882a593Smuzhiyun static void rk628_combrxphy_get_data_of_round(struct rk628 *rk628,
82*4882a593Smuzhiyun 					      u32 *data)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	u32 i;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	for (i = 0; i < MAX_DATA_NUM; i++)
87*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6740 + i * 4), &data[i]);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
rk628_combrxphy_set_dc_gain(struct rk628 * rk628,u32 x,u32 y,u32 z)90*4882a593Smuzhiyun static void rk628_combrxphy_set_dc_gain(struct rk628 *rk628,
91*4882a593Smuzhiyun 					u32 x, u32 y, u32 z)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u32 val;
94*4882a593Smuzhiyun 	u32 dc_gain_ch0, dc_gain_ch1, dc_gain_ch2;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	dc_gain_ch0 = x & 0xf;
97*4882a593Smuzhiyun 	dc_gain_ch1 = y & 0xf;
98*4882a593Smuzhiyun 	dc_gain_ch2 = z & 0xf;
99*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x661c), &val);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	val = (val & 0xff0f0f0f) | (dc_gain_ch0 << 20) | (dc_gain_ch1 << 12) |
102*4882a593Smuzhiyun 		(dc_gain_ch2 << 4);
103*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x661c), val);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
rk628_combrxphy_set_data_of_round(u32 * data,u32 * data_in)106*4882a593Smuzhiyun static void rk628_combrxphy_set_data_of_round(u32 *data, u32 *data_in)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	if ((data != NULL) && (data_in != NULL)) {
109*4882a593Smuzhiyun 		data_in[0] = data[0];
110*4882a593Smuzhiyun 		data_in[1] = data[7];
111*4882a593Smuzhiyun 		data_in[2] = data[13];
112*4882a593Smuzhiyun 		data_in[3] = data[14];
113*4882a593Smuzhiyun 		data_in[4] = data[15];
114*4882a593Smuzhiyun 		data_in[5] = data[1];
115*4882a593Smuzhiyun 		data_in[6] = data[2];
116*4882a593Smuzhiyun 		data_in[7] = data[3];
117*4882a593Smuzhiyun 		data_in[8] = data[4];
118*4882a593Smuzhiyun 		data_in[9] = data[5];
119*4882a593Smuzhiyun 		data_in[10] = data[6];
120*4882a593Smuzhiyun 		data_in[11] = data[8];
121*4882a593Smuzhiyun 		data_in[12] = data[9];
122*4882a593Smuzhiyun 		data_in[13] = data[10];
123*4882a593Smuzhiyun 		data_in[14] = data[11];
124*4882a593Smuzhiyun 		data_in[15] = data[12];
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static void
rk628_combrxphy_max_zero_of_round(struct rk628 * rk628,u32 * data_in,u32 * max_zero,u32 * max_val,int n,int ch)129*4882a593Smuzhiyun rk628_combrxphy_max_zero_of_round(struct rk628 *rk628,
130*4882a593Smuzhiyun 				  u32 *data_in, u32 *max_zero,
131*4882a593Smuzhiyun 				  u32 *max_val, int n, int ch)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	u32 i;
134*4882a593Smuzhiyun 	u32 cnt = 0;
135*4882a593Smuzhiyun 	u32 max_cnt = 0;
136*4882a593Smuzhiyun 	u32 max_v = 0;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	for (i = 0; i < MAX_DATA_NUM; i++) {
139*4882a593Smuzhiyun 		if (max_v < data_in[i])
140*4882a593Smuzhiyun 			max_v = data_in[i];
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	for (i = 0; i < MAX_DATA_NUM; i++) {
144*4882a593Smuzhiyun 		if (data_in[i] == 0)
145*4882a593Smuzhiyun 			cnt = cnt + 200;
146*4882a593Smuzhiyun 		else if ((data_in[i] > 0) && (data_in[i] < 100))
147*4882a593Smuzhiyun 			cnt = cnt + 100 - data_in[i];
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 	max_cnt = (cnt >= 3200) ? 0 : cnt;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	max_zero[n] = max_cnt;
152*4882a593Smuzhiyun 	max_val[n] = max_v;
153*4882a593Smuzhiyun 	dev_info(rk628->dev, "channel:%d, round:%d, max_zero_cnt:%d, max_val:%#x\n",
154*4882a593Smuzhiyun 		 ch, n, max_zero[n], max_val[n]);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
rk628_combrxphy_chose_round_for_ch(struct rk628 * rk628,u32 * rd_max_zero,u32 * rd_max_val,int ch)157*4882a593Smuzhiyun static int rk628_combrxphy_chose_round_for_ch(struct rk628 *rk628,
158*4882a593Smuzhiyun 					      u32 *rd_max_zero,
159*4882a593Smuzhiyun 					      u32 *rd_max_val, int ch)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	int i, rd = 0;
162*4882a593Smuzhiyun 	u32 max = 0;
163*4882a593Smuzhiyun 	u32 max_v = 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	for (i = 0; i < MAX_ROUND; i++) {
166*4882a593Smuzhiyun 		if (rd_max_zero[i] > max) {
167*4882a593Smuzhiyun 			max = rd_max_zero[i];
168*4882a593Smuzhiyun 			max_v = rd_max_val[i];
169*4882a593Smuzhiyun 			rd = i;
170*4882a593Smuzhiyun 		} else if (rd_max_zero[i] == max && rd_max_val[i] > max_v) {
171*4882a593Smuzhiyun 			max = rd_max_zero[i];
172*4882a593Smuzhiyun 			max_v = rd_max_val[i];
173*4882a593Smuzhiyun 			rd = i;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 	dev_info(rk628->dev, "%s channel:%d, rd:%d\n", __func__, ch, rd);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return rd;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
rk628_combrxphy_set_sample_edge_round(struct rk628 * rk628,u32 x,u32 y,u32 z)181*4882a593Smuzhiyun static void rk628_combrxphy_set_sample_edge_round(struct rk628 *rk628,
182*4882a593Smuzhiyun 						  u32 x, u32 y, u32 z)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	u32 val;
185*4882a593Smuzhiyun 	u32 equ_gain_ch0, equ_gain_ch1, equ_gain_ch2;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	equ_gain_ch0 = (x & 0xf);
188*4882a593Smuzhiyun 	equ_gain_ch1 = (y & 0xf);
189*4882a593Smuzhiyun 	equ_gain_ch2 = (z & 0xf);
190*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6618), &val);
191*4882a593Smuzhiyun 	val = (val & 0xff00f0ff) | (equ_gain_ch1 << 20) |
192*4882a593Smuzhiyun 		(equ_gain_ch0 << 16) | (equ_gain_ch2 << 8);
193*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6618), val);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
rk628_combrxphy_start_sample_edge(struct rk628 * rk628)196*4882a593Smuzhiyun static void rk628_combrxphy_start_sample_edge(struct rk628 *rk628)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	u32 val;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
201*4882a593Smuzhiyun 	val &= 0xfffff1ff;
202*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
203*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x66f0), &val);
204*4882a593Smuzhiyun 	val = (val & 0xfffff1ff) | (0x7 << 9);
205*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66f0), val);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
rk628_combrxphy_set_sample_edge_mode(struct rk628 * rk628,int ch)208*4882a593Smuzhiyun static void rk628_combrxphy_set_sample_edge_mode(struct rk628 *rk628, int ch)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	u32 val;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6634), &val);
213*4882a593Smuzhiyun 	val = val & (~(0xf << ((ch + 1) * 4)));
214*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6634), val);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
rk628_combrxphy_select_channel(struct rk628 * rk628,int ch)217*4882a593Smuzhiyun static void rk628_combrxphy_select_channel(struct rk628 *rk628, int ch)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	u32 val;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6700), &val);
222*4882a593Smuzhiyun 	val = (val & 0xfffffffc) | (ch & 0x3);
223*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6700), val);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
rk628_combrxphy_cfg_6730(struct rk628 * rk628)226*4882a593Smuzhiyun static void rk628_combrxphy_cfg_6730(struct rk628 *rk628)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u32 val;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6730), &val);
231*4882a593Smuzhiyun 	val = (val & 0xffff0000) | 0x1;
232*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6730), val);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
rk628_combrxphy_sample_edge_procedure_for_cable(struct rk628 * rk628,u32 cdr_mode)235*4882a593Smuzhiyun static void rk628_combrxphy_sample_edge_procedure_for_cable(struct rk628 *rk628,
236*4882a593Smuzhiyun 							    u32 cdr_mode)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u32 n, ch;
239*4882a593Smuzhiyun 	u32 data[MAX_DATA_NUM];
240*4882a593Smuzhiyun 	u32 data_in[MAX_DATA_NUM];
241*4882a593Smuzhiyun 	u32 round_max_zero[MAX_CHANNEL][MAX_ROUND];
242*4882a593Smuzhiyun 	u32 round_max_value[MAX_CHANNEL][MAX_ROUND];
243*4882a593Smuzhiyun 	u32 ch_round[MAX_CHANNEL];
244*4882a593Smuzhiyun 	u32 edge, dc_gain;
245*4882a593Smuzhiyun 	u32 rd_offset;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* Step1: set sample edge mode for channel 0~2 */
248*4882a593Smuzhiyun 	for (ch = 0; ch < MAX_CHANNEL; ch++)
249*4882a593Smuzhiyun 		rk628_combrxphy_set_sample_edge_mode(rk628, ch);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* step2: once per round */
252*4882a593Smuzhiyun 	for (ch = 0; ch < MAX_CHANNEL; ch++) {
253*4882a593Smuzhiyun 		rk628_combrxphy_select_channel(rk628, ch);
254*4882a593Smuzhiyun 		rk628_combrxphy_cfg_6730(rk628);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * step3: config sample edge until the end of one frame
259*4882a593Smuzhiyun 	 * (for example 1080p:2200*1125=32’h25c3f8)
260*4882a593Smuzhiyun 	 */
261*4882a593Smuzhiyun 	if (cdr_mode < 16) {
262*4882a593Smuzhiyun 		dc_gain = 0;
263*4882a593Smuzhiyun 		rd_offset = 0;
264*4882a593Smuzhiyun 	} else if (cdr_mode < 18) {
265*4882a593Smuzhiyun 		dc_gain = 1;
266*4882a593Smuzhiyun 		rd_offset = 0;
267*4882a593Smuzhiyun 	} else {
268*4882a593Smuzhiyun 		dc_gain = 3;
269*4882a593Smuzhiyun 		rd_offset = 2;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * When the pix clk is the same, the low frame rate resolution is used
274*4882a593Smuzhiyun 	 * to calculate the sampling window (the frame rate is not less than
275*4882a593Smuzhiyun 	 * 30). The sampling delay time is configured as 40ms.
276*4882a593Smuzhiyun 	 */
277*4882a593Smuzhiyun 	if (cdr_mode <= 1) { /* 27M vic17 720x576P50 */
278*4882a593Smuzhiyun 		edge = 864 * 625;
279*4882a593Smuzhiyun 	} else if (cdr_mode <= 4) { /* 59.4M vic81 1680x720P30 */
280*4882a593Smuzhiyun 		edge = 2640 * 750;
281*4882a593Smuzhiyun 	} else if (cdr_mode <= 7) { /* 74.25M vic34 1920x1080P30 */
282*4882a593Smuzhiyun 		edge = 2200 * 1125;
283*4882a593Smuzhiyun 	} else if (cdr_mode <= 14) { /* 119M vic88 2560x1180P30 */
284*4882a593Smuzhiyun 		edge = 3520 * 1125;
285*4882a593Smuzhiyun 	} else if (cdr_mode <= 16) { /* 148.5M vic31 1920x1080P50 */
286*4882a593Smuzhiyun 		edge = 2640 * 1125;
287*4882a593Smuzhiyun 	} else if (cdr_mode <= 17) { /* 162M vic89 2560x1080P50 */
288*4882a593Smuzhiyun 		edge = 3300 * 1125;
289*4882a593Smuzhiyun 	} else if (cdr_mode <= 18) { /* 297M vic95 3840x2160P30 */
290*4882a593Smuzhiyun 		edge = 4400 * 2250;
291*4882a593Smuzhiyun 	} else {         /* unknown vic16 1920x1080P60 */
292*4882a593Smuzhiyun 		edge = 2200 * 1125;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	dev_info(rk628->dev, "cdr_mode:%d, dc_gain:%d, rd_offset:%d, edge:%#x\n",
296*4882a593Smuzhiyun 		 cdr_mode, dc_gain, rd_offset, edge);
297*4882a593Smuzhiyun 	for (ch = 0; ch < MAX_CHANNEL; ch++) {
298*4882a593Smuzhiyun 		rk628_combrxphy_select_channel(rk628, ch);
299*4882a593Smuzhiyun 		rk628_i2c_write(rk628, COMBRX_REG(0x6708), edge);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	rk628_combrxphy_set_dc_gain(rk628, dc_gain, dc_gain, dc_gain);
303*4882a593Smuzhiyun 	for (n = rd_offset; n < (rd_offset + MAX_ROUND); n++) {
304*4882a593Smuzhiyun 		/* step4:set sample edge round value n,n=0(n=0~31) */
305*4882a593Smuzhiyun 		rk628_combrxphy_set_sample_edge_round(rk628, n, n, n);
306*4882a593Smuzhiyun 		/* step5:start sample edge */
307*4882a593Smuzhiyun 		rk628_combrxphy_start_sample_edge(rk628);
308*4882a593Smuzhiyun 		/* step6:waiting more than one frame time */
309*4882a593Smuzhiyun 		mdelay(41);
310*4882a593Smuzhiyun 		for (ch = 0; ch < MAX_CHANNEL; ch++) {
311*4882a593Smuzhiyun 			/* step7: get data of round n */
312*4882a593Smuzhiyun 			rk628_combrxphy_select_channel(rk628, ch);
313*4882a593Smuzhiyun 			rk628_combrxphy_get_data_of_round(rk628, data);
314*4882a593Smuzhiyun 			rk628_combrxphy_set_data_of_round(data, data_in);
315*4882a593Smuzhiyun 			/* step8: get the max constant value of round n */
316*4882a593Smuzhiyun 			rk628_combrxphy_max_zero_of_round(rk628, data_in,
317*4882a593Smuzhiyun 				round_max_zero[ch], round_max_value[ch],
318*4882a593Smuzhiyun 				n - rd_offset, ch);
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/*
323*4882a593Smuzhiyun 	 * step9: after finish round, get the max constant value and
324*4882a593Smuzhiyun 	 * corresponding value n.
325*4882a593Smuzhiyun 	 */
326*4882a593Smuzhiyun 	for (ch = 0; ch < MAX_CHANNEL; ch++) {
327*4882a593Smuzhiyun 		ch_round[ch] = rk628_combrxphy_chose_round_for_ch(rk628, round_max_zero[ch],
328*4882a593Smuzhiyun 								  round_max_value[ch], ch);
329*4882a593Smuzhiyun 		ch_round[ch] += rd_offset;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	dev_info(rk628->dev, "last equ gain ch0:%d, ch1:%d, ch2:%d\n",
332*4882a593Smuzhiyun 		 ch_round[0], ch_round[1], ch_round[2]);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* step10: write result to sample edge round value  */
335*4882a593Smuzhiyun 	rk628_combrxphy_set_sample_edge_round(rk628, ch_round[0], ch_round[1], ch_round[2]);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* do step5, step6 again */
338*4882a593Smuzhiyun 	/* step5:start sample edge */
339*4882a593Smuzhiyun 	rk628_combrxphy_start_sample_edge(rk628);
340*4882a593Smuzhiyun 	/* step6:waiting more than one frame time */
341*4882a593Smuzhiyun 	mdelay(41);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
rk628_combrxphy_set_hdmi_mode_for_cable(struct rk628 * rk628,int f)344*4882a593Smuzhiyun static int rk628_combrxphy_set_hdmi_mode_for_cable(struct rk628 *rk628, int f)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	u32 val, val_a, val_b, data_a, data_b;
347*4882a593Smuzhiyun 	u32 i, j, count, ret;
348*4882a593Smuzhiyun 	u32 cdr_mode, cdr_data, pll_man;
349*4882a593Smuzhiyun 	u32 tmds_bitrate_per_lane;
350*4882a593Smuzhiyun 	u32 cdr_data_min, cdr_data_max;
351*4882a593Smuzhiyun 	u32 state, channel_st;
352*4882a593Smuzhiyun 	bool is_yuv420;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/*
355*4882a593Smuzhiyun 	 * use the mode of automatic clock detection, only supports fixed TMDS
356*4882a593Smuzhiyun 	 * frequency.Refer to register 0x6654[21:16]:
357*4882a593Smuzhiyun 	 * 5'd31:Error mode
358*4882a593Smuzhiyun 	 * 5'd30:manual mode detected
359*4882a593Smuzhiyun 	 * 5'd18:rx3p clock = 297MHz
360*4882a593Smuzhiyun 	 * 5'd17:rx3p clock = 162MHz
361*4882a593Smuzhiyun 	 * 5'd16:rx3p clock = 148.5MHz
362*4882a593Smuzhiyun 	 * 5'd15:rx3p clock = 135MHz
363*4882a593Smuzhiyun 	 * 5'd14:rx3p clock = 119MHz
364*4882a593Smuzhiyun 	 * 5'd13:rx3p clock = 108MHz
365*4882a593Smuzhiyun 	 * 5'd12:rx3p clock = 101MHz
366*4882a593Smuzhiyun 	 * 5'd11:rx3p clock = 92.8125MHz
367*4882a593Smuzhiyun 	 * 5'd10:rx3p clock = 88.75MHz
368*4882a593Smuzhiyun 	 * 5'd9:rx3p clock  = 85.5MHz
369*4882a593Smuzhiyun 	 * 5'd8:rx3p clock  = 83.5MHz
370*4882a593Smuzhiyun 	 * 5'd7:rx3p clock  = 74.25MHz
371*4882a593Smuzhiyun 	 * 5'd6:rx3p clock  = 68.25MHz
372*4882a593Smuzhiyun 	 * 5'd5:rx3p clock  = 65MHz
373*4882a593Smuzhiyun 	 * 5'd4:rx3p clock  = 59.4MHz
374*4882a593Smuzhiyun 	 * 5'd3:rx3p clock  = 40MHz
375*4882a593Smuzhiyun 	 * 5'd2:rx3p clock  = 33.75MHz
376*4882a593Smuzhiyun 	 * 5'd1:rx3p clock  = 27MHz
377*4882a593Smuzhiyun 	 * 5'd0:rx3p clock  = 25.17MHz
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	const u32 cdr_mode_to_khz[] = {
381*4882a593Smuzhiyun 		25170,   27000,  33750,  40000,  59400,  65000,  68250,
382*4882a593Smuzhiyun 		74250,   83500,  85500,  88750,  92812, 101000, 108000,
383*4882a593Smuzhiyun 		119000,  135000, 148500, 162000, 297000,
384*4882a593Smuzhiyun 	};
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	for (i = 0; i < CLK_DET_TRY_TIMES; i++) {
387*4882a593Smuzhiyun 		if (rk628_combrxphy_try_clk_detect(rk628) >= 0)
388*4882a593Smuzhiyun 			break;
389*4882a593Smuzhiyun 		mdelay(1);
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6654), &val);
392*4882a593Smuzhiyun 	dev_info(rk628->dev, "clk det over cnt:%d, reg_0x6654:%#x\n", i, val);
393*4882a593Smuzhiyun 	state = (val >> 28) & 0xf;
394*4882a593Smuzhiyun 	if (state == 5) {
395*4882a593Smuzhiyun 		dev_info(rk628->dev, "Clock detection anomaly\n");
396*4882a593Smuzhiyun 	} else if (state == 4) {
397*4882a593Smuzhiyun 		channel_st = (val >> 21) & 0x7f;
398*4882a593Smuzhiyun 		dev_info(rk628->dev, "%s%s%s%s%s%s%s%s level detection anomaly\n",
399*4882a593Smuzhiyun 			 channel_st & 0x40 ? "|clk_p|" : "",
400*4882a593Smuzhiyun 			 channel_st & 0x20 ? "|clk_n|" : "",
401*4882a593Smuzhiyun 			 channel_st & 0x10 ? "|d0_p|" : "",
402*4882a593Smuzhiyun 			 channel_st & 0x08 ? "|d0_n|" : "",
403*4882a593Smuzhiyun 			 channel_st & 0x04 ? "|d1_p|" : "",
404*4882a593Smuzhiyun 			 channel_st & 0x02 ? "|d1_n|" : "",
405*4882a593Smuzhiyun 			 channel_st & 0x01 ? "|d2_p|" : "",
406*4882a593Smuzhiyun 			 channel_st ? "" : "|d2_n|");
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6620), &val);
410*4882a593Smuzhiyun 	if ((i == CLK_DET_TRY_TIMES) ||
411*4882a593Smuzhiyun 	    ((val & 0x7f000000) == 0) ||
412*4882a593Smuzhiyun 	    ((val & 0x007f0000) == 0) ||
413*4882a593Smuzhiyun 	    ((val & 0x00007f00) == 0) ||
414*4882a593Smuzhiyun 	    ((val & 0x0000007f) == 0)) {
415*4882a593Smuzhiyun 		dev_info(rk628->dev, "clock detected failed, cfg resistance manual!\n");
416*4882a593Smuzhiyun 		rk628_i2c_write(rk628, COMBRX_REG(0x6620), 0x66666666);
417*4882a593Smuzhiyun 		rk628_i2c_update_bits(rk628, COMBRX_REG(0x6604), BIT(31), BIT(31));
418*4882a593Smuzhiyun 		mdelay(1);
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* step4: get cdr_mode and cdr_data */
422*4882a593Smuzhiyun 	for (j = 0; j < CLK_STABLE_LOOP_CNT ; j++) {
423*4882a593Smuzhiyun 		cdr_data_min = 0xffffffff;
424*4882a593Smuzhiyun 		cdr_data_max = 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		for (i = 0; i < CLK_DET_TRY_TIMES; i++) {
427*4882a593Smuzhiyun 			rk628_i2c_read(rk628, COMBRX_REG(0x6654), &val);
428*4882a593Smuzhiyun 			cdr_data = val & 0xffff;
429*4882a593Smuzhiyun 			if (cdr_data <= cdr_data_min)
430*4882a593Smuzhiyun 				cdr_data_min = cdr_data;
431*4882a593Smuzhiyun 			if (cdr_data >= cdr_data_max)
432*4882a593Smuzhiyun 				cdr_data_max = cdr_data;
433*4882a593Smuzhiyun 			udelay(50);
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		if (((cdr_data_max - cdr_data_min) <= CLK_STABLE_THRESHOLD) &&
437*4882a593Smuzhiyun 				(cdr_data_min >= 60)) {
438*4882a593Smuzhiyun 			dev_info(rk628->dev, "clock stable!");
439*4882a593Smuzhiyun 			break;
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (j == CLK_STABLE_LOOP_CNT) {
444*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6630), &val_a);
445*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6608), &val_b);
446*4882a593Smuzhiyun 		dev_err(rk628->dev,
447*4882a593Smuzhiyun 			"clk not stable, reg_0x6630:%#x, reg_0x6608:%#x",
448*4882a593Smuzhiyun 			val_a, val_b);
449*4882a593Smuzhiyun 		/* bypass level detection anomaly */
450*4882a593Smuzhiyun 		if (state == 4)
451*4882a593Smuzhiyun 			rk628_i2c_update_bits(rk628, COMBRX_REG(0x6628), BIT(31), BIT(31));
452*4882a593Smuzhiyun 		else
453*4882a593Smuzhiyun 			return -EINVAL;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	rk628_i2c_read(rk628, COMBRX_REG(0x6654), &val);
457*4882a593Smuzhiyun 	if ((val & 0x1f0000) == 0x1f0000) {
458*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6630), &val_a);
459*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x6608), &val_b);
460*4882a593Smuzhiyun 		dev_err(rk628->dev,
461*4882a593Smuzhiyun 			"clock error: 0x1f, reg_0x6630:%#x, reg_0x6608:%#x",
462*4882a593Smuzhiyun 			val_a, val_b);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		return -EINVAL;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	cdr_mode = (val >> 16) & 0x1f;
468*4882a593Smuzhiyun 	cdr_data =  val & 0xffff;
469*4882a593Smuzhiyun 	dev_info(rk628->dev, "cdr_mode:%d, cdr_data:%d\n", cdr_mode, cdr_data);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	f = f & 0x7fffffff;
472*4882a593Smuzhiyun 	is_yuv420 = (f & BIT(30)) ? true : false;
473*4882a593Smuzhiyun 	f = f & 0xffffff;
474*4882a593Smuzhiyun 	dev_info(rk628->dev, "f:%d\n", f);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/*
477*4882a593Smuzhiyun 	 * step5: manually configure PLL
478*4882a593Smuzhiyun 	 * cfg reg 66a8 tmds clock div2 for rgb/yuv444 as default
479*4882a593Smuzhiyun 	 * reg 662c[16:8] pll_pre_div
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	if (f <= 340000) {
482*4882a593Smuzhiyun 		rk628_i2c_write(rk628, COMBRX_REG(0x662c), 0x01000500);
483*4882a593Smuzhiyun 		if (is_yuv420)
484*4882a593Smuzhiyun 			rk628_i2c_write(rk628, COMBRX_REG(0x66a8), 0x0000c000);
485*4882a593Smuzhiyun 		else
486*4882a593Smuzhiyun 			rk628_i2c_write(rk628, COMBRX_REG(0x66a8), 0x0000c600);
487*4882a593Smuzhiyun 	} else {
488*4882a593Smuzhiyun 		rk628_i2c_write(rk628, COMBRX_REG(0x662c), 0x01001400);
489*4882a593Smuzhiyun 		rk628_i2c_write(rk628, COMBRX_REG(0x66a8), 0x0000c600);
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* when tmds bitrate/lane <= 340M, bitrate/lane = pix_clk * 10 */
493*4882a593Smuzhiyun 	tmds_bitrate_per_lane = cdr_mode_to_khz[cdr_mode] * 10;
494*4882a593Smuzhiyun 	if (tmds_bitrate_per_lane < 400000)
495*4882a593Smuzhiyun 		pll_man = 0x7960c;
496*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 600000)
497*4882a593Smuzhiyun 		pll_man = 0x7750c;
498*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 800000)
499*4882a593Smuzhiyun 		pll_man = 0x7964c;
500*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 1000000)
501*4882a593Smuzhiyun 		pll_man = 0x7754c;
502*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 1600000)
503*4882a593Smuzhiyun 		pll_man = 0x7a108;
504*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 2400000)
505*4882a593Smuzhiyun 		pll_man = 0x73588;
506*4882a593Smuzhiyun 	else if (tmds_bitrate_per_lane < 3400000)
507*4882a593Smuzhiyun 		pll_man = 0x7a108;
508*4882a593Smuzhiyun 	else
509*4882a593Smuzhiyun 		pll_man = 0x7f0c8;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	dev_info(rk628->dev, "cdr_mode:%d, pll_man:%#x\n", cdr_mode, pll_man);
512*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x6630), pll_man);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* step6: EQ and SAMPLE cfg */
515*4882a593Smuzhiyun 	rk628_combrxphy_sample_edge_procedure_for_cable(rk628, cdr_mode);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* step7: Deassert fifo reset,enable fifo write and read */
518*4882a593Smuzhiyun 	/* reset rx_infifo */
519*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66a0), 0x00000003);
520*4882a593Smuzhiyun 	/* rx_infofo wr/rd disable */
521*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66b0), 0x00080060);
522*4882a593Smuzhiyun 	/* deassert rx_infifo reset */
523*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66a0), 0x00000083);
524*4882a593Smuzhiyun 	/* enable rx_infofo wr/rd en */
525*4882a593Smuzhiyun 	rk628_i2c_write(rk628, COMBRX_REG(0x66b0), 0x00380060);
526*4882a593Smuzhiyun 	/* cfg 0x2260 high_8b to 0x66ac high_8b, low_8b to 0x66b0 low_8b */
527*4882a593Smuzhiyun 	rk628_i2c_update_bits(rk628, COMBRX_REG(0x66ac),
528*4882a593Smuzhiyun 			      GENMASK(31, 24), UPDATE(0x22, 31, 24));
529*4882a593Smuzhiyun 	mdelay(6);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* step8: check all 3 data channels alignment */
532*4882a593Smuzhiyun 	count = 0;
533*4882a593Smuzhiyun 	for (i = 0; i < CHECK_CNT; i++) {
534*4882a593Smuzhiyun 		mdelay(1);
535*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x66b4), &data_a);
536*4882a593Smuzhiyun 		rk628_i2c_read(rk628, COMBRX_REG(0x66b8), &data_b);
537*4882a593Smuzhiyun 		/* ch0 ch1 ch2 lock */
538*4882a593Smuzhiyun 		if (((data_a & 0x00ff00ff) == 0x00ff00ff) &&
539*4882a593Smuzhiyun 			((data_b & 0xff) == 0xff)) {
540*4882a593Smuzhiyun 			count++;
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (count >= CHECK_CNT) {
545*4882a593Smuzhiyun 		dev_info(rk628->dev, "channel alignment done\n");
546*4882a593Smuzhiyun 		dev_info(rk628->dev, "rx initial done\n");
547*4882a593Smuzhiyun 		ret = 0;
548*4882a593Smuzhiyun 	} else if (count > 0) {
549*4882a593Smuzhiyun 		dev_info(rk628->dev, "link not stable, count:%d of 100\n", count);
550*4882a593Smuzhiyun 		ret = 0;
551*4882a593Smuzhiyun 	} else {
552*4882a593Smuzhiyun 		dev_err(rk628->dev, "channel alignment failed!\n");
553*4882a593Smuzhiyun 		ret = -EINVAL;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return ret;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
rk628_combrxphy_power_on(struct rk628 * rk628,int f)559*4882a593Smuzhiyun int rk628_combrxphy_power_on(struct rk628 *rk628, int f)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	return rk628_combrxphy_set_hdmi_mode_for_cable(rk628, f);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
rk628_combrxphy_power_off(struct rk628 * rk628)564*4882a593Smuzhiyun int rk628_combrxphy_power_off(struct rk628 *rk628)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568