1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * Host side test driver to test endpoint functionality
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Texas Instruments
6*4882a593Smuzhiyun * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/crc32.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/fs.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/miscdevice.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/random.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/uaccess.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/pci_ids.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/pci_regs.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <uapi/linux/pcitest.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRV_MODULE_NAME "pci-endpoint-test"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define IRQ_TYPE_UNDEFINED -1
31*4882a593Smuzhiyun #define IRQ_TYPE_LEGACY 0
32*4882a593Smuzhiyun #define IRQ_TYPE_MSI 1
33*4882a593Smuzhiyun #define IRQ_TYPE_MSIX 2
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_MAGIC 0x0
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_COMMAND 0x4
38*4882a593Smuzhiyun #define COMMAND_RAISE_LEGACY_IRQ BIT(0)
39*4882a593Smuzhiyun #define COMMAND_RAISE_MSI_IRQ BIT(1)
40*4882a593Smuzhiyun #define COMMAND_RAISE_MSIX_IRQ BIT(2)
41*4882a593Smuzhiyun #define COMMAND_READ BIT(3)
42*4882a593Smuzhiyun #define COMMAND_WRITE BIT(4)
43*4882a593Smuzhiyun #define COMMAND_COPY BIT(5)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_STATUS 0x8
46*4882a593Smuzhiyun #define STATUS_READ_SUCCESS BIT(0)
47*4882a593Smuzhiyun #define STATUS_READ_FAIL BIT(1)
48*4882a593Smuzhiyun #define STATUS_WRITE_SUCCESS BIT(2)
49*4882a593Smuzhiyun #define STATUS_WRITE_FAIL BIT(3)
50*4882a593Smuzhiyun #define STATUS_COPY_SUCCESS BIT(4)
51*4882a593Smuzhiyun #define STATUS_COPY_FAIL BIT(5)
52*4882a593Smuzhiyun #define STATUS_IRQ_RAISED BIT(6)
53*4882a593Smuzhiyun #define STATUS_SRC_ADDR_INVALID BIT(7)
54*4882a593Smuzhiyun #define STATUS_DST_ADDR_INVALID BIT(8)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_LOWER_SRC_ADDR 0x0c
57*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_UPPER_SRC_ADDR 0x10
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_LOWER_DST_ADDR 0x14
60*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_UPPER_DST_ADDR 0x18
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_SIZE 0x1c
63*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_CHECKSUM 0x20
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_IRQ_TYPE 0x24
66*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_IRQ_NUMBER 0x28
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define PCI_ENDPOINT_TEST_FLAGS 0x2c
69*4882a593Smuzhiyun #define FLAG_USE_DMA BIT(0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define PCI_DEVICE_ID_TI_J721E 0xb00d
72*4882a593Smuzhiyun #define PCI_DEVICE_ID_TI_AM654 0xb00c
73*4882a593Smuzhiyun #define PCI_DEVICE_ID_LS1088A 0x80c0
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define is_am654_pci_dev(pdev) \
76*4882a593Smuzhiyun ((pdev)->device == PCI_DEVICE_ID_TI_AM654)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define PCI_DEVICE_ID_RENESAS_R8A774A1 0x0028
79*4882a593Smuzhiyun #define PCI_DEVICE_ID_RENESAS_R8A774B1 0x002b
80*4882a593Smuzhiyun #define PCI_DEVICE_ID_RENESAS_R8A774C0 0x002d
81*4882a593Smuzhiyun #define PCI_DEVICE_ID_RENESAS_R8A774E1 0x0025
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static DEFINE_IDA(pci_endpoint_test_ida);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define to_endpoint_test(priv) container_of((priv), struct pci_endpoint_test, \
86*4882a593Smuzhiyun miscdev)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static bool no_msi;
89*4882a593Smuzhiyun module_param(no_msi, bool, 0444);
90*4882a593Smuzhiyun MODULE_PARM_DESC(no_msi, "Disable MSI interrupt in pci_endpoint_test");
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static int irq_type = IRQ_TYPE_MSI;
93*4882a593Smuzhiyun module_param(irq_type, int, 0444);
94*4882a593Smuzhiyun MODULE_PARM_DESC(irq_type, "IRQ mode selection in pci_endpoint_test (0 - Legacy, 1 - MSI, 2 - MSI-X)");
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun enum pci_barno {
97*4882a593Smuzhiyun BAR_0,
98*4882a593Smuzhiyun BAR_1,
99*4882a593Smuzhiyun BAR_2,
100*4882a593Smuzhiyun BAR_3,
101*4882a593Smuzhiyun BAR_4,
102*4882a593Smuzhiyun BAR_5,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct pci_endpoint_test {
106*4882a593Smuzhiyun struct pci_dev *pdev;
107*4882a593Smuzhiyun void __iomem *base;
108*4882a593Smuzhiyun void __iomem *bar[PCI_STD_NUM_BARS];
109*4882a593Smuzhiyun struct completion irq_raised;
110*4882a593Smuzhiyun int last_irq;
111*4882a593Smuzhiyun int num_irqs;
112*4882a593Smuzhiyun int irq_type;
113*4882a593Smuzhiyun /* mutex to protect the ioctls */
114*4882a593Smuzhiyun struct mutex mutex;
115*4882a593Smuzhiyun struct miscdevice miscdev;
116*4882a593Smuzhiyun enum pci_barno test_reg_bar;
117*4882a593Smuzhiyun size_t alignment;
118*4882a593Smuzhiyun const char *name;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct pci_endpoint_test_data {
122*4882a593Smuzhiyun enum pci_barno test_reg_bar;
123*4882a593Smuzhiyun size_t alignment;
124*4882a593Smuzhiyun int irq_type;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
pci_endpoint_test_readl(struct pci_endpoint_test * test,u32 offset)127*4882a593Smuzhiyun static inline u32 pci_endpoint_test_readl(struct pci_endpoint_test *test,
128*4882a593Smuzhiyun u32 offset)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun return readl(test->base + offset);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
pci_endpoint_test_writel(struct pci_endpoint_test * test,u32 offset,u32 value)133*4882a593Smuzhiyun static inline void pci_endpoint_test_writel(struct pci_endpoint_test *test,
134*4882a593Smuzhiyun u32 offset, u32 value)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun writel(value, test->base + offset);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
pci_endpoint_test_bar_readl(struct pci_endpoint_test * test,int bar,int offset)139*4882a593Smuzhiyun static inline u32 pci_endpoint_test_bar_readl(struct pci_endpoint_test *test,
140*4882a593Smuzhiyun int bar, int offset)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return readl(test->bar[bar] + offset);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
pci_endpoint_test_bar_writel(struct pci_endpoint_test * test,int bar,u32 offset,u32 value)145*4882a593Smuzhiyun static inline void pci_endpoint_test_bar_writel(struct pci_endpoint_test *test,
146*4882a593Smuzhiyun int bar, u32 offset, u32 value)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun writel(value, test->bar[bar] + offset);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
pci_endpoint_test_irqhandler(int irq,void * dev_id)151*4882a593Smuzhiyun static irqreturn_t pci_endpoint_test_irqhandler(int irq, void *dev_id)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct pci_endpoint_test *test = dev_id;
154*4882a593Smuzhiyun u32 reg;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
157*4882a593Smuzhiyun if (reg & STATUS_IRQ_RAISED) {
158*4882a593Smuzhiyun test->last_irq = irq;
159*4882a593Smuzhiyun complete(&test->irq_raised);
160*4882a593Smuzhiyun reg &= ~STATUS_IRQ_RAISED;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_STATUS,
163*4882a593Smuzhiyun reg);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return IRQ_HANDLED;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
pci_endpoint_test_free_irq_vectors(struct pci_endpoint_test * test)168*4882a593Smuzhiyun static void pci_endpoint_test_free_irq_vectors(struct pci_endpoint_test *test)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
173*4882a593Smuzhiyun test->irq_type = IRQ_TYPE_UNDEFINED;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
pci_endpoint_test_alloc_irq_vectors(struct pci_endpoint_test * test,int type)176*4882a593Smuzhiyun static bool pci_endpoint_test_alloc_irq_vectors(struct pci_endpoint_test *test,
177*4882a593Smuzhiyun int type)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun int irq = -1;
180*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
181*4882a593Smuzhiyun struct device *dev = &pdev->dev;
182*4882a593Smuzhiyun bool res = true;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun switch (type) {
185*4882a593Smuzhiyun case IRQ_TYPE_LEGACY:
186*4882a593Smuzhiyun irq = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_LEGACY);
187*4882a593Smuzhiyun if (irq < 0)
188*4882a593Smuzhiyun dev_err(dev, "Failed to get Legacy interrupt\n");
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case IRQ_TYPE_MSI:
191*4882a593Smuzhiyun irq = pci_alloc_irq_vectors(pdev, 1, 32, PCI_IRQ_MSI);
192*4882a593Smuzhiyun if (irq < 0)
193*4882a593Smuzhiyun dev_err(dev, "Failed to get MSI interrupts\n");
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun case IRQ_TYPE_MSIX:
196*4882a593Smuzhiyun irq = pci_alloc_irq_vectors(pdev, 1, 2048, PCI_IRQ_MSIX);
197*4882a593Smuzhiyun if (irq < 0)
198*4882a593Smuzhiyun dev_err(dev, "Failed to get MSI-X interrupts\n");
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ type selected\n");
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (irq < 0) {
205*4882a593Smuzhiyun irq = 0;
206*4882a593Smuzhiyun res = false;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun test->irq_type = type;
210*4882a593Smuzhiyun test->num_irqs = irq;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return res;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
pci_endpoint_test_release_irq(struct pci_endpoint_test * test)215*4882a593Smuzhiyun static void pci_endpoint_test_release_irq(struct pci_endpoint_test *test)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int i;
218*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
219*4882a593Smuzhiyun struct device *dev = &pdev->dev;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = 0; i < test->num_irqs; i++)
222*4882a593Smuzhiyun devm_free_irq(dev, pci_irq_vector(pdev, i), test);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun test->num_irqs = 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
pci_endpoint_test_request_irq(struct pci_endpoint_test * test)227*4882a593Smuzhiyun static bool pci_endpoint_test_request_irq(struct pci_endpoint_test *test)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun int i;
230*4882a593Smuzhiyun int err;
231*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
232*4882a593Smuzhiyun struct device *dev = &pdev->dev;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun for (i = 0; i < test->num_irqs; i++) {
235*4882a593Smuzhiyun err = devm_request_irq(dev, pci_irq_vector(pdev, i),
236*4882a593Smuzhiyun pci_endpoint_test_irqhandler,
237*4882a593Smuzhiyun IRQF_SHARED, test->name, test);
238*4882a593Smuzhiyun if (err)
239*4882a593Smuzhiyun goto fail;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return true;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun fail:
245*4882a593Smuzhiyun switch (irq_type) {
246*4882a593Smuzhiyun case IRQ_TYPE_LEGACY:
247*4882a593Smuzhiyun dev_err(dev, "Failed to request IRQ %d for Legacy\n",
248*4882a593Smuzhiyun pci_irq_vector(pdev, i));
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case IRQ_TYPE_MSI:
251*4882a593Smuzhiyun dev_err(dev, "Failed to request IRQ %d for MSI %d\n",
252*4882a593Smuzhiyun pci_irq_vector(pdev, i),
253*4882a593Smuzhiyun i + 1);
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun case IRQ_TYPE_MSIX:
256*4882a593Smuzhiyun dev_err(dev, "Failed to request IRQ %d for MSI-X %d\n",
257*4882a593Smuzhiyun pci_irq_vector(pdev, i),
258*4882a593Smuzhiyun i + 1);
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return false;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
pci_endpoint_test_bar(struct pci_endpoint_test * test,enum pci_barno barno)265*4882a593Smuzhiyun static bool pci_endpoint_test_bar(struct pci_endpoint_test *test,
266*4882a593Smuzhiyun enum pci_barno barno)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun int j;
269*4882a593Smuzhiyun u32 val;
270*4882a593Smuzhiyun int size;
271*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (!test->bar[barno])
274*4882a593Smuzhiyun return false;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun size = pci_resource_len(pdev, barno);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (barno == test->test_reg_bar)
279*4882a593Smuzhiyun size = 0x4;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun for (j = 0; j < size; j += 4)
282*4882a593Smuzhiyun pci_endpoint_test_bar_writel(test, barno, j, 0xA0A0A0A0);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun for (j = 0; j < size; j += 4) {
285*4882a593Smuzhiyun val = pci_endpoint_test_bar_readl(test, barno, j);
286*4882a593Smuzhiyun if (val != 0xA0A0A0A0)
287*4882a593Smuzhiyun return false;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return true;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
pci_endpoint_test_legacy_irq(struct pci_endpoint_test * test)293*4882a593Smuzhiyun static bool pci_endpoint_test_legacy_irq(struct pci_endpoint_test *test)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun u32 val;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
298*4882a593Smuzhiyun IRQ_TYPE_LEGACY);
299*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 0);
300*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
301*4882a593Smuzhiyun COMMAND_RAISE_LEGACY_IRQ);
302*4882a593Smuzhiyun val = wait_for_completion_timeout(&test->irq_raised,
303*4882a593Smuzhiyun msecs_to_jiffies(1000));
304*4882a593Smuzhiyun if (!val)
305*4882a593Smuzhiyun return false;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return true;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
pci_endpoint_test_msi_irq(struct pci_endpoint_test * test,u16 msi_num,bool msix)310*4882a593Smuzhiyun static bool pci_endpoint_test_msi_irq(struct pci_endpoint_test *test,
311*4882a593Smuzhiyun u16 msi_num, bool msix)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun u32 val;
314*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
317*4882a593Smuzhiyun msix == false ? IRQ_TYPE_MSI :
318*4882a593Smuzhiyun IRQ_TYPE_MSIX);
319*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, msi_num);
320*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
321*4882a593Smuzhiyun msix == false ? COMMAND_RAISE_MSI_IRQ :
322*4882a593Smuzhiyun COMMAND_RAISE_MSIX_IRQ);
323*4882a593Smuzhiyun val = wait_for_completion_timeout(&test->irq_raised,
324*4882a593Smuzhiyun msecs_to_jiffies(1000));
325*4882a593Smuzhiyun if (!val)
326*4882a593Smuzhiyun return false;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (pci_irq_vector(pdev, msi_num - 1) == test->last_irq)
329*4882a593Smuzhiyun return true;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return false;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
pci_endpoint_test_validate_xfer_params(struct device * dev,struct pci_endpoint_test_xfer_param * param,size_t alignment)334*4882a593Smuzhiyun static int pci_endpoint_test_validate_xfer_params(struct device *dev,
335*4882a593Smuzhiyun struct pci_endpoint_test_xfer_param *param, size_t alignment)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun if (!param->size) {
338*4882a593Smuzhiyun dev_dbg(dev, "Data size is zero\n");
339*4882a593Smuzhiyun return -EINVAL;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (param->size > SIZE_MAX - alignment) {
343*4882a593Smuzhiyun dev_dbg(dev, "Maximum transfer data size exceeded\n");
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
pci_endpoint_test_copy(struct pci_endpoint_test * test,unsigned long arg)350*4882a593Smuzhiyun static bool pci_endpoint_test_copy(struct pci_endpoint_test *test,
351*4882a593Smuzhiyun unsigned long arg)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct pci_endpoint_test_xfer_param param;
354*4882a593Smuzhiyun bool ret = false;
355*4882a593Smuzhiyun void *src_addr;
356*4882a593Smuzhiyun void *dst_addr;
357*4882a593Smuzhiyun u32 flags = 0;
358*4882a593Smuzhiyun bool use_dma;
359*4882a593Smuzhiyun size_t size;
360*4882a593Smuzhiyun dma_addr_t src_phys_addr;
361*4882a593Smuzhiyun dma_addr_t dst_phys_addr;
362*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
363*4882a593Smuzhiyun struct device *dev = &pdev->dev;
364*4882a593Smuzhiyun void *orig_src_addr;
365*4882a593Smuzhiyun dma_addr_t orig_src_phys_addr;
366*4882a593Smuzhiyun void *orig_dst_addr;
367*4882a593Smuzhiyun dma_addr_t orig_dst_phys_addr;
368*4882a593Smuzhiyun size_t offset;
369*4882a593Smuzhiyun size_t alignment = test->alignment;
370*4882a593Smuzhiyun int irq_type = test->irq_type;
371*4882a593Smuzhiyun u32 src_crc32;
372*4882a593Smuzhiyun u32 dst_crc32;
373*4882a593Smuzhiyun int err;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
376*4882a593Smuzhiyun if (err) {
377*4882a593Smuzhiyun dev_err(dev, "Failed to get transfer param\n");
378*4882a593Smuzhiyun return false;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
382*4882a593Smuzhiyun if (err)
383*4882a593Smuzhiyun return false;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun size = param.size;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
388*4882a593Smuzhiyun if (use_dma)
389*4882a593Smuzhiyun flags |= FLAG_USE_DMA;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
392*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ type option\n");
393*4882a593Smuzhiyun goto err;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun orig_src_addr = kzalloc(size + alignment, GFP_KERNEL);
397*4882a593Smuzhiyun if (!orig_src_addr) {
398*4882a593Smuzhiyun dev_err(dev, "Failed to allocate source buffer\n");
399*4882a593Smuzhiyun ret = false;
400*4882a593Smuzhiyun goto err;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun get_random_bytes(orig_src_addr, size + alignment);
404*4882a593Smuzhiyun orig_src_phys_addr = dma_map_single(dev, orig_src_addr,
405*4882a593Smuzhiyun size + alignment, DMA_TO_DEVICE);
406*4882a593Smuzhiyun if (dma_mapping_error(dev, orig_src_phys_addr)) {
407*4882a593Smuzhiyun dev_err(dev, "failed to map source buffer address\n");
408*4882a593Smuzhiyun ret = false;
409*4882a593Smuzhiyun goto err_src_phys_addr;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (alignment && !IS_ALIGNED(orig_src_phys_addr, alignment)) {
413*4882a593Smuzhiyun src_phys_addr = PTR_ALIGN(orig_src_phys_addr, alignment);
414*4882a593Smuzhiyun offset = src_phys_addr - orig_src_phys_addr;
415*4882a593Smuzhiyun src_addr = orig_src_addr + offset;
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun src_phys_addr = orig_src_phys_addr;
418*4882a593Smuzhiyun src_addr = orig_src_addr;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
422*4882a593Smuzhiyun lower_32_bits(src_phys_addr));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
425*4882a593Smuzhiyun upper_32_bits(src_phys_addr));
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun src_crc32 = crc32_le(~0, src_addr, size);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun orig_dst_addr = kzalloc(size + alignment, GFP_KERNEL);
430*4882a593Smuzhiyun if (!orig_dst_addr) {
431*4882a593Smuzhiyun dev_err(dev, "Failed to allocate destination address\n");
432*4882a593Smuzhiyun ret = false;
433*4882a593Smuzhiyun goto err_dst_addr;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun orig_dst_phys_addr = dma_map_single(dev, orig_dst_addr,
437*4882a593Smuzhiyun size + alignment, DMA_FROM_DEVICE);
438*4882a593Smuzhiyun if (dma_mapping_error(dev, orig_dst_phys_addr)) {
439*4882a593Smuzhiyun dev_err(dev, "failed to map destination buffer address\n");
440*4882a593Smuzhiyun ret = false;
441*4882a593Smuzhiyun goto err_dst_phys_addr;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (alignment && !IS_ALIGNED(orig_dst_phys_addr, alignment)) {
445*4882a593Smuzhiyun dst_phys_addr = PTR_ALIGN(orig_dst_phys_addr, alignment);
446*4882a593Smuzhiyun offset = dst_phys_addr - orig_dst_phys_addr;
447*4882a593Smuzhiyun dst_addr = orig_dst_addr + offset;
448*4882a593Smuzhiyun } else {
449*4882a593Smuzhiyun dst_phys_addr = orig_dst_phys_addr;
450*4882a593Smuzhiyun dst_addr = orig_dst_addr;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
454*4882a593Smuzhiyun lower_32_bits(dst_phys_addr));
455*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
456*4882a593Smuzhiyun upper_32_bits(dst_phys_addr));
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE,
459*4882a593Smuzhiyun size);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
462*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
463*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
464*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
465*4882a593Smuzhiyun COMMAND_COPY);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun wait_for_completion(&test->irq_raised);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun dma_unmap_single(dev, orig_dst_phys_addr, size + alignment,
470*4882a593Smuzhiyun DMA_FROM_DEVICE);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun dst_crc32 = crc32_le(~0, dst_addr, size);
473*4882a593Smuzhiyun if (dst_crc32 == src_crc32)
474*4882a593Smuzhiyun ret = true;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun err_dst_phys_addr:
477*4882a593Smuzhiyun kfree(orig_dst_addr);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun err_dst_addr:
480*4882a593Smuzhiyun dma_unmap_single(dev, orig_src_phys_addr, size + alignment,
481*4882a593Smuzhiyun DMA_TO_DEVICE);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun err_src_phys_addr:
484*4882a593Smuzhiyun kfree(orig_src_addr);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun err:
487*4882a593Smuzhiyun return ret;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
pci_endpoint_test_write(struct pci_endpoint_test * test,unsigned long arg)490*4882a593Smuzhiyun static bool pci_endpoint_test_write(struct pci_endpoint_test *test,
491*4882a593Smuzhiyun unsigned long arg)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct pci_endpoint_test_xfer_param param;
494*4882a593Smuzhiyun bool ret = false;
495*4882a593Smuzhiyun u32 flags = 0;
496*4882a593Smuzhiyun bool use_dma;
497*4882a593Smuzhiyun u32 reg;
498*4882a593Smuzhiyun void *addr;
499*4882a593Smuzhiyun dma_addr_t phys_addr;
500*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
501*4882a593Smuzhiyun struct device *dev = &pdev->dev;
502*4882a593Smuzhiyun void *orig_addr;
503*4882a593Smuzhiyun dma_addr_t orig_phys_addr;
504*4882a593Smuzhiyun size_t offset;
505*4882a593Smuzhiyun size_t alignment = test->alignment;
506*4882a593Smuzhiyun int irq_type = test->irq_type;
507*4882a593Smuzhiyun size_t size;
508*4882a593Smuzhiyun u32 crc32;
509*4882a593Smuzhiyun int err;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
512*4882a593Smuzhiyun if (err != 0) {
513*4882a593Smuzhiyun dev_err(dev, "Failed to get transfer param\n");
514*4882a593Smuzhiyun return false;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
518*4882a593Smuzhiyun if (err)
519*4882a593Smuzhiyun return false;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun size = param.size;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
524*4882a593Smuzhiyun if (use_dma)
525*4882a593Smuzhiyun flags |= FLAG_USE_DMA;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
528*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ type option\n");
529*4882a593Smuzhiyun goto err;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun orig_addr = kzalloc(size + alignment, GFP_KERNEL);
533*4882a593Smuzhiyun if (!orig_addr) {
534*4882a593Smuzhiyun dev_err(dev, "Failed to allocate address\n");
535*4882a593Smuzhiyun ret = false;
536*4882a593Smuzhiyun goto err;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun get_random_bytes(orig_addr, size + alignment);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
542*4882a593Smuzhiyun DMA_TO_DEVICE);
543*4882a593Smuzhiyun if (dma_mapping_error(dev, orig_phys_addr)) {
544*4882a593Smuzhiyun dev_err(dev, "failed to map source buffer address\n");
545*4882a593Smuzhiyun ret = false;
546*4882a593Smuzhiyun goto err_phys_addr;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
550*4882a593Smuzhiyun phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
551*4882a593Smuzhiyun offset = phys_addr - orig_phys_addr;
552*4882a593Smuzhiyun addr = orig_addr + offset;
553*4882a593Smuzhiyun } else {
554*4882a593Smuzhiyun phys_addr = orig_phys_addr;
555*4882a593Smuzhiyun addr = orig_addr;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun crc32 = crc32_le(~0, addr, size);
559*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_CHECKSUM,
560*4882a593Smuzhiyun crc32);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
563*4882a593Smuzhiyun lower_32_bits(phys_addr));
564*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
565*4882a593Smuzhiyun upper_32_bits(phys_addr));
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
570*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
571*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
572*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
573*4882a593Smuzhiyun COMMAND_READ);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun wait_for_completion(&test->irq_raised);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
578*4882a593Smuzhiyun if (reg & STATUS_READ_SUCCESS)
579*4882a593Smuzhiyun ret = true;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun dma_unmap_single(dev, orig_phys_addr, size + alignment,
582*4882a593Smuzhiyun DMA_TO_DEVICE);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun err_phys_addr:
585*4882a593Smuzhiyun kfree(orig_addr);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun err:
588*4882a593Smuzhiyun return ret;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
pci_endpoint_test_read(struct pci_endpoint_test * test,unsigned long arg)591*4882a593Smuzhiyun static bool pci_endpoint_test_read(struct pci_endpoint_test *test,
592*4882a593Smuzhiyun unsigned long arg)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct pci_endpoint_test_xfer_param param;
595*4882a593Smuzhiyun bool ret = false;
596*4882a593Smuzhiyun u32 flags = 0;
597*4882a593Smuzhiyun bool use_dma;
598*4882a593Smuzhiyun size_t size;
599*4882a593Smuzhiyun void *addr;
600*4882a593Smuzhiyun dma_addr_t phys_addr;
601*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
602*4882a593Smuzhiyun struct device *dev = &pdev->dev;
603*4882a593Smuzhiyun void *orig_addr;
604*4882a593Smuzhiyun dma_addr_t orig_phys_addr;
605*4882a593Smuzhiyun size_t offset;
606*4882a593Smuzhiyun size_t alignment = test->alignment;
607*4882a593Smuzhiyun int irq_type = test->irq_type;
608*4882a593Smuzhiyun u32 crc32;
609*4882a593Smuzhiyun int err;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
612*4882a593Smuzhiyun if (err) {
613*4882a593Smuzhiyun dev_err(dev, "Failed to get transfer param\n");
614*4882a593Smuzhiyun return false;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
618*4882a593Smuzhiyun if (err)
619*4882a593Smuzhiyun return false;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun size = param.size;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
624*4882a593Smuzhiyun if (use_dma)
625*4882a593Smuzhiyun flags |= FLAG_USE_DMA;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
628*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ type option\n");
629*4882a593Smuzhiyun goto err;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun orig_addr = kzalloc(size + alignment, GFP_KERNEL);
633*4882a593Smuzhiyun if (!orig_addr) {
634*4882a593Smuzhiyun dev_err(dev, "Failed to allocate destination address\n");
635*4882a593Smuzhiyun ret = false;
636*4882a593Smuzhiyun goto err;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
640*4882a593Smuzhiyun DMA_FROM_DEVICE);
641*4882a593Smuzhiyun if (dma_mapping_error(dev, orig_phys_addr)) {
642*4882a593Smuzhiyun dev_err(dev, "failed to map source buffer address\n");
643*4882a593Smuzhiyun ret = false;
644*4882a593Smuzhiyun goto err_phys_addr;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
648*4882a593Smuzhiyun phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
649*4882a593Smuzhiyun offset = phys_addr - orig_phys_addr;
650*4882a593Smuzhiyun addr = orig_addr + offset;
651*4882a593Smuzhiyun } else {
652*4882a593Smuzhiyun phys_addr = orig_phys_addr;
653*4882a593Smuzhiyun addr = orig_addr;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
657*4882a593Smuzhiyun lower_32_bits(phys_addr));
658*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
659*4882a593Smuzhiyun upper_32_bits(phys_addr));
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
664*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
665*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
666*4882a593Smuzhiyun pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
667*4882a593Smuzhiyun COMMAND_WRITE);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun wait_for_completion(&test->irq_raised);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun dma_unmap_single(dev, orig_phys_addr, size + alignment,
672*4882a593Smuzhiyun DMA_FROM_DEVICE);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun crc32 = crc32_le(~0, addr, size);
675*4882a593Smuzhiyun if (crc32 == pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_CHECKSUM))
676*4882a593Smuzhiyun ret = true;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun err_phys_addr:
679*4882a593Smuzhiyun kfree(orig_addr);
680*4882a593Smuzhiyun err:
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
pci_endpoint_test_clear_irq(struct pci_endpoint_test * test)684*4882a593Smuzhiyun static bool pci_endpoint_test_clear_irq(struct pci_endpoint_test *test)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun pci_endpoint_test_release_irq(test);
687*4882a593Smuzhiyun pci_endpoint_test_free_irq_vectors(test);
688*4882a593Smuzhiyun return true;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
pci_endpoint_test_set_irq(struct pci_endpoint_test * test,int req_irq_type)691*4882a593Smuzhiyun static bool pci_endpoint_test_set_irq(struct pci_endpoint_test *test,
692*4882a593Smuzhiyun int req_irq_type)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
695*4882a593Smuzhiyun struct device *dev = &pdev->dev;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (req_irq_type < IRQ_TYPE_LEGACY || req_irq_type > IRQ_TYPE_MSIX) {
698*4882a593Smuzhiyun dev_err(dev, "Invalid IRQ type option\n");
699*4882a593Smuzhiyun return false;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (test->irq_type == req_irq_type)
703*4882a593Smuzhiyun return true;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun pci_endpoint_test_release_irq(test);
706*4882a593Smuzhiyun pci_endpoint_test_free_irq_vectors(test);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (!pci_endpoint_test_alloc_irq_vectors(test, req_irq_type))
709*4882a593Smuzhiyun goto err;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (!pci_endpoint_test_request_irq(test))
712*4882a593Smuzhiyun goto err;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return true;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun err:
717*4882a593Smuzhiyun pci_endpoint_test_free_irq_vectors(test);
718*4882a593Smuzhiyun return false;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
pci_endpoint_test_ioctl(struct file * file,unsigned int cmd,unsigned long arg)721*4882a593Smuzhiyun static long pci_endpoint_test_ioctl(struct file *file, unsigned int cmd,
722*4882a593Smuzhiyun unsigned long arg)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun int ret = -EINVAL;
725*4882a593Smuzhiyun enum pci_barno bar;
726*4882a593Smuzhiyun struct pci_endpoint_test *test = to_endpoint_test(file->private_data);
727*4882a593Smuzhiyun struct pci_dev *pdev = test->pdev;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun mutex_lock(&test->mutex);
730*4882a593Smuzhiyun switch (cmd) {
731*4882a593Smuzhiyun case PCITEST_BAR:
732*4882a593Smuzhiyun bar = arg;
733*4882a593Smuzhiyun if (bar < 0 || bar > 5)
734*4882a593Smuzhiyun goto ret;
735*4882a593Smuzhiyun if (is_am654_pci_dev(pdev) && bar == BAR_0)
736*4882a593Smuzhiyun goto ret;
737*4882a593Smuzhiyun ret = pci_endpoint_test_bar(test, bar);
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun case PCITEST_LEGACY_IRQ:
740*4882a593Smuzhiyun ret = pci_endpoint_test_legacy_irq(test);
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun case PCITEST_MSI:
743*4882a593Smuzhiyun case PCITEST_MSIX:
744*4882a593Smuzhiyun ret = pci_endpoint_test_msi_irq(test, arg, cmd == PCITEST_MSIX);
745*4882a593Smuzhiyun break;
746*4882a593Smuzhiyun case PCITEST_WRITE:
747*4882a593Smuzhiyun ret = pci_endpoint_test_write(test, arg);
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun case PCITEST_READ:
750*4882a593Smuzhiyun ret = pci_endpoint_test_read(test, arg);
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case PCITEST_COPY:
753*4882a593Smuzhiyun ret = pci_endpoint_test_copy(test, arg);
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun case PCITEST_SET_IRQTYPE:
756*4882a593Smuzhiyun ret = pci_endpoint_test_set_irq(test, arg);
757*4882a593Smuzhiyun break;
758*4882a593Smuzhiyun case PCITEST_GET_IRQTYPE:
759*4882a593Smuzhiyun ret = irq_type;
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun case PCITEST_CLEAR_IRQ:
762*4882a593Smuzhiyun ret = pci_endpoint_test_clear_irq(test);
763*4882a593Smuzhiyun break;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret:
767*4882a593Smuzhiyun mutex_unlock(&test->mutex);
768*4882a593Smuzhiyun return ret;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun static const struct file_operations pci_endpoint_test_fops = {
772*4882a593Smuzhiyun .owner = THIS_MODULE,
773*4882a593Smuzhiyun .unlocked_ioctl = pci_endpoint_test_ioctl,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
pci_endpoint_test_probe(struct pci_dev * pdev,const struct pci_device_id * ent)776*4882a593Smuzhiyun static int pci_endpoint_test_probe(struct pci_dev *pdev,
777*4882a593Smuzhiyun const struct pci_device_id *ent)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun int err;
780*4882a593Smuzhiyun int id;
781*4882a593Smuzhiyun char name[24];
782*4882a593Smuzhiyun enum pci_barno bar;
783*4882a593Smuzhiyun void __iomem *base;
784*4882a593Smuzhiyun struct device *dev = &pdev->dev;
785*4882a593Smuzhiyun struct pci_endpoint_test *test;
786*4882a593Smuzhiyun struct pci_endpoint_test_data *data;
787*4882a593Smuzhiyun enum pci_barno test_reg_bar = BAR_0;
788*4882a593Smuzhiyun struct miscdevice *misc_device;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (pci_is_bridge(pdev))
791*4882a593Smuzhiyun return -ENODEV;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun test = devm_kzalloc(dev, sizeof(*test), GFP_KERNEL);
794*4882a593Smuzhiyun if (!test)
795*4882a593Smuzhiyun return -ENOMEM;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun test->test_reg_bar = 0;
798*4882a593Smuzhiyun test->alignment = 0;
799*4882a593Smuzhiyun test->pdev = pdev;
800*4882a593Smuzhiyun test->irq_type = IRQ_TYPE_UNDEFINED;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (no_msi)
803*4882a593Smuzhiyun irq_type = IRQ_TYPE_LEGACY;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun data = (struct pci_endpoint_test_data *)ent->driver_data;
806*4882a593Smuzhiyun if (data) {
807*4882a593Smuzhiyun test_reg_bar = data->test_reg_bar;
808*4882a593Smuzhiyun test->test_reg_bar = test_reg_bar;
809*4882a593Smuzhiyun test->alignment = data->alignment;
810*4882a593Smuzhiyun irq_type = data->irq_type;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun init_completion(&test->irq_raised);
814*4882a593Smuzhiyun mutex_init(&test->mutex);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if ((dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48)) != 0) &&
817*4882a593Smuzhiyun dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
818*4882a593Smuzhiyun dev_err(dev, "Cannot set DMA mask\n");
819*4882a593Smuzhiyun return -EINVAL;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun err = pci_enable_device(pdev);
823*4882a593Smuzhiyun if (err) {
824*4882a593Smuzhiyun dev_err(dev, "Cannot enable PCI device\n");
825*4882a593Smuzhiyun return err;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_MODULE_NAME);
829*4882a593Smuzhiyun if (err) {
830*4882a593Smuzhiyun dev_err(dev, "Cannot obtain PCI resources\n");
831*4882a593Smuzhiyun goto err_disable_pdev;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun pci_set_master(pdev);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (!pci_endpoint_test_alloc_irq_vectors(test, irq_type)) {
837*4882a593Smuzhiyun err = -EINVAL;
838*4882a593Smuzhiyun goto err_disable_irq;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
842*4882a593Smuzhiyun if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
843*4882a593Smuzhiyun base = pci_ioremap_bar(pdev, bar);
844*4882a593Smuzhiyun if (!base) {
845*4882a593Smuzhiyun dev_err(dev, "Failed to read BAR%d\n", bar);
846*4882a593Smuzhiyun WARN_ON(bar == test_reg_bar);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun test->bar[bar] = base;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun test->base = test->bar[test_reg_bar];
853*4882a593Smuzhiyun if (!test->base) {
854*4882a593Smuzhiyun err = -ENOMEM;
855*4882a593Smuzhiyun dev_err(dev, "Cannot perform PCI test without BAR%d\n",
856*4882a593Smuzhiyun test_reg_bar);
857*4882a593Smuzhiyun goto err_iounmap;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun pci_set_drvdata(pdev, test);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun id = ida_simple_get(&pci_endpoint_test_ida, 0, 0, GFP_KERNEL);
863*4882a593Smuzhiyun if (id < 0) {
864*4882a593Smuzhiyun err = id;
865*4882a593Smuzhiyun dev_err(dev, "Unable to get id\n");
866*4882a593Smuzhiyun goto err_iounmap;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun snprintf(name, sizeof(name), DRV_MODULE_NAME ".%d", id);
870*4882a593Smuzhiyun test->name = kstrdup(name, GFP_KERNEL);
871*4882a593Smuzhiyun if (!test->name) {
872*4882a593Smuzhiyun err = -ENOMEM;
873*4882a593Smuzhiyun goto err_ida_remove;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (!pci_endpoint_test_request_irq(test)) {
877*4882a593Smuzhiyun err = -EINVAL;
878*4882a593Smuzhiyun goto err_kfree_test_name;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun misc_device = &test->miscdev;
882*4882a593Smuzhiyun misc_device->minor = MISC_DYNAMIC_MINOR;
883*4882a593Smuzhiyun misc_device->name = kstrdup(name, GFP_KERNEL);
884*4882a593Smuzhiyun if (!misc_device->name) {
885*4882a593Smuzhiyun err = -ENOMEM;
886*4882a593Smuzhiyun goto err_release_irq;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun misc_device->fops = &pci_endpoint_test_fops,
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun err = misc_register(misc_device);
891*4882a593Smuzhiyun if (err) {
892*4882a593Smuzhiyun dev_err(dev, "Failed to register device\n");
893*4882a593Smuzhiyun goto err_kfree_name;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return 0;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun err_kfree_name:
899*4882a593Smuzhiyun kfree(misc_device->name);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun err_release_irq:
902*4882a593Smuzhiyun pci_endpoint_test_release_irq(test);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun err_kfree_test_name:
905*4882a593Smuzhiyun kfree(test->name);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun err_ida_remove:
908*4882a593Smuzhiyun ida_simple_remove(&pci_endpoint_test_ida, id);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun err_iounmap:
911*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
912*4882a593Smuzhiyun if (test->bar[bar])
913*4882a593Smuzhiyun pci_iounmap(pdev, test->bar[bar]);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun err_disable_irq:
917*4882a593Smuzhiyun pci_endpoint_test_free_irq_vectors(test);
918*4882a593Smuzhiyun pci_release_regions(pdev);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun err_disable_pdev:
921*4882a593Smuzhiyun pci_disable_device(pdev);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return err;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
pci_endpoint_test_remove(struct pci_dev * pdev)926*4882a593Smuzhiyun static void pci_endpoint_test_remove(struct pci_dev *pdev)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun int id;
929*4882a593Smuzhiyun enum pci_barno bar;
930*4882a593Smuzhiyun struct pci_endpoint_test *test = pci_get_drvdata(pdev);
931*4882a593Smuzhiyun struct miscdevice *misc_device = &test->miscdev;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (sscanf(misc_device->name, DRV_MODULE_NAME ".%d", &id) != 1)
934*4882a593Smuzhiyun return;
935*4882a593Smuzhiyun if (id < 0)
936*4882a593Smuzhiyun return;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun misc_deregister(&test->miscdev);
939*4882a593Smuzhiyun kfree(misc_device->name);
940*4882a593Smuzhiyun kfree(test->name);
941*4882a593Smuzhiyun ida_simple_remove(&pci_endpoint_test_ida, id);
942*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
943*4882a593Smuzhiyun if (test->bar[bar])
944*4882a593Smuzhiyun pci_iounmap(pdev, test->bar[bar]);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun pci_endpoint_test_release_irq(test);
948*4882a593Smuzhiyun pci_endpoint_test_free_irq_vectors(test);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun pci_release_regions(pdev);
951*4882a593Smuzhiyun pci_disable_device(pdev);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun static const struct pci_endpoint_test_data default_data = {
955*4882a593Smuzhiyun .test_reg_bar = BAR_0,
956*4882a593Smuzhiyun .alignment = SZ_4K,
957*4882a593Smuzhiyun .irq_type = IRQ_TYPE_MSI,
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun static const struct pci_endpoint_test_data am654_data = {
961*4882a593Smuzhiyun .test_reg_bar = BAR_2,
962*4882a593Smuzhiyun .alignment = SZ_64K,
963*4882a593Smuzhiyun .irq_type = IRQ_TYPE_MSI,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const struct pci_endpoint_test_data j721e_data = {
967*4882a593Smuzhiyun .alignment = 256,
968*4882a593Smuzhiyun .irq_type = IRQ_TYPE_MSI,
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static const struct pci_device_id pci_endpoint_test_tbl[] = {
972*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA74x),
973*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&default_data,
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA72x),
976*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&default_data,
977*4882a593Smuzhiyun },
978*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, 0x81c0),
979*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&default_data,
980*4882a593Smuzhiyun },
981*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, PCI_DEVICE_ID_LS1088A),
982*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&default_data,
983*4882a593Smuzhiyun },
984*4882a593Smuzhiyun { PCI_DEVICE_DATA(SYNOPSYS, EDDA, NULL) },
985*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_AM654),
986*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&am654_data
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774A1),},
989*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774B1),},
990*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774C0),},
991*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774E1),},
992*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_J721E),
993*4882a593Smuzhiyun .driver_data = (kernel_ulong_t)&j721e_data,
994*4882a593Smuzhiyun },
995*4882a593Smuzhiyun { }
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci_endpoint_test_tbl);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun static struct pci_driver pci_endpoint_test_driver = {
1000*4882a593Smuzhiyun .name = DRV_MODULE_NAME,
1001*4882a593Smuzhiyun .id_table = pci_endpoint_test_tbl,
1002*4882a593Smuzhiyun .probe = pci_endpoint_test_probe,
1003*4882a593Smuzhiyun .remove = pci_endpoint_test_remove,
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun module_pci_driver(pci_endpoint_test_driver);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI ENDPOINT TEST HOST DRIVER");
1008*4882a593Smuzhiyun MODULE_AUTHOR("Kishon Vijay Abraham I <kishon@ti.com>");
1009*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1010