1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun // Copyright 2017 IBM Corp.
3*4882a593Smuzhiyun #include <linux/pci.h>
4*4882a593Smuzhiyun #include <asm/pnv-ocxl.h>
5*4882a593Smuzhiyun #include <misc/ocxl-config.h>
6*4882a593Smuzhiyun #include "ocxl_internal.h"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define EXTRACT_BIT(val, bit) (!!(val & BIT(bit)))
9*4882a593Smuzhiyun #define EXTRACT_BITS(val, s, e) ((val & GENMASK(e, s)) >> s)
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define OCXL_DVSEC_AFU_IDX_MASK GENMASK(5, 0)
12*4882a593Smuzhiyun #define OCXL_DVSEC_ACTAG_MASK GENMASK(11, 0)
13*4882a593Smuzhiyun #define OCXL_DVSEC_PASID_MASK GENMASK(19, 0)
14*4882a593Smuzhiyun #define OCXL_DVSEC_PASID_LOG_MASK GENMASK(4, 0)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_VERSION 0x0
17*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_NAME 0x4
18*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_AFU_VERSION 0x1C
19*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_MMIO_GLOBAL 0x20
20*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_MMIO_GLOBAL_SZ 0x28
21*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_MMIO_PP 0x30
22*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_MMIO_PP_SZ 0x38
23*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_ALL_MEM_SZ 0x3C
24*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_LPC_MEM_START 0x40
25*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_WWID 0x48
26*4882a593Smuzhiyun #define OCXL_DVSEC_TEMPL_LPC_MEM_SZ 0x58
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define OCXL_MAX_AFU_PER_FUNCTION 64
29*4882a593Smuzhiyun #define OCXL_TEMPL_LEN_1_0 0x58
30*4882a593Smuzhiyun #define OCXL_TEMPL_LEN_1_1 0x60
31*4882a593Smuzhiyun #define OCXL_TEMPL_NAME_LEN 24
32*4882a593Smuzhiyun #define OCXL_CFG_TIMEOUT 3
33*4882a593Smuzhiyun
find_dvsec(struct pci_dev * dev,int dvsec_id)34*4882a593Smuzhiyun static int find_dvsec(struct pci_dev *dev, int dvsec_id)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun int vsec = 0;
37*4882a593Smuzhiyun u16 vendor, id;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun while ((vsec = pci_find_next_ext_capability(dev, vsec,
40*4882a593Smuzhiyun OCXL_EXT_CAP_ID_DVSEC))) {
41*4882a593Smuzhiyun pci_read_config_word(dev, vsec + OCXL_DVSEC_VENDOR_OFFSET,
42*4882a593Smuzhiyun &vendor);
43*4882a593Smuzhiyun pci_read_config_word(dev, vsec + OCXL_DVSEC_ID_OFFSET, &id);
44*4882a593Smuzhiyun if (vendor == PCI_VENDOR_ID_IBM && id == dvsec_id)
45*4882a593Smuzhiyun return vsec;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun return 0;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
find_dvsec_afu_ctrl(struct pci_dev * dev,u8 afu_idx)50*4882a593Smuzhiyun static int find_dvsec_afu_ctrl(struct pci_dev *dev, u8 afu_idx)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun int vsec = 0;
53*4882a593Smuzhiyun u16 vendor, id;
54*4882a593Smuzhiyun u8 idx;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun while ((vsec = pci_find_next_ext_capability(dev, vsec,
57*4882a593Smuzhiyun OCXL_EXT_CAP_ID_DVSEC))) {
58*4882a593Smuzhiyun pci_read_config_word(dev, vsec + OCXL_DVSEC_VENDOR_OFFSET,
59*4882a593Smuzhiyun &vendor);
60*4882a593Smuzhiyun pci_read_config_word(dev, vsec + OCXL_DVSEC_ID_OFFSET, &id);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (vendor == PCI_VENDOR_ID_IBM &&
63*4882a593Smuzhiyun id == OCXL_DVSEC_AFU_CTRL_ID) {
64*4882a593Smuzhiyun pci_read_config_byte(dev,
65*4882a593Smuzhiyun vsec + OCXL_DVSEC_AFU_CTRL_AFU_IDX,
66*4882a593Smuzhiyun &idx);
67*4882a593Smuzhiyun if (idx == afu_idx)
68*4882a593Smuzhiyun return vsec;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /**
75*4882a593Smuzhiyun * get_function_0() - Find a related PCI device (function 0)
76*4882a593Smuzhiyun * @device: PCI device to match
77*4882a593Smuzhiyun *
78*4882a593Smuzhiyun * Returns a pointer to the related device, or null if not found
79*4882a593Smuzhiyun */
get_function_0(struct pci_dev * dev)80*4882a593Smuzhiyun static struct pci_dev *get_function_0(struct pci_dev *dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun unsigned int devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus),
85*4882a593Smuzhiyun dev->bus->number, devfn);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
read_pasid(struct pci_dev * dev,struct ocxl_fn_config * fn)88*4882a593Smuzhiyun static void read_pasid(struct pci_dev *dev, struct ocxl_fn_config *fn)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u16 val;
91*4882a593Smuzhiyun int pos;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_PASID);
94*4882a593Smuzhiyun if (!pos) {
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * PASID capability is not mandatory, but there
97*4882a593Smuzhiyun * shouldn't be any AFU
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun dev_dbg(&dev->dev, "Function doesn't require any PASID\n");
100*4882a593Smuzhiyun fn->max_pasid_log = -1;
101*4882a593Smuzhiyun goto out;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun pci_read_config_word(dev, pos + PCI_PASID_CAP, &val);
104*4882a593Smuzhiyun fn->max_pasid_log = EXTRACT_BITS(val, 8, 12);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun out:
107*4882a593Smuzhiyun dev_dbg(&dev->dev, "PASID capability:\n");
108*4882a593Smuzhiyun dev_dbg(&dev->dev, " Max PASID log = %d\n", fn->max_pasid_log);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
read_dvsec_tl(struct pci_dev * dev,struct ocxl_fn_config * fn)111*4882a593Smuzhiyun static int read_dvsec_tl(struct pci_dev *dev, struct ocxl_fn_config *fn)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int pos;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun pos = find_dvsec(dev, OCXL_DVSEC_TL_ID);
116*4882a593Smuzhiyun if (!pos && PCI_FUNC(dev->devfn) == 0) {
117*4882a593Smuzhiyun dev_err(&dev->dev, "Can't find TL DVSEC\n");
118*4882a593Smuzhiyun return -ENODEV;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun if (pos && PCI_FUNC(dev->devfn) != 0) {
121*4882a593Smuzhiyun dev_err(&dev->dev, "TL DVSEC is only allowed on function 0\n");
122*4882a593Smuzhiyun return -ENODEV;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun fn->dvsec_tl_pos = pos;
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
read_dvsec_function(struct pci_dev * dev,struct ocxl_fn_config * fn)128*4882a593Smuzhiyun static int read_dvsec_function(struct pci_dev *dev, struct ocxl_fn_config *fn)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int pos, afu_present;
131*4882a593Smuzhiyun u32 val;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun pos = find_dvsec(dev, OCXL_DVSEC_FUNC_ID);
134*4882a593Smuzhiyun if (!pos) {
135*4882a593Smuzhiyun dev_err(&dev->dev, "Can't find function DVSEC\n");
136*4882a593Smuzhiyun return -ENODEV;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun fn->dvsec_function_pos = pos;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_FUNC_OFF_INDEX, &val);
141*4882a593Smuzhiyun afu_present = EXTRACT_BIT(val, 31);
142*4882a593Smuzhiyun if (!afu_present) {
143*4882a593Smuzhiyun fn->max_afu_index = -1;
144*4882a593Smuzhiyun dev_dbg(&dev->dev, "Function doesn't define any AFU\n");
145*4882a593Smuzhiyun goto out;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun fn->max_afu_index = EXTRACT_BITS(val, 24, 29);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun out:
150*4882a593Smuzhiyun dev_dbg(&dev->dev, "Function DVSEC:\n");
151*4882a593Smuzhiyun dev_dbg(&dev->dev, " Max AFU index = %d\n", fn->max_afu_index);
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
read_dvsec_afu_info(struct pci_dev * dev,struct ocxl_fn_config * fn)155*4882a593Smuzhiyun static int read_dvsec_afu_info(struct pci_dev *dev, struct ocxl_fn_config *fn)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun int pos;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (fn->max_afu_index < 0) {
160*4882a593Smuzhiyun fn->dvsec_afu_info_pos = -1;
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun pos = find_dvsec(dev, OCXL_DVSEC_AFU_INFO_ID);
165*4882a593Smuzhiyun if (!pos) {
166*4882a593Smuzhiyun dev_err(&dev->dev, "Can't find AFU information DVSEC\n");
167*4882a593Smuzhiyun return -ENODEV;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun fn->dvsec_afu_info_pos = pos;
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
read_dvsec_vendor(struct pci_dev * dev)173*4882a593Smuzhiyun static int read_dvsec_vendor(struct pci_dev *dev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun int pos;
176*4882a593Smuzhiyun u32 cfg, tlx, dlx, reset_reload;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * vendor specific DVSEC, for IBM images only. Some older
180*4882a593Smuzhiyun * images may not have it
181*4882a593Smuzhiyun *
182*4882a593Smuzhiyun * It's only used on function 0 to specify the version of some
183*4882a593Smuzhiyun * logic blocks and to give access to special registers to
184*4882a593Smuzhiyun * enable host-based flashing.
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun if (PCI_FUNC(dev->devfn) != 0)
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun pos = find_dvsec(dev, OCXL_DVSEC_VENDOR_ID);
190*4882a593Smuzhiyun if (!pos)
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_VENDOR_CFG_VERS, &cfg);
194*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_VENDOR_TLX_VERS, &tlx);
195*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_VENDOR_DLX_VERS, &dlx);
196*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_VENDOR_RESET_RELOAD,
197*4882a593Smuzhiyun &reset_reload);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun dev_dbg(&dev->dev, "Vendor specific DVSEC:\n");
200*4882a593Smuzhiyun dev_dbg(&dev->dev, " CFG version = 0x%x\n", cfg);
201*4882a593Smuzhiyun dev_dbg(&dev->dev, " TLX version = 0x%x\n", tlx);
202*4882a593Smuzhiyun dev_dbg(&dev->dev, " DLX version = 0x%x\n", dlx);
203*4882a593Smuzhiyun dev_dbg(&dev->dev, " ResetReload = 0x%x\n", reset_reload);
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
get_dvsec_vendor0(struct pci_dev * dev,struct pci_dev ** dev0,int * out_pos)207*4882a593Smuzhiyun static int get_dvsec_vendor0(struct pci_dev *dev, struct pci_dev **dev0,
208*4882a593Smuzhiyun int *out_pos)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun int pos;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (PCI_FUNC(dev->devfn) != 0) {
213*4882a593Smuzhiyun dev = get_function_0(dev);
214*4882a593Smuzhiyun if (!dev)
215*4882a593Smuzhiyun return -1;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun pos = find_dvsec(dev, OCXL_DVSEC_VENDOR_ID);
218*4882a593Smuzhiyun if (!pos)
219*4882a593Smuzhiyun return -1;
220*4882a593Smuzhiyun *dev0 = dev;
221*4882a593Smuzhiyun *out_pos = pos;
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
ocxl_config_get_reset_reload(struct pci_dev * dev,int * val)225*4882a593Smuzhiyun int ocxl_config_get_reset_reload(struct pci_dev *dev, int *val)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct pci_dev *dev0;
228*4882a593Smuzhiyun u32 reset_reload;
229*4882a593Smuzhiyun int pos;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (get_dvsec_vendor0(dev, &dev0, &pos))
232*4882a593Smuzhiyun return -1;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pci_read_config_dword(dev0, pos + OCXL_DVSEC_VENDOR_RESET_RELOAD,
235*4882a593Smuzhiyun &reset_reload);
236*4882a593Smuzhiyun *val = !!(reset_reload & BIT(0));
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
ocxl_config_set_reset_reload(struct pci_dev * dev,int val)240*4882a593Smuzhiyun int ocxl_config_set_reset_reload(struct pci_dev *dev, int val)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct pci_dev *dev0;
243*4882a593Smuzhiyun u32 reset_reload;
244*4882a593Smuzhiyun int pos;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (get_dvsec_vendor0(dev, &dev0, &pos))
247*4882a593Smuzhiyun return -1;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun pci_read_config_dword(dev0, pos + OCXL_DVSEC_VENDOR_RESET_RELOAD,
250*4882a593Smuzhiyun &reset_reload);
251*4882a593Smuzhiyun if (val)
252*4882a593Smuzhiyun reset_reload |= BIT(0);
253*4882a593Smuzhiyun else
254*4882a593Smuzhiyun reset_reload &= ~BIT(0);
255*4882a593Smuzhiyun pci_write_config_dword(dev0, pos + OCXL_DVSEC_VENDOR_RESET_RELOAD,
256*4882a593Smuzhiyun reset_reload);
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
validate_function(struct pci_dev * dev,struct ocxl_fn_config * fn)260*4882a593Smuzhiyun static int validate_function(struct pci_dev *dev, struct ocxl_fn_config *fn)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun if (fn->max_pasid_log == -1 && fn->max_afu_index >= 0) {
263*4882a593Smuzhiyun dev_err(&dev->dev,
264*4882a593Smuzhiyun "AFUs are defined but no PASIDs are requested\n");
265*4882a593Smuzhiyun return -EINVAL;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (fn->max_afu_index > OCXL_MAX_AFU_PER_FUNCTION) {
269*4882a593Smuzhiyun dev_err(&dev->dev,
270*4882a593Smuzhiyun "Max AFU index out of architectural limit (%d vs %d)\n",
271*4882a593Smuzhiyun fn->max_afu_index, OCXL_MAX_AFU_PER_FUNCTION);
272*4882a593Smuzhiyun return -EINVAL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
ocxl_config_read_function(struct pci_dev * dev,struct ocxl_fn_config * fn)277*4882a593Smuzhiyun int ocxl_config_read_function(struct pci_dev *dev, struct ocxl_fn_config *fn)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun int rc;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun read_pasid(dev, fn);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun rc = read_dvsec_tl(dev, fn);
284*4882a593Smuzhiyun if (rc) {
285*4882a593Smuzhiyun dev_err(&dev->dev,
286*4882a593Smuzhiyun "Invalid Transaction Layer DVSEC configuration: %d\n",
287*4882a593Smuzhiyun rc);
288*4882a593Smuzhiyun return -ENODEV;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun rc = read_dvsec_function(dev, fn);
292*4882a593Smuzhiyun if (rc) {
293*4882a593Smuzhiyun dev_err(&dev->dev,
294*4882a593Smuzhiyun "Invalid Function DVSEC configuration: %d\n", rc);
295*4882a593Smuzhiyun return -ENODEV;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun rc = read_dvsec_afu_info(dev, fn);
299*4882a593Smuzhiyun if (rc) {
300*4882a593Smuzhiyun dev_err(&dev->dev, "Invalid AFU configuration: %d\n", rc);
301*4882a593Smuzhiyun return -ENODEV;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun rc = read_dvsec_vendor(dev);
305*4882a593Smuzhiyun if (rc) {
306*4882a593Smuzhiyun dev_err(&dev->dev,
307*4882a593Smuzhiyun "Invalid vendor specific DVSEC configuration: %d\n",
308*4882a593Smuzhiyun rc);
309*4882a593Smuzhiyun return -ENODEV;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun rc = validate_function(dev, fn);
313*4882a593Smuzhiyun return rc;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_read_function);
316*4882a593Smuzhiyun
read_afu_info(struct pci_dev * dev,struct ocxl_fn_config * fn,int offset,u32 * data)317*4882a593Smuzhiyun static int read_afu_info(struct pci_dev *dev, struct ocxl_fn_config *fn,
318*4882a593Smuzhiyun int offset, u32 *data)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun u32 val;
321*4882a593Smuzhiyun unsigned long timeout = jiffies + (HZ * OCXL_CFG_TIMEOUT);
322*4882a593Smuzhiyun int pos = fn->dvsec_afu_info_pos;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Protect 'data valid' bit */
325*4882a593Smuzhiyun if (EXTRACT_BIT(offset, 31)) {
326*4882a593Smuzhiyun dev_err(&dev->dev, "Invalid offset in AFU info DVSEC\n");
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun pci_write_config_dword(dev, pos + OCXL_DVSEC_AFU_INFO_OFF, offset);
331*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_AFU_INFO_OFF, &val);
332*4882a593Smuzhiyun while (!EXTRACT_BIT(val, 31)) {
333*4882a593Smuzhiyun if (time_after_eq(jiffies, timeout)) {
334*4882a593Smuzhiyun dev_err(&dev->dev,
335*4882a593Smuzhiyun "Timeout while reading AFU info DVSEC (offset=%d)\n",
336*4882a593Smuzhiyun offset);
337*4882a593Smuzhiyun return -EBUSY;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun cpu_relax();
340*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_AFU_INFO_OFF, &val);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_AFU_INFO_DATA, data);
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /**
347*4882a593Smuzhiyun * read_template_version() - Read the template version from the AFU
348*4882a593Smuzhiyun * @dev: the device for the AFU
349*4882a593Smuzhiyun * @fn: the AFU offsets
350*4882a593Smuzhiyun * @len: outputs the template length
351*4882a593Smuzhiyun * @version: outputs the major<<8,minor version
352*4882a593Smuzhiyun *
353*4882a593Smuzhiyun * Returns 0 on success, negative on failure
354*4882a593Smuzhiyun */
read_template_version(struct pci_dev * dev,struct ocxl_fn_config * fn,u16 * len,u16 * version)355*4882a593Smuzhiyun static int read_template_version(struct pci_dev *dev, struct ocxl_fn_config *fn,
356*4882a593Smuzhiyun u16 *len, u16 *version)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun u32 val32;
359*4882a593Smuzhiyun u8 major, minor;
360*4882a593Smuzhiyun int rc;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_VERSION, &val32);
363*4882a593Smuzhiyun if (rc)
364*4882a593Smuzhiyun return rc;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun *len = EXTRACT_BITS(val32, 16, 31);
367*4882a593Smuzhiyun major = EXTRACT_BITS(val32, 8, 15);
368*4882a593Smuzhiyun minor = EXTRACT_BITS(val32, 0, 7);
369*4882a593Smuzhiyun *version = (major << 8) + minor;
370*4882a593Smuzhiyun return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
ocxl_config_check_afu_index(struct pci_dev * dev,struct ocxl_fn_config * fn,int afu_idx)373*4882a593Smuzhiyun int ocxl_config_check_afu_index(struct pci_dev *dev,
374*4882a593Smuzhiyun struct ocxl_fn_config *fn, int afu_idx)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun int rc;
377*4882a593Smuzhiyun u16 templ_version;
378*4882a593Smuzhiyun u16 len, expected_len;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun pci_write_config_byte(dev,
381*4882a593Smuzhiyun fn->dvsec_afu_info_pos + OCXL_DVSEC_AFU_INFO_AFU_IDX,
382*4882a593Smuzhiyun afu_idx);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun rc = read_template_version(dev, fn, &len, &templ_version);
385*4882a593Smuzhiyun if (rc)
386*4882a593Smuzhiyun return rc;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* AFU index map can have holes, in which case we read all 0's */
389*4882a593Smuzhiyun if (!templ_version && !len)
390*4882a593Smuzhiyun return 0;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun dev_dbg(&dev->dev, "AFU descriptor template version %d.%d\n",
393*4882a593Smuzhiyun templ_version >> 8, templ_version & 0xFF);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun switch (templ_version) {
396*4882a593Smuzhiyun case 0x0005: // v0.5 was used prior to the spec approval
397*4882a593Smuzhiyun case 0x0100:
398*4882a593Smuzhiyun expected_len = OCXL_TEMPL_LEN_1_0;
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun case 0x0101:
401*4882a593Smuzhiyun expected_len = OCXL_TEMPL_LEN_1_1;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun default:
404*4882a593Smuzhiyun dev_warn(&dev->dev, "Unknown AFU template version %#x\n",
405*4882a593Smuzhiyun templ_version);
406*4882a593Smuzhiyun expected_len = len;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun if (len != expected_len)
409*4882a593Smuzhiyun dev_warn(&dev->dev,
410*4882a593Smuzhiyun "Unexpected template length %#x in AFU information, expected %#x for version %#x\n",
411*4882a593Smuzhiyun len, expected_len, templ_version);
412*4882a593Smuzhiyun return 1;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
read_afu_name(struct pci_dev * dev,struct ocxl_fn_config * fn,struct ocxl_afu_config * afu)415*4882a593Smuzhiyun static int read_afu_name(struct pci_dev *dev, struct ocxl_fn_config *fn,
416*4882a593Smuzhiyun struct ocxl_afu_config *afu)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun int i, rc;
419*4882a593Smuzhiyun u32 val, *ptr;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun BUILD_BUG_ON(OCXL_AFU_NAME_SZ < OCXL_TEMPL_NAME_LEN);
422*4882a593Smuzhiyun for (i = 0; i < OCXL_TEMPL_NAME_LEN; i += 4) {
423*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_NAME + i, &val);
424*4882a593Smuzhiyun if (rc)
425*4882a593Smuzhiyun return rc;
426*4882a593Smuzhiyun ptr = (u32 *) &afu->name[i];
427*4882a593Smuzhiyun *ptr = le32_to_cpu((__force __le32) val);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun afu->name[OCXL_AFU_NAME_SZ - 1] = '\0'; /* play safe */
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
read_afu_mmio(struct pci_dev * dev,struct ocxl_fn_config * fn,struct ocxl_afu_config * afu)433*4882a593Smuzhiyun static int read_afu_mmio(struct pci_dev *dev, struct ocxl_fn_config *fn,
434*4882a593Smuzhiyun struct ocxl_afu_config *afu)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun int rc;
437*4882a593Smuzhiyun u32 val;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Global MMIO
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_GLOBAL, &val);
443*4882a593Smuzhiyun if (rc)
444*4882a593Smuzhiyun return rc;
445*4882a593Smuzhiyun afu->global_mmio_bar = EXTRACT_BITS(val, 0, 2);
446*4882a593Smuzhiyun afu->global_mmio_offset = EXTRACT_BITS(val, 16, 31) << 16;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_GLOBAL + 4, &val);
449*4882a593Smuzhiyun if (rc)
450*4882a593Smuzhiyun return rc;
451*4882a593Smuzhiyun afu->global_mmio_offset += (u64) val << 32;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_GLOBAL_SZ, &val);
454*4882a593Smuzhiyun if (rc)
455*4882a593Smuzhiyun return rc;
456*4882a593Smuzhiyun afu->global_mmio_size = val;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun * Per-process MMIO
460*4882a593Smuzhiyun */
461*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_PP, &val);
462*4882a593Smuzhiyun if (rc)
463*4882a593Smuzhiyun return rc;
464*4882a593Smuzhiyun afu->pp_mmio_bar = EXTRACT_BITS(val, 0, 2);
465*4882a593Smuzhiyun afu->pp_mmio_offset = EXTRACT_BITS(val, 16, 31) << 16;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_PP + 4, &val);
468*4882a593Smuzhiyun if (rc)
469*4882a593Smuzhiyun return rc;
470*4882a593Smuzhiyun afu->pp_mmio_offset += (u64) val << 32;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_MMIO_PP_SZ, &val);
473*4882a593Smuzhiyun if (rc)
474*4882a593Smuzhiyun return rc;
475*4882a593Smuzhiyun afu->pp_mmio_stride = val;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
read_afu_control(struct pci_dev * dev,struct ocxl_afu_config * afu)480*4882a593Smuzhiyun static int read_afu_control(struct pci_dev *dev, struct ocxl_afu_config *afu)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun int pos;
483*4882a593Smuzhiyun u8 val8;
484*4882a593Smuzhiyun u16 val16;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun pos = find_dvsec_afu_ctrl(dev, afu->idx);
487*4882a593Smuzhiyun if (!pos) {
488*4882a593Smuzhiyun dev_err(&dev->dev, "Can't find AFU control DVSEC for AFU %d\n",
489*4882a593Smuzhiyun afu->idx);
490*4882a593Smuzhiyun return -ENODEV;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun afu->dvsec_afu_control_pos = pos;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun pci_read_config_byte(dev, pos + OCXL_DVSEC_AFU_CTRL_PASID_SUP, &val8);
495*4882a593Smuzhiyun afu->pasid_supported_log = EXTRACT_BITS(val8, 0, 4);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun pci_read_config_word(dev, pos + OCXL_DVSEC_AFU_CTRL_ACTAG_SUP, &val16);
498*4882a593Smuzhiyun afu->actag_supported = EXTRACT_BITS(val16, 0, 11);
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
char_allowed(int c)502*4882a593Smuzhiyun static bool char_allowed(int c)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun * Permitted Characters : Alphanumeric, hyphen, underscore, comma
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun if ((c >= 0x30 && c <= 0x39) /* digits */ ||
508*4882a593Smuzhiyun (c >= 0x41 && c <= 0x5A) /* upper case */ ||
509*4882a593Smuzhiyun (c >= 0x61 && c <= 0x7A) /* lower case */ ||
510*4882a593Smuzhiyun c == 0 /* NULL */ ||
511*4882a593Smuzhiyun c == 0x2D /* - */ ||
512*4882a593Smuzhiyun c == 0x5F /* _ */ ||
513*4882a593Smuzhiyun c == 0x2C /* , */)
514*4882a593Smuzhiyun return true;
515*4882a593Smuzhiyun return false;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
validate_afu(struct pci_dev * dev,struct ocxl_afu_config * afu)518*4882a593Smuzhiyun static int validate_afu(struct pci_dev *dev, struct ocxl_afu_config *afu)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun int i;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (!afu->name[0]) {
523*4882a593Smuzhiyun dev_err(&dev->dev, "Empty AFU name\n");
524*4882a593Smuzhiyun return -EINVAL;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun for (i = 0; i < OCXL_TEMPL_NAME_LEN; i++) {
527*4882a593Smuzhiyun if (!char_allowed(afu->name[i])) {
528*4882a593Smuzhiyun dev_err(&dev->dev,
529*4882a593Smuzhiyun "Invalid character in AFU name\n");
530*4882a593Smuzhiyun return -EINVAL;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (afu->global_mmio_bar != 0 &&
535*4882a593Smuzhiyun afu->global_mmio_bar != 2 &&
536*4882a593Smuzhiyun afu->global_mmio_bar != 4) {
537*4882a593Smuzhiyun dev_err(&dev->dev, "Invalid global MMIO bar number\n");
538*4882a593Smuzhiyun return -EINVAL;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun if (afu->pp_mmio_bar != 0 &&
541*4882a593Smuzhiyun afu->pp_mmio_bar != 2 &&
542*4882a593Smuzhiyun afu->pp_mmio_bar != 4) {
543*4882a593Smuzhiyun dev_err(&dev->dev, "Invalid per-process MMIO bar number\n");
544*4882a593Smuzhiyun return -EINVAL;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /**
550*4882a593Smuzhiyun * read_afu_lpc_memory_info() - Populate AFU metadata regarding LPC memory
551*4882a593Smuzhiyun * @dev: the device for the AFU
552*4882a593Smuzhiyun * @fn: the AFU offsets
553*4882a593Smuzhiyun * @afu: the AFU struct to populate the LPC metadata into
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun * Returns 0 on success, negative on failure
556*4882a593Smuzhiyun */
read_afu_lpc_memory_info(struct pci_dev * dev,struct ocxl_fn_config * fn,struct ocxl_afu_config * afu)557*4882a593Smuzhiyun static int read_afu_lpc_memory_info(struct pci_dev *dev,
558*4882a593Smuzhiyun struct ocxl_fn_config *fn,
559*4882a593Smuzhiyun struct ocxl_afu_config *afu)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun int rc;
562*4882a593Smuzhiyun u32 val32;
563*4882a593Smuzhiyun u16 templ_version;
564*4882a593Smuzhiyun u16 templ_len;
565*4882a593Smuzhiyun u64 total_mem_size = 0;
566*4882a593Smuzhiyun u64 lpc_mem_size = 0;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun afu->lpc_mem_offset = 0;
569*4882a593Smuzhiyun afu->lpc_mem_size = 0;
570*4882a593Smuzhiyun afu->special_purpose_mem_offset = 0;
571*4882a593Smuzhiyun afu->special_purpose_mem_size = 0;
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * For AFUs following template v1.0, the LPC memory covers the
574*4882a593Smuzhiyun * total memory. Its size is a power of 2.
575*4882a593Smuzhiyun *
576*4882a593Smuzhiyun * For AFUs with template >= v1.01, the total memory size is
577*4882a593Smuzhiyun * still a power of 2, but it is split in 2 parts:
578*4882a593Smuzhiyun * - the LPC memory, whose size can now be anything
579*4882a593Smuzhiyun * - the remainder memory is a special purpose memory, whose
580*4882a593Smuzhiyun * definition is AFU-dependent. It is not accessible through
581*4882a593Smuzhiyun * the usual commands for LPC memory
582*4882a593Smuzhiyun */
583*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_ALL_MEM_SZ, &val32);
584*4882a593Smuzhiyun if (rc)
585*4882a593Smuzhiyun return rc;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun val32 = EXTRACT_BITS(val32, 0, 7);
588*4882a593Smuzhiyun if (!val32)
589*4882a593Smuzhiyun return 0; /* No LPC memory */
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * The configuration space spec allows for a memory size of up
593*4882a593Smuzhiyun * to 2^255 bytes.
594*4882a593Smuzhiyun *
595*4882a593Smuzhiyun * Current generation hardware uses 56-bit physical addresses,
596*4882a593Smuzhiyun * but we won't be able to get near close to that, as we won't
597*4882a593Smuzhiyun * have a hole big enough in the memory map. Let it pass in
598*4882a593Smuzhiyun * the driver for now. We'll get an error from the firmware
599*4882a593Smuzhiyun * when trying to configure something too big.
600*4882a593Smuzhiyun */
601*4882a593Smuzhiyun total_mem_size = 1ull << val32;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_LPC_MEM_START, &val32);
604*4882a593Smuzhiyun if (rc)
605*4882a593Smuzhiyun return rc;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun afu->lpc_mem_offset = val32;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_LPC_MEM_START + 4, &val32);
610*4882a593Smuzhiyun if (rc)
611*4882a593Smuzhiyun return rc;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun afu->lpc_mem_offset |= (u64) val32 << 32;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun rc = read_template_version(dev, fn, &templ_len, &templ_version);
616*4882a593Smuzhiyun if (rc)
617*4882a593Smuzhiyun return rc;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (templ_version >= 0x0101) {
620*4882a593Smuzhiyun rc = read_afu_info(dev, fn,
621*4882a593Smuzhiyun OCXL_DVSEC_TEMPL_LPC_MEM_SZ, &val32);
622*4882a593Smuzhiyun if (rc)
623*4882a593Smuzhiyun return rc;
624*4882a593Smuzhiyun lpc_mem_size = val32;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun rc = read_afu_info(dev, fn,
627*4882a593Smuzhiyun OCXL_DVSEC_TEMPL_LPC_MEM_SZ + 4, &val32);
628*4882a593Smuzhiyun if (rc)
629*4882a593Smuzhiyun return rc;
630*4882a593Smuzhiyun lpc_mem_size |= (u64) val32 << 32;
631*4882a593Smuzhiyun } else {
632*4882a593Smuzhiyun lpc_mem_size = total_mem_size;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun afu->lpc_mem_size = lpc_mem_size;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (lpc_mem_size < total_mem_size) {
637*4882a593Smuzhiyun afu->special_purpose_mem_offset =
638*4882a593Smuzhiyun afu->lpc_mem_offset + lpc_mem_size;
639*4882a593Smuzhiyun afu->special_purpose_mem_size =
640*4882a593Smuzhiyun total_mem_size - lpc_mem_size;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
ocxl_config_read_afu(struct pci_dev * dev,struct ocxl_fn_config * fn,struct ocxl_afu_config * afu,u8 afu_idx)645*4882a593Smuzhiyun int ocxl_config_read_afu(struct pci_dev *dev, struct ocxl_fn_config *fn,
646*4882a593Smuzhiyun struct ocxl_afu_config *afu, u8 afu_idx)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun int rc;
649*4882a593Smuzhiyun u32 val32;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun * First, we need to write the AFU idx for the AFU we want to
653*4882a593Smuzhiyun * access.
654*4882a593Smuzhiyun */
655*4882a593Smuzhiyun WARN_ON((afu_idx & OCXL_DVSEC_AFU_IDX_MASK) != afu_idx);
656*4882a593Smuzhiyun afu->idx = afu_idx;
657*4882a593Smuzhiyun pci_write_config_byte(dev,
658*4882a593Smuzhiyun fn->dvsec_afu_info_pos + OCXL_DVSEC_AFU_INFO_AFU_IDX,
659*4882a593Smuzhiyun afu->idx);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun rc = read_afu_name(dev, fn, afu);
662*4882a593Smuzhiyun if (rc)
663*4882a593Smuzhiyun return rc;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun rc = read_afu_info(dev, fn, OCXL_DVSEC_TEMPL_AFU_VERSION, &val32);
666*4882a593Smuzhiyun if (rc)
667*4882a593Smuzhiyun return rc;
668*4882a593Smuzhiyun afu->version_major = EXTRACT_BITS(val32, 24, 31);
669*4882a593Smuzhiyun afu->version_minor = EXTRACT_BITS(val32, 16, 23);
670*4882a593Smuzhiyun afu->afuc_type = EXTRACT_BITS(val32, 14, 15);
671*4882a593Smuzhiyun afu->afum_type = EXTRACT_BITS(val32, 12, 13);
672*4882a593Smuzhiyun afu->profile = EXTRACT_BITS(val32, 0, 7);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun rc = read_afu_mmio(dev, fn, afu);
675*4882a593Smuzhiyun if (rc)
676*4882a593Smuzhiyun return rc;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun rc = read_afu_lpc_memory_info(dev, fn, afu);
679*4882a593Smuzhiyun if (rc)
680*4882a593Smuzhiyun return rc;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun rc = read_afu_control(dev, afu);
683*4882a593Smuzhiyun if (rc)
684*4882a593Smuzhiyun return rc;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun dev_dbg(&dev->dev, "AFU configuration:\n");
687*4882a593Smuzhiyun dev_dbg(&dev->dev, " name = %s\n", afu->name);
688*4882a593Smuzhiyun dev_dbg(&dev->dev, " version = %d.%d\n", afu->version_major,
689*4882a593Smuzhiyun afu->version_minor);
690*4882a593Smuzhiyun dev_dbg(&dev->dev, " global mmio bar = %hhu\n", afu->global_mmio_bar);
691*4882a593Smuzhiyun dev_dbg(&dev->dev, " global mmio offset = %#llx\n",
692*4882a593Smuzhiyun afu->global_mmio_offset);
693*4882a593Smuzhiyun dev_dbg(&dev->dev, " global mmio size = %#x\n", afu->global_mmio_size);
694*4882a593Smuzhiyun dev_dbg(&dev->dev, " pp mmio bar = %hhu\n", afu->pp_mmio_bar);
695*4882a593Smuzhiyun dev_dbg(&dev->dev, " pp mmio offset = %#llx\n", afu->pp_mmio_offset);
696*4882a593Smuzhiyun dev_dbg(&dev->dev, " pp mmio stride = %#x\n", afu->pp_mmio_stride);
697*4882a593Smuzhiyun dev_dbg(&dev->dev, " lpc_mem offset = %#llx\n", afu->lpc_mem_offset);
698*4882a593Smuzhiyun dev_dbg(&dev->dev, " lpc_mem size = %#llx\n", afu->lpc_mem_size);
699*4882a593Smuzhiyun dev_dbg(&dev->dev, " special purpose mem offset = %#llx\n",
700*4882a593Smuzhiyun afu->special_purpose_mem_offset);
701*4882a593Smuzhiyun dev_dbg(&dev->dev, " special purpose mem size = %#llx\n",
702*4882a593Smuzhiyun afu->special_purpose_mem_size);
703*4882a593Smuzhiyun dev_dbg(&dev->dev, " pasid supported (log) = %u\n",
704*4882a593Smuzhiyun afu->pasid_supported_log);
705*4882a593Smuzhiyun dev_dbg(&dev->dev, " actag supported = %u\n",
706*4882a593Smuzhiyun afu->actag_supported);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun rc = validate_afu(dev, afu);
709*4882a593Smuzhiyun return rc;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_read_afu);
712*4882a593Smuzhiyun
ocxl_config_get_actag_info(struct pci_dev * dev,u16 * base,u16 * enabled,u16 * supported)713*4882a593Smuzhiyun int ocxl_config_get_actag_info(struct pci_dev *dev, u16 *base, u16 *enabled,
714*4882a593Smuzhiyun u16 *supported)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun int rc;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * This is really a simple wrapper for the kernel API, to
720*4882a593Smuzhiyun * avoid an external driver using ocxl as a library to call
721*4882a593Smuzhiyun * platform-dependent code
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun rc = pnv_ocxl_get_actag(dev, base, enabled, supported);
724*4882a593Smuzhiyun if (rc) {
725*4882a593Smuzhiyun dev_err(&dev->dev, "Can't get actag for device: %d\n", rc);
726*4882a593Smuzhiyun return rc;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_get_actag_info);
731*4882a593Smuzhiyun
ocxl_config_set_afu_actag(struct pci_dev * dev,int pos,int actag_base,int actag_count)732*4882a593Smuzhiyun void ocxl_config_set_afu_actag(struct pci_dev *dev, int pos, int actag_base,
733*4882a593Smuzhiyun int actag_count)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun u16 val;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun val = actag_count & OCXL_DVSEC_ACTAG_MASK;
738*4882a593Smuzhiyun pci_write_config_byte(dev, pos + OCXL_DVSEC_AFU_CTRL_ACTAG_EN, val);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun val = actag_base & OCXL_DVSEC_ACTAG_MASK;
741*4882a593Smuzhiyun pci_write_config_dword(dev, pos + OCXL_DVSEC_AFU_CTRL_ACTAG_BASE, val);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_set_afu_actag);
744*4882a593Smuzhiyun
ocxl_config_get_pasid_info(struct pci_dev * dev,int * count)745*4882a593Smuzhiyun int ocxl_config_get_pasid_info(struct pci_dev *dev, int *count)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun return pnv_ocxl_get_pasid_count(dev, count);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
ocxl_config_set_afu_pasid(struct pci_dev * dev,int pos,int pasid_base,u32 pasid_count_log)750*4882a593Smuzhiyun void ocxl_config_set_afu_pasid(struct pci_dev *dev, int pos, int pasid_base,
751*4882a593Smuzhiyun u32 pasid_count_log)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun u8 val8;
754*4882a593Smuzhiyun u32 val32;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun val8 = pasid_count_log & OCXL_DVSEC_PASID_LOG_MASK;
757*4882a593Smuzhiyun pci_write_config_byte(dev, pos + OCXL_DVSEC_AFU_CTRL_PASID_EN, val8);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun pci_read_config_dword(dev, pos + OCXL_DVSEC_AFU_CTRL_PASID_BASE,
760*4882a593Smuzhiyun &val32);
761*4882a593Smuzhiyun val32 &= ~OCXL_DVSEC_PASID_MASK;
762*4882a593Smuzhiyun val32 |= pasid_base & OCXL_DVSEC_PASID_MASK;
763*4882a593Smuzhiyun pci_write_config_dword(dev, pos + OCXL_DVSEC_AFU_CTRL_PASID_BASE,
764*4882a593Smuzhiyun val32);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_set_afu_pasid);
767*4882a593Smuzhiyun
ocxl_config_set_afu_state(struct pci_dev * dev,int pos,int enable)768*4882a593Smuzhiyun void ocxl_config_set_afu_state(struct pci_dev *dev, int pos, int enable)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun u8 val;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun pci_read_config_byte(dev, pos + OCXL_DVSEC_AFU_CTRL_ENABLE, &val);
773*4882a593Smuzhiyun if (enable)
774*4882a593Smuzhiyun val |= 1;
775*4882a593Smuzhiyun else
776*4882a593Smuzhiyun val &= 0xFE;
777*4882a593Smuzhiyun pci_write_config_byte(dev, pos + OCXL_DVSEC_AFU_CTRL_ENABLE, val);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_set_afu_state);
780*4882a593Smuzhiyun
ocxl_config_set_TL(struct pci_dev * dev,int tl_dvsec)781*4882a593Smuzhiyun int ocxl_config_set_TL(struct pci_dev *dev, int tl_dvsec)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun u32 val;
784*4882a593Smuzhiyun __be32 *be32ptr;
785*4882a593Smuzhiyun u8 timers;
786*4882a593Smuzhiyun int i, rc;
787*4882a593Smuzhiyun long recv_cap;
788*4882a593Smuzhiyun char *recv_rate;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /*
791*4882a593Smuzhiyun * Skip on function != 0, as the TL can only be defined on 0
792*4882a593Smuzhiyun */
793*4882a593Smuzhiyun if (PCI_FUNC(dev->devfn) != 0)
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun recv_rate = kzalloc(PNV_OCXL_TL_RATE_BUF_SIZE, GFP_KERNEL);
797*4882a593Smuzhiyun if (!recv_rate)
798*4882a593Smuzhiyun return -ENOMEM;
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * The spec defines 64 templates for messages in the
801*4882a593Smuzhiyun * Transaction Layer (TL).
802*4882a593Smuzhiyun *
803*4882a593Smuzhiyun * The host and device each support a subset, so we need to
804*4882a593Smuzhiyun * configure the transmitters on each side to send only
805*4882a593Smuzhiyun * templates the receiver understands, at a rate the receiver
806*4882a593Smuzhiyun * can process. Per the spec, template 0 must be supported by
807*4882a593Smuzhiyun * everybody. That's the template which has been used by the
808*4882a593Smuzhiyun * host and device so far.
809*4882a593Smuzhiyun *
810*4882a593Smuzhiyun * The sending rate limit must be set before the template is
811*4882a593Smuzhiyun * enabled.
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /*
815*4882a593Smuzhiyun * Device -> host
816*4882a593Smuzhiyun */
817*4882a593Smuzhiyun rc = pnv_ocxl_get_tl_cap(dev, &recv_cap, recv_rate,
818*4882a593Smuzhiyun PNV_OCXL_TL_RATE_BUF_SIZE);
819*4882a593Smuzhiyun if (rc)
820*4882a593Smuzhiyun goto out;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun for (i = 0; i < PNV_OCXL_TL_RATE_BUF_SIZE; i += 4) {
823*4882a593Smuzhiyun be32ptr = (__be32 *) &recv_rate[i];
824*4882a593Smuzhiyun pci_write_config_dword(dev,
825*4882a593Smuzhiyun tl_dvsec + OCXL_DVSEC_TL_SEND_RATE + i,
826*4882a593Smuzhiyun be32_to_cpu(*be32ptr));
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun val = recv_cap >> 32;
829*4882a593Smuzhiyun pci_write_config_dword(dev, tl_dvsec + OCXL_DVSEC_TL_SEND_CAP, val);
830*4882a593Smuzhiyun val = recv_cap & GENMASK(31, 0);
831*4882a593Smuzhiyun pci_write_config_dword(dev, tl_dvsec + OCXL_DVSEC_TL_SEND_CAP + 4, val);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * Host -> device
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun for (i = 0; i < PNV_OCXL_TL_RATE_BUF_SIZE; i += 4) {
837*4882a593Smuzhiyun pci_read_config_dword(dev,
838*4882a593Smuzhiyun tl_dvsec + OCXL_DVSEC_TL_RECV_RATE + i,
839*4882a593Smuzhiyun &val);
840*4882a593Smuzhiyun be32ptr = (__be32 *) &recv_rate[i];
841*4882a593Smuzhiyun *be32ptr = cpu_to_be32(val);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun pci_read_config_dword(dev, tl_dvsec + OCXL_DVSEC_TL_RECV_CAP, &val);
844*4882a593Smuzhiyun recv_cap = (long) val << 32;
845*4882a593Smuzhiyun pci_read_config_dword(dev, tl_dvsec + OCXL_DVSEC_TL_RECV_CAP + 4, &val);
846*4882a593Smuzhiyun recv_cap |= val;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun rc = pnv_ocxl_set_tl_conf(dev, recv_cap, __pa(recv_rate),
849*4882a593Smuzhiyun PNV_OCXL_TL_RATE_BUF_SIZE);
850*4882a593Smuzhiyun if (rc)
851*4882a593Smuzhiyun goto out;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /*
854*4882a593Smuzhiyun * Opencapi commands needing to be retried are classified per
855*4882a593Smuzhiyun * the TL in 2 groups: short and long commands.
856*4882a593Smuzhiyun *
857*4882a593Smuzhiyun * The short back off timer it not used for now. It will be
858*4882a593Smuzhiyun * for opencapi 4.0.
859*4882a593Smuzhiyun *
860*4882a593Smuzhiyun * The long back off timer is typically used when an AFU hits
861*4882a593Smuzhiyun * a page fault but the NPU is already processing one. So the
862*4882a593Smuzhiyun * AFU needs to wait before it can resubmit. Having a value
863*4882a593Smuzhiyun * too low doesn't break anything, but can generate extra
864*4882a593Smuzhiyun * traffic on the link.
865*4882a593Smuzhiyun * We set it to 1.6 us for now. It's shorter than, but in the
866*4882a593Smuzhiyun * same order of magnitude as the time spent to process a page
867*4882a593Smuzhiyun * fault.
868*4882a593Smuzhiyun */
869*4882a593Smuzhiyun timers = 0x2 << 4; /* long timer = 1.6 us */
870*4882a593Smuzhiyun pci_write_config_byte(dev, tl_dvsec + OCXL_DVSEC_TL_BACKOFF_TIMERS,
871*4882a593Smuzhiyun timers);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun rc = 0;
874*4882a593Smuzhiyun out:
875*4882a593Smuzhiyun kfree(recv_rate);
876*4882a593Smuzhiyun return rc;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_set_TL);
879*4882a593Smuzhiyun
ocxl_config_terminate_pasid(struct pci_dev * dev,int afu_control,int pasid)880*4882a593Smuzhiyun int ocxl_config_terminate_pasid(struct pci_dev *dev, int afu_control, int pasid)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun u32 val;
883*4882a593Smuzhiyun unsigned long timeout;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun pci_read_config_dword(dev, afu_control + OCXL_DVSEC_AFU_CTRL_TERM_PASID,
886*4882a593Smuzhiyun &val);
887*4882a593Smuzhiyun if (EXTRACT_BIT(val, 20)) {
888*4882a593Smuzhiyun dev_err(&dev->dev,
889*4882a593Smuzhiyun "Can't terminate PASID %#x, previous termination didn't complete\n",
890*4882a593Smuzhiyun pasid);
891*4882a593Smuzhiyun return -EBUSY;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun val &= ~OCXL_DVSEC_PASID_MASK;
895*4882a593Smuzhiyun val |= pasid & OCXL_DVSEC_PASID_MASK;
896*4882a593Smuzhiyun val |= BIT(20);
897*4882a593Smuzhiyun pci_write_config_dword(dev,
898*4882a593Smuzhiyun afu_control + OCXL_DVSEC_AFU_CTRL_TERM_PASID,
899*4882a593Smuzhiyun val);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun timeout = jiffies + (HZ * OCXL_CFG_TIMEOUT);
902*4882a593Smuzhiyun pci_read_config_dword(dev, afu_control + OCXL_DVSEC_AFU_CTRL_TERM_PASID,
903*4882a593Smuzhiyun &val);
904*4882a593Smuzhiyun while (EXTRACT_BIT(val, 20)) {
905*4882a593Smuzhiyun if (time_after_eq(jiffies, timeout)) {
906*4882a593Smuzhiyun dev_err(&dev->dev,
907*4882a593Smuzhiyun "Timeout while waiting for AFU to terminate PASID %#x\n",
908*4882a593Smuzhiyun pasid);
909*4882a593Smuzhiyun return -EBUSY;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun cpu_relax();
912*4882a593Smuzhiyun pci_read_config_dword(dev,
913*4882a593Smuzhiyun afu_control + OCXL_DVSEC_AFU_CTRL_TERM_PASID,
914*4882a593Smuzhiyun &val);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_terminate_pasid);
919*4882a593Smuzhiyun
ocxl_config_set_actag(struct pci_dev * dev,int func_dvsec,u32 tag_first,u32 tag_count)920*4882a593Smuzhiyun void ocxl_config_set_actag(struct pci_dev *dev, int func_dvsec, u32 tag_first,
921*4882a593Smuzhiyun u32 tag_count)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun u32 val;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun val = (tag_first & OCXL_DVSEC_ACTAG_MASK) << 16;
926*4882a593Smuzhiyun val |= tag_count & OCXL_DVSEC_ACTAG_MASK;
927*4882a593Smuzhiyun pci_write_config_dword(dev, func_dvsec + OCXL_DVSEC_FUNC_OFF_ACTAG,
928*4882a593Smuzhiyun val);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ocxl_config_set_actag);
931