xref: /OK3568_Linux_fs/kernel/drivers/misc/habanalabs/gaudi/gaudi_security.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Copyright 2016-2018 HabanaLabs, Ltd.
5*4882a593Smuzhiyun  * All Rights Reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "gaudiP.h"
9*4882a593Smuzhiyun #include "../include/gaudi/asic_reg/gaudi_regs.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define GAUDI_NUMBER_OF_LBW_RR_REGS	28
12*4882a593Smuzhiyun #define GAUDI_NUMBER_OF_HBW_RR_REGS	24
13*4882a593Smuzhiyun #define GAUDI_NUMBER_OF_LBW_RANGES	10
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static u64 gaudi_rr_lbw_hit_aw_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
16*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_HIT_WPROT,
17*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_HIT_WPROT,
18*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_HIT_WPROT,
19*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_HIT_WPROT,
20*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_HIT_WPROT,
21*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_HIT_WPROT,
22*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_HIT_WPROT,
23*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_HIT_WPROT,
24*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_HIT_WPROT,
25*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_HIT_WPROT,
26*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_HIT_WPROT,
27*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_HIT_WPROT,
28*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_HIT_AW,
29*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_HIT_AW,
30*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_HIT_AW,
31*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_HIT_AW,
32*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_HIT_AW,
33*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_HIT_AW,
34*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_HIT_AW,
35*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_HIT_AW,
36*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_HIT_AW,
37*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_HIT_AW,
38*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_HIT_AW,
39*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_HIT_AW,
40*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_HIT_AW,
41*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_HIT_AW,
42*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_HIT_AW,
43*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_HIT_AW,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static u64 gaudi_rr_lbw_hit_ar_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
47*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_HIT_RPROT,
48*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_HIT_RPROT,
49*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_HIT_RPROT,
50*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_HIT_RPROT,
51*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_HIT_RPROT,
52*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_HIT_RPROT,
53*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_HIT_RPROT,
54*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_HIT_RPROT,
55*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_HIT_RPROT,
56*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_HIT_RPROT,
57*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_HIT_RPROT,
58*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_HIT_RPROT,
59*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_HIT_AR,
60*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_HIT_AR,
61*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_HIT_AR,
62*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_HIT_AR,
63*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_HIT_AR,
64*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_HIT_AR,
65*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_HIT_AR,
66*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_HIT_AR,
67*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_HIT_AR,
68*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_HIT_AR,
69*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_HIT_AR,
70*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_HIT_AR,
71*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_HIT_AR,
72*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_HIT_AR,
73*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_HIT_AR,
74*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_HIT_AR,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static u64 gaudi_rr_lbw_min_aw_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
78*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_MIN_WPROT_0,
79*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_MIN_WPROT_0,
80*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_MIN_WPROT_0,
81*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_MIN_WPROT_0,
82*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_MIN_WPROT_0,
83*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_MIN_WPROT_0,
84*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_MIN_WPROT_0,
85*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_MIN_WPROT_0,
86*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_MIN_WPROT_0,
87*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_MIN_WPROT_0,
88*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_MIN_WPROT_0,
89*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_MIN_WPROT_0,
90*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_MIN_AW_0,
91*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_MIN_AW_0,
92*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_MIN_AW_0,
93*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_MIN_AW_0,
94*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_MIN_AW_0,
95*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_MIN_AW_0,
96*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_MIN_AW_0,
97*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_MIN_AW_0,
98*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_MIN_AW_0,
99*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_MIN_AW_0,
100*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_MIN_AW_0,
101*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_MIN_AW_0,
102*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_MIN_AW_0,
103*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_MIN_AW_0,
104*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_MIN_AW_0,
105*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_MIN_AW_0,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static u64 gaudi_rr_lbw_max_aw_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
109*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_MAX_WPROT_0,
110*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_MAX_WPROT_0,
111*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_MAX_WPROT_0,
112*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_MAX_WPROT_0,
113*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_MAX_WPROT_0,
114*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_MAX_WPROT_0,
115*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_MAX_WPROT_0,
116*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_MAX_WPROT_0,
117*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_MAX_WPROT_0,
118*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_MAX_WPROT_0,
119*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_MAX_WPROT_0,
120*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_MAX_WPROT_0,
121*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_MAX_AW_0,
122*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_MAX_AW_0,
123*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_MAX_AW_0,
124*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_MAX_AW_0,
125*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_MAX_AW_0,
126*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_MAX_AW_0,
127*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_MAX_AW_0,
128*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_MAX_AW_0,
129*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_MAX_AW_0,
130*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_MAX_AW_0,
131*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_MAX_AW_0,
132*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_MAX_AW_0,
133*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_MAX_AW_0,
134*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_MAX_AW_0,
135*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_MAX_AW_0,
136*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_MAX_AW_0,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static u64 gaudi_rr_lbw_min_ar_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
140*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_MIN_RPROT_0,
141*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_MIN_RPROT_0,
142*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_MIN_RPROT_0,
143*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_MIN_RPROT_0,
144*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_MIN_RPROT_0,
145*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_MIN_RPROT_0,
146*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_MIN_RPROT_0,
147*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_MIN_RPROT_0,
148*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_MIN_RPROT_0,
149*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_MIN_RPROT_0,
150*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_MIN_RPROT_0,
151*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_MIN_RPROT_0,
152*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_MIN_AR_0,
153*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_MIN_AR_0,
154*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_MIN_AR_0,
155*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_MIN_AR_0,
156*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_MIN_AR_0,
157*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_MIN_AR_0,
158*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_MIN_AR_0,
159*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_MIN_AR_0,
160*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_MIN_AR_0,
161*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_MIN_AR_0,
162*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_MIN_AR_0,
163*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_MIN_AR_0,
164*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_MIN_AR_0,
165*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_MIN_AR_0,
166*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_MIN_AR_0,
167*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_MIN_AR_0,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static u64 gaudi_rr_lbw_max_ar_regs[GAUDI_NUMBER_OF_LBW_RR_REGS] = {
171*4882a593Smuzhiyun 	mmDMA_IF_W_S_SOB_MAX_RPROT_0,
172*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA0_MAX_RPROT_0,
173*4882a593Smuzhiyun 	mmDMA_IF_W_S_DMA1_MAX_RPROT_0,
174*4882a593Smuzhiyun 	mmDMA_IF_E_S_SOB_MAX_RPROT_0,
175*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA0_MAX_RPROT_0,
176*4882a593Smuzhiyun 	mmDMA_IF_E_S_DMA1_MAX_RPROT_0,
177*4882a593Smuzhiyun 	mmDMA_IF_W_N_SOB_MAX_RPROT_0,
178*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA0_MAX_RPROT_0,
179*4882a593Smuzhiyun 	mmDMA_IF_W_N_DMA1_MAX_RPROT_0,
180*4882a593Smuzhiyun 	mmDMA_IF_E_N_SOB_MAX_RPROT_0,
181*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA0_MAX_RPROT_0,
182*4882a593Smuzhiyun 	mmDMA_IF_E_N_DMA1_MAX_RPROT_0,
183*4882a593Smuzhiyun 	mmSIF_RTR_0_LBW_RANGE_PROT_MAX_AR_0,
184*4882a593Smuzhiyun 	mmSIF_RTR_1_LBW_RANGE_PROT_MAX_AR_0,
185*4882a593Smuzhiyun 	mmSIF_RTR_2_LBW_RANGE_PROT_MAX_AR_0,
186*4882a593Smuzhiyun 	mmSIF_RTR_3_LBW_RANGE_PROT_MAX_AR_0,
187*4882a593Smuzhiyun 	mmSIF_RTR_4_LBW_RANGE_PROT_MAX_AR_0,
188*4882a593Smuzhiyun 	mmSIF_RTR_5_LBW_RANGE_PROT_MAX_AR_0,
189*4882a593Smuzhiyun 	mmSIF_RTR_6_LBW_RANGE_PROT_MAX_AR_0,
190*4882a593Smuzhiyun 	mmSIF_RTR_7_LBW_RANGE_PROT_MAX_AR_0,
191*4882a593Smuzhiyun 	mmNIF_RTR_0_LBW_RANGE_PROT_MAX_AR_0,
192*4882a593Smuzhiyun 	mmNIF_RTR_1_LBW_RANGE_PROT_MAX_AR_0,
193*4882a593Smuzhiyun 	mmNIF_RTR_2_LBW_RANGE_PROT_MAX_AR_0,
194*4882a593Smuzhiyun 	mmNIF_RTR_3_LBW_RANGE_PROT_MAX_AR_0,
195*4882a593Smuzhiyun 	mmNIF_RTR_4_LBW_RANGE_PROT_MAX_AR_0,
196*4882a593Smuzhiyun 	mmNIF_RTR_5_LBW_RANGE_PROT_MAX_AR_0,
197*4882a593Smuzhiyun 	mmNIF_RTR_6_LBW_RANGE_PROT_MAX_AR_0,
198*4882a593Smuzhiyun 	mmNIF_RTR_7_LBW_RANGE_PROT_MAX_AR_0,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static u64 gaudi_rr_hbw_hit_aw_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
202*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_HIT_AW,
203*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_HIT_AW,
204*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_HIT_AW,
205*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_HIT_AW,
206*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_HIT_AW,
207*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_HIT_AW,
208*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_HIT_AW,
209*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_HIT_AW,
210*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_HIT_AW,
211*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_HIT_AW,
212*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_HIT_AW,
213*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_HIT_AW,
214*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_HIT_AW,
215*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_HIT_AW,
216*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_HIT_AW,
217*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_HIT_AW,
218*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_HIT_AW,
219*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_HIT_AW,
220*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_HIT_AW,
221*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_HIT_AW,
222*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_HIT_AW,
223*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_HIT_AW,
224*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_HIT_AW,
225*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_HIT_AW
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static u64 gaudi_rr_hbw_hit_ar_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
229*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_HIT_AR,
230*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_HIT_AR,
231*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_HIT_AR,
232*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_HIT_AR,
233*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_HIT_AR,
234*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_HIT_AR,
235*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_HIT_AR,
236*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_HIT_AR,
237*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_HIT_AR,
238*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_HIT_AR,
239*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_HIT_AR,
240*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_HIT_AR,
241*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_HIT_AR,
242*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_HIT_AR,
243*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_HIT_AR,
244*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_HIT_AR,
245*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_HIT_AR,
246*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_HIT_AR,
247*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_HIT_AR,
248*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_HIT_AR,
249*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_HIT_AR,
250*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_HIT_AR,
251*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_HIT_AR,
252*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_HIT_AR
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static u64 gaudi_rr_hbw_base_low_aw_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
256*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_BASE_LOW_AW_0,
257*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_BASE_LOW_AW_0,
258*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_BASE_LOW_AW_0,
259*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_BASE_LOW_AW_0,
260*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_BASE_LOW_AW_0,
261*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_BASE_LOW_AW_0,
262*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_BASE_LOW_AW_0,
263*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_BASE_LOW_AW_0,
264*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_BASE_LOW_AW_0,
265*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_BASE_LOW_AW_0,
266*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_BASE_LOW_AW_0,
267*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_BASE_LOW_AW_0,
268*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_BASE_LOW_AW_0,
269*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_BASE_LOW_AW_0,
270*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_BASE_LOW_AW_0,
271*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_BASE_LOW_AW_0,
272*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_BASE_LOW_AW_0,
273*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_BASE_LOW_AW_0,
274*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_BASE_LOW_AW_0,
275*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_BASE_LOW_AW_0,
276*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_BASE_LOW_AW_0,
277*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_BASE_LOW_AW_0,
278*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_BASE_LOW_AW_0,
279*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_BASE_LOW_AW_0
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static u64 gaudi_rr_hbw_base_high_aw_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
283*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_BASE_HIGH_AW_0,
284*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_BASE_HIGH_AW_0,
285*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_BASE_HIGH_AW_0,
286*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_BASE_HIGH_AW_0,
287*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_BASE_HIGH_AW_0,
288*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_BASE_HIGH_AW_0,
289*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_BASE_HIGH_AW_0,
290*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_BASE_HIGH_AW_0,
291*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_BASE_HIGH_AW_0,
292*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_BASE_HIGH_AW_0,
293*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_BASE_HIGH_AW_0,
294*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_BASE_HIGH_AW_0,
295*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_BASE_HIGH_AW_0,
296*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_BASE_HIGH_AW_0,
297*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_BASE_HIGH_AW_0,
298*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_BASE_HIGH_AW_0,
299*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_BASE_HIGH_AW_0,
300*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_BASE_HIGH_AW_0,
301*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_BASE_HIGH_AW_0,
302*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_BASE_HIGH_AW_0,
303*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_BASE_HIGH_AW_0,
304*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_BASE_HIGH_AW_0,
305*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_BASE_HIGH_AW_0,
306*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_BASE_HIGH_AW_0
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static u64 gaudi_rr_hbw_mask_low_aw_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
310*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_MASK_LOW_AW_0,
311*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_MASK_LOW_AW_0,
312*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_MASK_LOW_AW_0,
313*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_MASK_LOW_AW_0,
314*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_MASK_LOW_AW_0,
315*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_MASK_LOW_AW_0,
316*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_MASK_LOW_AW_0,
317*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_MASK_LOW_AW_0,
318*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_MASK_LOW_AW_0,
319*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_MASK_LOW_AW_0,
320*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_MASK_LOW_AW_0,
321*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_MASK_LOW_AW_0,
322*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_MASK_LOW_AW_0,
323*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_MASK_LOW_AW_0,
324*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_MASK_LOW_AW_0,
325*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_MASK_LOW_AW_0,
326*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_MASK_LOW_AW_0,
327*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_MASK_LOW_AW_0,
328*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_MASK_LOW_AW_0,
329*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_MASK_LOW_AW_0,
330*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_MASK_LOW_AW_0,
331*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_MASK_LOW_AW_0,
332*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_MASK_LOW_AW_0,
333*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_MASK_LOW_AW_0
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static u64 gaudi_rr_hbw_mask_high_aw_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
337*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_MASK_HIGH_AW_0,
338*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_MASK_HIGH_AW_0,
339*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_MASK_HIGH_AW_0,
340*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_MASK_HIGH_AW_0,
341*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_MASK_HIGH_AW_0,
342*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_MASK_HIGH_AW_0,
343*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_MASK_HIGH_AW_0,
344*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_MASK_HIGH_AW_0,
345*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_MASK_HIGH_AW_0,
346*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_MASK_HIGH_AW_0,
347*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_MASK_HIGH_AW_0,
348*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_MASK_HIGH_AW_0,
349*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_MASK_HIGH_AW_0,
350*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_MASK_HIGH_AW_0,
351*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_MASK_HIGH_AW_0,
352*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_MASK_HIGH_AW_0,
353*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_MASK_HIGH_AW_0,
354*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_MASK_HIGH_AW_0,
355*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_MASK_HIGH_AW_0,
356*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_MASK_HIGH_AW_0,
357*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_MASK_HIGH_AW_0,
358*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_MASK_HIGH_AW_0,
359*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_MASK_HIGH_AW_0,
360*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_MASK_HIGH_AW_0
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static u64 gaudi_rr_hbw_base_low_ar_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
364*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_BASE_LOW_AR_0,
365*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_BASE_LOW_AR_0,
366*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_BASE_LOW_AR_0,
367*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_BASE_LOW_AR_0,
368*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_BASE_LOW_AR_0,
369*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_BASE_LOW_AR_0,
370*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_BASE_LOW_AR_0,
371*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_BASE_LOW_AR_0,
372*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_BASE_LOW_AR_0,
373*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_BASE_LOW_AR_0,
374*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_BASE_LOW_AR_0,
375*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_BASE_LOW_AR_0,
376*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_BASE_LOW_AR_0,
377*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_BASE_LOW_AR_0,
378*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_BASE_LOW_AR_0,
379*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_BASE_LOW_AR_0,
380*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_BASE_LOW_AR_0,
381*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_BASE_LOW_AR_0,
382*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_BASE_LOW_AR_0,
383*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_BASE_LOW_AR_0,
384*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_BASE_LOW_AR_0,
385*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_BASE_LOW_AR_0,
386*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_BASE_LOW_AR_0,
387*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_BASE_LOW_AR_0
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static u64 gaudi_rr_hbw_base_high_ar_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
391*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_BASE_HIGH_AR_0,
392*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_BASE_HIGH_AR_0,
393*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_BASE_HIGH_AR_0,
394*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_BASE_HIGH_AR_0,
395*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_BASE_HIGH_AR_0,
396*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_BASE_HIGH_AR_0,
397*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_BASE_HIGH_AR_0,
398*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_BASE_HIGH_AR_0,
399*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_BASE_HIGH_AR_0,
400*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_BASE_HIGH_AR_0,
401*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_BASE_HIGH_AR_0,
402*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_BASE_HIGH_AR_0,
403*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_BASE_HIGH_AR_0,
404*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_BASE_HIGH_AR_0,
405*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_BASE_HIGH_AR_0,
406*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_BASE_HIGH_AR_0,
407*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_BASE_HIGH_AR_0,
408*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_BASE_HIGH_AR_0,
409*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_BASE_HIGH_AR_0,
410*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_BASE_HIGH_AR_0,
411*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_BASE_HIGH_AR_0,
412*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_BASE_HIGH_AR_0,
413*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_BASE_HIGH_AR_0,
414*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_BASE_HIGH_AR_0
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static u64 gaudi_rr_hbw_mask_low_ar_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
418*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_MASK_LOW_AR_0,
419*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_MASK_LOW_AR_0,
420*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_MASK_LOW_AR_0,
421*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_MASK_LOW_AR_0,
422*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_MASK_LOW_AR_0,
423*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_MASK_LOW_AR_0,
424*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_MASK_LOW_AR_0,
425*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_MASK_LOW_AR_0,
426*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_MASK_LOW_AR_0,
427*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_MASK_LOW_AR_0,
428*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_MASK_LOW_AR_0,
429*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_MASK_LOW_AR_0,
430*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_MASK_LOW_AR_0,
431*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_MASK_LOW_AR_0,
432*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_MASK_LOW_AR_0,
433*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_MASK_LOW_AR_0,
434*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_MASK_LOW_AR_0,
435*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_MASK_LOW_AR_0,
436*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_MASK_LOW_AR_0,
437*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_MASK_LOW_AR_0,
438*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_MASK_LOW_AR_0,
439*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_MASK_LOW_AR_0,
440*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_MASK_LOW_AR_0,
441*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_MASK_LOW_AR_0
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static u64 gaudi_rr_hbw_mask_high_ar_regs[GAUDI_NUMBER_OF_HBW_RR_REGS] = {
445*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH0_RANGE_SEC_MASK_HIGH_AR_0,
446*4882a593Smuzhiyun 	mmDMA_IF_W_S_DOWN_CH1_RANGE_SEC_MASK_HIGH_AR_0,
447*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH0_RANGE_SEC_MASK_HIGH_AR_0,
448*4882a593Smuzhiyun 	mmDMA_IF_E_S_DOWN_CH1_RANGE_SEC_MASK_HIGH_AR_0,
449*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH0_RANGE_SEC_MASK_HIGH_AR_0,
450*4882a593Smuzhiyun 	mmDMA_IF_W_N_DOWN_CH1_RANGE_SEC_MASK_HIGH_AR_0,
451*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH0_RANGE_SEC_MASK_HIGH_AR_0,
452*4882a593Smuzhiyun 	mmDMA_IF_E_N_DOWN_CH1_RANGE_SEC_MASK_HIGH_AR_0,
453*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_0_RANGE_SEC_MASK_HIGH_AR_0,
454*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_1_RANGE_SEC_MASK_HIGH_AR_0,
455*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_2_RANGE_SEC_MASK_HIGH_AR_0,
456*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_3_RANGE_SEC_MASK_HIGH_AR_0,
457*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_4_RANGE_SEC_MASK_HIGH_AR_0,
458*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_5_RANGE_SEC_MASK_HIGH_AR_0,
459*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_6_RANGE_SEC_MASK_HIGH_AR_0,
460*4882a593Smuzhiyun 	mmSIF_RTR_CTRL_7_RANGE_SEC_MASK_HIGH_AR_0,
461*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_0_RANGE_SEC_MASK_HIGH_AR_0,
462*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_1_RANGE_SEC_MASK_HIGH_AR_0,
463*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_2_RANGE_SEC_MASK_HIGH_AR_0,
464*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_3_RANGE_SEC_MASK_HIGH_AR_0,
465*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_4_RANGE_SEC_MASK_HIGH_AR_0,
466*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_5_RANGE_SEC_MASK_HIGH_AR_0,
467*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_6_RANGE_SEC_MASK_HIGH_AR_0,
468*4882a593Smuzhiyun 	mmNIF_RTR_CTRL_7_RANGE_SEC_MASK_HIGH_AR_0
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /**
472*4882a593Smuzhiyun  * gaudi_set_block_as_protected - set the given block as protected
473*4882a593Smuzhiyun  *
474*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
475*4882a593Smuzhiyun  * @base: block base address
476*4882a593Smuzhiyun  */
gaudi_pb_set_block(struct hl_device * hdev,u64 base)477*4882a593Smuzhiyun static void gaudi_pb_set_block(struct hl_device *hdev, u64 base)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	u32 pb_addr = base - CFG_BASE + PROT_BITS_OFFS;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	while (pb_addr & 0xFFF) {
482*4882a593Smuzhiyun 		WREG32(pb_addr, 0);
483*4882a593Smuzhiyun 		pb_addr += 4;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
gaudi_init_mme_protection_bits(struct hl_device * hdev)487*4882a593Smuzhiyun static void gaudi_init_mme_protection_bits(struct hl_device *hdev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	u32 pb_addr, mask;
490*4882a593Smuzhiyun 	u8 word_offset;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME0_ACC_BASE);
493*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME0_SBAB_BASE);
494*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME0_PRTN_BASE);
495*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME1_ACC_BASE);
496*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME1_SBAB_BASE);
497*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME1_PRTN_BASE);
498*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME2_ACC_BASE);
499*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME2_SBAB_BASE);
500*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME2_PRTN_BASE);
501*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME3_ACC_BASE);
502*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME3_SBAB_BASE);
503*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMME3_PRTN_BASE);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	WREG32(mmMME0_CTRL_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
506*4882a593Smuzhiyun 	WREG32(mmMME1_CTRL_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
507*4882a593Smuzhiyun 	WREG32(mmMME2_CTRL_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
508*4882a593Smuzhiyun 	WREG32(mmMME3_CTRL_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	WREG32(mmMME0_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
511*4882a593Smuzhiyun 	WREG32(mmMME2_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	pb_addr = (mmMME0_CTRL_RESET & ~0xFFF) + PROT_BITS_OFFS;
514*4882a593Smuzhiyun 	word_offset = ((mmMME0_CTRL_RESET & PROT_BITS_OFFS) >> 7) << 2;
515*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_CTRL_RESET & 0x7F) >> 2);
516*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_QM_STALL & 0x7F) >> 2);
517*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_SYNC_OBJECT_FIFO_TH & 0x7F) >> 2);
518*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_EUS_ROLLUP_CNT_ADD & 0x7F) >> 2);
519*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_INTR_CAUSE & 0x7F) >> 2);
520*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_INTR_MASK & 0x7F) >> 2);
521*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_LOG_SHADOW & 0x7F) >> 2);
522*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_DESC0 & 0x7F) >> 2);
523*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_TOKEN_UPDATE & 0x7F) >> 2);
524*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_TH & 0x7F) >> 2);
525*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_MIN & 0x7F) >> 2);
526*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_CTRL_EN & 0x7F) >> 2);
527*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_HISTORY_LOG_SIZE & 0x7F) >> 2);
528*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_A_BF16 & 0x7F) >> 2);
529*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_B_BF16 & 0x7F) >> 2);
530*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_A_FP32_ODD & 0x7F) >> 2);
531*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_A_FP32_EVEN & 0x7F) >> 2);
532*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_B_FP32_ODD & 0x7F) >> 2);
533*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_DUMMY_B_FP32_EVEN & 0x7F) >> 2);
534*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PROT & 0x7F) >> 2);
535*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_EU_POWER_SAVE_DISABLE & 0x7F) >> 2);
536*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_CS_DBG_BLOCK_ID & 0x7F) >> 2);
537*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_CS_DBG_STATUS_DROP_CNT & 0x7F) >> 2);
538*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_TE_CLOSE_CGATE & 0x7F) >> 2);
539*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_AGU_SM_INFLIGHT_CNTR & 0x7F) >> 2);
540*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_AGU_SM_TOTAL_CNTR & 0x7F) >> 2);
541*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_EZSYNC_OUT_CREDIT & 0x7F) >> 2);
542*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_PCU_RL_SAT_SEC & 0x7F) >> 2);
543*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_AGU_SYNC_MSG_AXI_USER & 0x7F) >> 2);
544*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_CTRL_QM_SLV_LBW_CLK_EN & 0x7F) >> 2);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	pb_addr = (mmMME0_CTRL_SHADOW_0_STATUS & ~0xFFF) + PROT_BITS_OFFS;
549*4882a593Smuzhiyun 	word_offset = ((mmMME0_CTRL_SHADOW_0_STATUS & PROT_BITS_OFFS) >> 7)
550*4882a593Smuzhiyun 			<< 2;
551*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_CTRL_SHADOW_0_STATUS & 0x7F) >> 2);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
556*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
557*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_GLBL_CFG0 & 0x7F) >> 2);
558*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_CFG1 & 0x7F) >> 2);
559*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_PROT & 0x7F) >> 2);
560*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_ERR_CFG & 0x7F) >> 2);
561*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
562*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
563*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
564*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
565*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
566*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
567*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
568*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
569*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
570*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
571*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS0 & 0x7F) >> 2);
572*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS1_0 & 0x7F) >> 2);
573*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS1_1 & 0x7F) >> 2);
574*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS1_2 & 0x7F) >> 2);
575*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS1_3 & 0x7F) >> 2);
576*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_STS1_4 & 0x7F) >> 2);
577*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
578*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
579*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
580*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
581*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
582*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
583*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
584*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
585*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
590*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
591*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
592*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
593*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
594*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
595*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_SIZE_0 & 0x7F) >> 2);
596*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_SIZE_1 & 0x7F) >> 2);
597*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_SIZE_2 & 0x7F) >> 2);
598*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_SIZE_3 & 0x7F) >> 2);
599*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_PI_0 & 0x7F) >> 2);
600*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_PI_1 & 0x7F) >> 2);
601*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_PI_2 & 0x7F) >> 2);
602*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_PI_3 & 0x7F) >> 2);
603*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CI_0 & 0x7F) >> 2);
604*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CI_1 & 0x7F) >> 2);
605*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CI_2 & 0x7F) >> 2);
606*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CI_3 & 0x7F) >> 2);
607*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG0_0 & 0x7F) >> 2);
608*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG0_1 & 0x7F) >> 2);
609*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG0_2 & 0x7F) >> 2);
610*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG0_3 & 0x7F) >> 2);
611*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG1_0 & 0x7F) >> 2);
612*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG1_1 & 0x7F) >> 2);
613*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG1_2 & 0x7F) >> 2);
614*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_CFG1_3 & 0x7F) >> 2);
615*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
616*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
617*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
618*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
619*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS0_0 & 0x7F) >> 2);
620*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS0_1 & 0x7F) >> 2);
621*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS0_2 & 0x7F) >> 2);
622*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS0_3 & 0x7F) >> 2);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
627*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
628*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_PQ_STS1_0 & 0x7F) >> 2);
629*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS1_1 & 0x7F) >> 2);
630*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS1_2 & 0x7F) >> 2);
631*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_PQ_STS1_3 & 0x7F) >> 2);
632*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS0_0 & 0x7F) >> 2);
633*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS0_1 & 0x7F) >> 2);
634*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS0_2 & 0x7F) >> 2);
635*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS0_3 & 0x7F) >> 2);
636*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS1_0 & 0x7F) >> 2);
637*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS1_1 & 0x7F) >> 2);
638*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS1_2 & 0x7F) >> 2);
639*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_STS1_3 & 0x7F) >> 2);
640*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
641*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
642*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_0 & 0x7F) >> 2);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
647*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
648*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CQ_CTL_0 & 0x7F) >> 2);
649*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
650*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
651*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_1 & 0x7F) >> 2);
652*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_1 & 0x7F) >> 2);
653*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
654*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
655*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_2 & 0x7F) >> 2);
656*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_2 & 0x7F) >> 2);
657*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
658*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
659*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_3 & 0x7F) >> 2);
660*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_3 & 0x7F) >> 2);
661*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
662*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
663*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
664*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
665*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
666*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
667*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
668*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
669*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
670*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
671*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
672*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
673*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
674*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
675*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
680*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
681*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
682*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
683*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
684*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
685*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
686*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
687*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
688*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
689*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
690*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
691*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
692*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
693*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
694*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
695*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
696*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
697*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
698*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
699*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
700*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
701*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
702*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
703*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
704*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
705*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
706*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
707*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
708*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
709*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
710*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
711*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
712*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
717*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
718*4882a593Smuzhiyun 			<< 2;
719*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
720*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
721*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
722*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
723*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
724*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
725*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
726*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
727*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
728*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
729*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
730*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
731*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
732*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
733*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
734*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
735*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
736*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
737*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
738*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
739*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
740*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
741*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
742*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
743*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
744*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
745*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
746*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
747*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
748*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
749*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
754*4882a593Smuzhiyun 			PROT_BITS_OFFS;
755*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 &
756*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
757*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
758*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
763*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
764*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CP_STS_0 & 0x7F) >> 2);
765*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_STS_1 & 0x7F) >> 2);
766*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_STS_2 & 0x7F) >> 2);
767*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_STS_3 & 0x7F) >> 2);
768*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_STS_4 & 0x7F) >> 2);
769*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
770*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
771*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
772*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
773*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
774*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
775*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
776*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
777*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
778*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
779*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
780*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
781*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
786*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
787*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
788*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
789*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_DBG_0_0 & 0x7F) >> 2);
790*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_DBG_0_1 & 0x7F) >> 2);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
795*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
796*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_CP_DBG_0_2 & 0x7F) >> 2);
797*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_DBG_0_3 & 0x7F) >> 2);
798*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_DBG_0_4 & 0x7F) >> 2);
799*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
800*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
801*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
802*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
803*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
804*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
805*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
806*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
807*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
808*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
813*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
814*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_ARB_CFG_1 & 0x7F) >> 2);
815*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
816*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
817*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
818*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
819*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
820*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
821*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
822*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
823*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
824*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
825*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
826*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
827*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
828*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
829*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
830*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
831*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
832*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
833*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
834*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
835*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
836*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
837*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
838*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
843*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
844*4882a593Smuzhiyun 			<< 2;
845*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
846*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
847*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
848*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
849*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
850*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
851*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
852*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
853*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
856*4882a593Smuzhiyun 			PROT_BITS_OFFS;
857*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_ARB_MST_CHOISE_PUSH_OFST_23 &
858*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
859*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
860*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
861*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
862*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
863*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
868*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
869*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_ARB_STATE_STS & 0x7F) >> 2);
870*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
871*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MSG_STS & 0x7F) >> 2);
872*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
873*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
874*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
875*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
876*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
877*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
878*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
879*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
880*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
881*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
882*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
883*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
884*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
885*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
886*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
887*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
888*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
889*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
890*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
891*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
892*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
893*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
894*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
895*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
900*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
901*4882a593Smuzhiyun 			<< 2;
902*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
903*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
904*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
905*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
906*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
907*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
908*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
909*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
910*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
911*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
912*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
913*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
914*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CGM_CFG & 0x7F) >> 2);
915*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CGM_STS & 0x7F) >> 2);
916*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CGM_CFG1 & 0x7F) >> 2);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
921*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
922*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
923*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
924*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
925*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
926*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
927*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
928*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
929*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_AXCACHE & 0x7F) >> 2);
930*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_IND_GW_APB_CFG & 0x7F) >> 2);
931*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
932*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
933*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
934*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
935*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
936*4882a593Smuzhiyun 	mask |= 1U << ((mmMME0_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	pb_addr = (mmMME0_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
941*4882a593Smuzhiyun 	word_offset = ((mmMME0_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
942*4882a593Smuzhiyun 			<< 2;
943*4882a593Smuzhiyun 	mask = 1U << ((mmMME0_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	pb_addr = (mmMME1_CTRL_RESET & ~0xFFF) + PROT_BITS_OFFS;
948*4882a593Smuzhiyun 	word_offset = ((mmMME1_CTRL_RESET & PROT_BITS_OFFS) >> 7) << 2;
949*4882a593Smuzhiyun 	mask = 1U << ((mmMME1_CTRL_RESET & 0x7F) >> 2);
950*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_QM_STALL & 0x7F) >> 2);
951*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_SYNC_OBJECT_FIFO_TH & 0x7F) >> 2);
952*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_EUS_ROLLUP_CNT_ADD & 0x7F) >> 2);
953*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_INTR_CAUSE & 0x7F) >> 2);
954*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_INTR_MASK & 0x7F) >> 2);
955*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_LOG_SHADOW & 0x7F) >> 2);
956*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_DESC0 & 0x7F) >> 2);
957*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_TOKEN_UPDATE & 0x7F) >> 2);
958*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_TH & 0x7F) >> 2);
959*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_MIN & 0x7F) >> 2);
960*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_CTRL_EN & 0x7F) >> 2);
961*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_HISTORY_LOG_SIZE & 0x7F) >> 2);
962*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_A_BF16 & 0x7F) >> 2);
963*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_B_BF16 & 0x7F) >> 2);
964*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_A_FP32_ODD & 0x7F) >> 2);
965*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_A_FP32_EVEN & 0x7F) >> 2);
966*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_B_FP32_ODD & 0x7F) >> 2);
967*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_DUMMY_B_FP32_EVEN & 0x7F) >> 2);
968*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PROT & 0x7F) >> 2);
969*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_EU_POWER_SAVE_DISABLE & 0x7F) >> 2);
970*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_CS_DBG_BLOCK_ID & 0x7F) >> 2);
971*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_CS_DBG_STATUS_DROP_CNT & 0x7F) >> 2);
972*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_TE_CLOSE_CGATE & 0x7F) >> 2);
973*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_AGU_SM_INFLIGHT_CNTR & 0x7F) >> 2);
974*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_AGU_SM_TOTAL_CNTR & 0x7F) >> 2);
975*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_EZSYNC_OUT_CREDIT & 0x7F) >> 2);
976*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_PCU_RL_SAT_SEC & 0x7F) >> 2);
977*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_AGU_SYNC_MSG_AXI_USER & 0x7F) >> 2);
978*4882a593Smuzhiyun 	mask |= 1U << ((mmMME1_CTRL_QM_SLV_LBW_CLK_EN & 0x7F) >> 2);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	pb_addr = (mmMME1_CTRL_SHADOW_0_STATUS & ~0xFFF) + PROT_BITS_OFFS;
983*4882a593Smuzhiyun 	word_offset = ((mmMME1_CTRL_SHADOW_0_STATUS & PROT_BITS_OFFS) >> 7)
984*4882a593Smuzhiyun 			<< 2;
985*4882a593Smuzhiyun 	mask = 1U << ((mmMME1_CTRL_SHADOW_0_STATUS & 0x7F) >> 2);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/* MME 1 is slave, hence its whole QM block is protected (with RR) */
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	pb_addr = (mmMME2_CTRL_RESET & ~0xFFF) + PROT_BITS_OFFS;
992*4882a593Smuzhiyun 	word_offset = ((mmMME2_CTRL_RESET & PROT_BITS_OFFS) >> 7) << 2;
993*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_CTRL_RESET & 0x7F) >> 2);
994*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_QM_STALL & 0x7F) >> 2);
995*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_SYNC_OBJECT_FIFO_TH & 0x7F) >> 2);
996*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_EUS_ROLLUP_CNT_ADD & 0x7F) >> 2);
997*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_INTR_CAUSE & 0x7F) >> 2);
998*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_INTR_MASK & 0x7F) >> 2);
999*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_LOG_SHADOW & 0x7F) >> 2);
1000*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_DESC0 & 0x7F) >> 2);
1001*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_TOKEN_UPDATE & 0x7F) >> 2);
1002*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_TH & 0x7F) >> 2);
1003*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_MIN & 0x7F) >> 2);
1004*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_CTRL_EN & 0x7F) >> 2);
1005*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_HISTORY_LOG_SIZE & 0x7F) >> 2);
1006*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_A_BF16 & 0x7F) >> 2);
1007*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_B_BF16 & 0x7F) >> 2);
1008*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_A_FP32_ODD & 0x7F) >> 2);
1009*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_A_FP32_EVEN & 0x7F) >> 2);
1010*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_B_FP32_ODD & 0x7F) >> 2);
1011*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_DUMMY_B_FP32_EVEN & 0x7F) >> 2);
1012*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PROT & 0x7F) >> 2);
1013*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_EU_POWER_SAVE_DISABLE & 0x7F) >> 2);
1014*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_CS_DBG_BLOCK_ID & 0x7F) >> 2);
1015*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_CS_DBG_STATUS_DROP_CNT & 0x7F) >> 2);
1016*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_TE_CLOSE_CGATE & 0x7F) >> 2);
1017*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_AGU_SM_INFLIGHT_CNTR & 0x7F) >> 2);
1018*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_AGU_SM_TOTAL_CNTR & 0x7F) >> 2);
1019*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_EZSYNC_OUT_CREDIT & 0x7F) >> 2);
1020*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_PCU_RL_SAT_SEC & 0x7F) >> 2);
1021*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_AGU_SYNC_MSG_AXI_USER & 0x7F) >> 2);
1022*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_CTRL_QM_SLV_LBW_CLK_EN & 0x7F) >> 2);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	pb_addr = (mmMME2_CTRL_SHADOW_0_STATUS & ~0xFFF) + PROT_BITS_OFFS;
1027*4882a593Smuzhiyun 	word_offset = ((mmMME2_CTRL_SHADOW_0_STATUS & PROT_BITS_OFFS) >> 7)
1028*4882a593Smuzhiyun 			<< 2;
1029*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_CTRL_SHADOW_0_STATUS & 0x7F) >> 2);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1034*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1035*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_GLBL_CFG0 & 0x7F) >> 2);
1036*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_CFG1 & 0x7F) >> 2);
1037*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_PROT & 0x7F) >> 2);
1038*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1039*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
1040*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
1041*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
1042*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
1043*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
1044*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
1045*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
1046*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
1047*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
1048*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
1049*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS0 & 0x7F) >> 2);
1050*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS1_0 & 0x7F) >> 2);
1051*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS1_1 & 0x7F) >> 2);
1052*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS1_2 & 0x7F) >> 2);
1053*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS1_3 & 0x7F) >> 2);
1054*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_STS1_4 & 0x7F) >> 2);
1055*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
1056*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
1057*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
1058*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
1059*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
1060*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
1061*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
1062*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
1063*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
1068*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
1069*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
1070*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
1071*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
1072*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
1073*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_SIZE_0 & 0x7F) >> 2);
1074*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_SIZE_1 & 0x7F) >> 2);
1075*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_SIZE_2 & 0x7F) >> 2);
1076*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_SIZE_3 & 0x7F) >> 2);
1077*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_PI_0 & 0x7F) >> 2);
1078*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_PI_1 & 0x7F) >> 2);
1079*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_PI_2 & 0x7F) >> 2);
1080*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_PI_3 & 0x7F) >> 2);
1081*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CI_0 & 0x7F) >> 2);
1082*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CI_1 & 0x7F) >> 2);
1083*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CI_2 & 0x7F) >> 2);
1084*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CI_3 & 0x7F) >> 2);
1085*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG0_0 & 0x7F) >> 2);
1086*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG0_1 & 0x7F) >> 2);
1087*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG0_2 & 0x7F) >> 2);
1088*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG0_3 & 0x7F) >> 2);
1089*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG1_0 & 0x7F) >> 2);
1090*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG1_1 & 0x7F) >> 2);
1091*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG1_2 & 0x7F) >> 2);
1092*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_CFG1_3 & 0x7F) >> 2);
1093*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
1094*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
1095*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
1096*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
1097*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS0_0 & 0x7F) >> 2);
1098*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS0_1 & 0x7F) >> 2);
1099*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS0_2 & 0x7F) >> 2);
1100*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS0_3 & 0x7F) >> 2);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
1105*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
1106*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_PQ_STS1_0 & 0x7F) >> 2);
1107*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS1_1 & 0x7F) >> 2);
1108*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS1_2 & 0x7F) >> 2);
1109*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_PQ_STS1_3 & 0x7F) >> 2);
1110*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS0_0 & 0x7F) >> 2);
1111*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS0_1 & 0x7F) >> 2);
1112*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS0_2 & 0x7F) >> 2);
1113*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS0_3 & 0x7F) >> 2);
1114*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS1_0 & 0x7F) >> 2);
1115*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS1_1 & 0x7F) >> 2);
1116*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS1_2 & 0x7F) >> 2);
1117*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_STS1_3 & 0x7F) >> 2);
1118*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
1119*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
1120*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_0 & 0x7F) >> 2);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
1125*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
1126*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CQ_CTL_0 & 0x7F) >> 2);
1127*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
1128*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
1129*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_1 & 0x7F) >> 2);
1130*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_1 & 0x7F) >> 2);
1131*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
1132*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
1133*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_2 & 0x7F) >> 2);
1134*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_2 & 0x7F) >> 2);
1135*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
1136*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
1137*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_3 & 0x7F) >> 2);
1138*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_3 & 0x7F) >> 2);
1139*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
1140*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
1141*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
1142*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
1143*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
1144*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
1145*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
1146*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
1147*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
1148*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
1149*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
1150*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
1151*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
1152*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
1153*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
1158*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
1159*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
1160*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
1161*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
1162*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
1163*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
1164*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
1165*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
1166*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
1167*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
1168*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
1169*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
1170*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
1171*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
1172*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
1173*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
1174*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
1175*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
1176*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
1177*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
1178*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
1179*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
1180*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
1181*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
1182*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
1183*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
1184*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
1185*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
1186*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
1187*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
1188*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
1189*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
1190*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
1195*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
1196*4882a593Smuzhiyun 			<< 2;
1197*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
1198*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
1199*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
1200*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
1201*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
1202*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
1203*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
1204*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
1205*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
1206*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
1207*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
1208*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
1209*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
1210*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
1211*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
1212*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
1213*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
1214*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
1215*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
1216*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
1217*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
1218*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
1219*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
1220*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
1221*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
1222*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
1223*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
1224*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
1225*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
1226*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
1227*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
1232*4882a593Smuzhiyun 			PROT_BITS_OFFS;
1233*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
1234*4882a593Smuzhiyun 			>> 7) << 2;
1235*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
1236*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
1241*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
1242*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CP_STS_0 & 0x7F) >> 2);
1243*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_STS_1 & 0x7F) >> 2);
1244*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_STS_2 & 0x7F) >> 2);
1245*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_STS_3 & 0x7F) >> 2);
1246*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_STS_4 & 0x7F) >> 2);
1247*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
1248*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
1249*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
1250*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
1251*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
1252*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
1253*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
1254*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
1255*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
1256*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
1257*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
1258*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
1259*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
1264*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
1265*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
1266*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
1267*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_DBG_0_0 & 0x7F) >> 2);
1268*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_DBG_0_1 & 0x7F) >> 2);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
1273*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
1274*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_CP_DBG_0_2 & 0x7F) >> 2);
1275*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_DBG_0_3 & 0x7F) >> 2);
1276*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_DBG_0_4 & 0x7F) >> 2);
1277*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
1278*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
1279*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
1280*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
1281*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
1282*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
1283*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
1284*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
1285*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
1286*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
1291*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
1292*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_ARB_CFG_1 & 0x7F) >> 2);
1293*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
1294*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
1295*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
1296*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
1297*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
1298*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
1299*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
1300*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
1301*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
1302*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
1303*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
1304*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
1305*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
1306*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
1307*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
1308*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
1309*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
1310*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
1311*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
1312*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
1313*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
1314*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
1315*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
1316*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
1321*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
1322*4882a593Smuzhiyun 			<< 2;
1323*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
1324*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
1325*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
1326*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
1327*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
1328*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
1329*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
1330*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
1335*4882a593Smuzhiyun 			PROT_BITS_OFFS;
1336*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_ARB_MST_CHOISE_PUSH_OFST_23 &
1337*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1338*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
1339*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
1340*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
1341*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
1342*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
1347*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
1348*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_ARB_STATE_STS & 0x7F) >> 2);
1349*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
1350*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MSG_STS & 0x7F) >> 2);
1351*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
1352*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
1353*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
1354*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
1355*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
1356*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
1357*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
1358*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
1359*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
1360*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
1361*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
1362*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
1363*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
1364*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
1365*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
1366*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
1367*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
1368*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
1369*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
1370*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
1371*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
1372*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
1373*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
1374*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
1379*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
1380*4882a593Smuzhiyun 			<< 2;
1381*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
1382*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
1383*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
1384*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
1385*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
1386*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
1387*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
1388*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
1389*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
1390*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
1391*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
1392*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
1393*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CGM_CFG & 0x7F) >> 2);
1394*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CGM_STS & 0x7F) >> 2);
1395*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CGM_CFG1 & 0x7F) >> 2);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
1400*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
1401*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
1402*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
1403*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
1404*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
1405*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
1406*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
1407*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
1408*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_AXCACHE & 0x7F) >> 2);
1409*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_IND_GW_APB_CFG & 0x7F) >> 2);
1410*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
1411*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
1412*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
1413*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1414*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1415*4882a593Smuzhiyun 	mask |= 1U << ((mmMME2_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	pb_addr = (mmMME2_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
1420*4882a593Smuzhiyun 	word_offset = ((mmMME2_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
1421*4882a593Smuzhiyun 			<< 2;
1422*4882a593Smuzhiyun 	mask = 1U << ((mmMME2_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	pb_addr = (mmMME3_CTRL_RESET & ~0xFFF) + PROT_BITS_OFFS;
1427*4882a593Smuzhiyun 	word_offset = ((mmMME3_CTRL_RESET & PROT_BITS_OFFS) >> 7) << 2;
1428*4882a593Smuzhiyun 	mask = 1U << ((mmMME3_CTRL_RESET & 0x7F) >> 2);
1429*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_QM_STALL & 0x7F) >> 2);
1430*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_SYNC_OBJECT_FIFO_TH & 0x7F) >> 2);
1431*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_EUS_ROLLUP_CNT_ADD & 0x7F) >> 2);
1432*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_INTR_CAUSE & 0x7F) >> 2);
1433*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_INTR_MASK & 0x7F) >> 2);
1434*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_LOG_SHADOW & 0x7F) >> 2);
1435*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_DESC0 & 0x7F) >> 2);
1436*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_TOKEN_UPDATE & 0x7F) >> 2);
1437*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_TH & 0x7F) >> 2);
1438*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_MIN & 0x7F) >> 2);
1439*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_CTRL_EN & 0x7F) >> 2);
1440*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_HISTORY_LOG_SIZE & 0x7F) >> 2);
1441*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_A_BF16 & 0x7F) >> 2);
1442*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_B_BF16 & 0x7F) >> 2);
1443*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_A_FP32_ODD & 0x7F) >> 2);
1444*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_A_FP32_EVEN & 0x7F) >> 2);
1445*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_B_FP32_ODD & 0x7F) >> 2);
1446*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_DUMMY_B_FP32_EVEN & 0x7F) >> 2);
1447*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PROT & 0x7F) >> 2);
1448*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_EU_POWER_SAVE_DISABLE & 0x7F) >> 2);
1449*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_CS_DBG_BLOCK_ID & 0x7F) >> 2);
1450*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_CS_DBG_STATUS_DROP_CNT & 0x7F) >> 2);
1451*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_TE_CLOSE_CGATE & 0x7F) >> 2);
1452*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_AGU_SM_INFLIGHT_CNTR & 0x7F) >> 2);
1453*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_AGU_SM_TOTAL_CNTR & 0x7F) >> 2);
1454*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_EZSYNC_OUT_CREDIT & 0x7F) >> 2);
1455*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_PCU_RL_SAT_SEC & 0x7F) >> 2);
1456*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_AGU_SYNC_MSG_AXI_USER & 0x7F) >> 2);
1457*4882a593Smuzhiyun 	mask |= 1U << ((mmMME3_CTRL_QM_SLV_LBW_CLK_EN & 0x7F) >> 2);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	pb_addr = (mmMME3_CTRL_SHADOW_0_STATUS & ~0xFFF) + PROT_BITS_OFFS;
1462*4882a593Smuzhiyun 	word_offset = ((mmMME3_CTRL_SHADOW_0_STATUS & PROT_BITS_OFFS) >> 7)
1463*4882a593Smuzhiyun 			<< 2;
1464*4882a593Smuzhiyun 	mask = 1U << ((mmMME3_CTRL_SHADOW_0_STATUS & 0x7F) >> 2);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	/* MME 3 is slave, hence its whole QM block is protected (with RR) */
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
gaudi_init_dma_protection_bits(struct hl_device * hdev)1471*4882a593Smuzhiyun static void gaudi_init_dma_protection_bits(struct hl_device *hdev)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	u32 pb_addr, mask;
1474*4882a593Smuzhiyun 	u8 word_offset;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_S_BASE);
1477*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_S_DOWN_CH0_BASE);
1478*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_S_DOWN_CH1_BASE);
1479*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_E_PLL_BASE);
1480*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_S_DOWN_BASE);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_W_N_BASE);
1483*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_W_N_DOWN_CH0_BASE);
1484*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_W_N_DOWN_CH1_BASE);
1485*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_W_N_DOWN_BASE);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_N_BASE);
1488*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_N_DOWN_CH0_BASE);
1489*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_N_DOWN_CH1_BASE);
1490*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmDMA_IF_E_N_DOWN_BASE);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	WREG32(mmDMA0_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1493*4882a593Smuzhiyun 	WREG32(mmDMA1_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1494*4882a593Smuzhiyun 	WREG32(mmDMA2_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1495*4882a593Smuzhiyun 	WREG32(mmDMA3_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1496*4882a593Smuzhiyun 	WREG32(mmDMA4_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1497*4882a593Smuzhiyun 	WREG32(mmDMA5_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1498*4882a593Smuzhiyun 	WREG32(mmDMA6_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1499*4882a593Smuzhiyun 	WREG32(mmDMA7_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	WREG32(mmDMA0_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1502*4882a593Smuzhiyun 	WREG32(mmDMA1_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1503*4882a593Smuzhiyun 	WREG32(mmDMA2_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1504*4882a593Smuzhiyun 	WREG32(mmDMA3_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1505*4882a593Smuzhiyun 	WREG32(mmDMA4_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1506*4882a593Smuzhiyun 	WREG32(mmDMA5_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1507*4882a593Smuzhiyun 	WREG32(mmDMA6_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1508*4882a593Smuzhiyun 	WREG32(mmDMA7_CORE_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1511*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1512*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_GLBL_CFG0 & 0x7F) >> 2);
1513*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_CFG1 & 0x7F) >> 2);
1514*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_PROT & 0x7F) >> 2);
1515*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1516*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
1517*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
1518*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
1519*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
1520*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
1521*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
1522*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
1523*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
1524*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
1525*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
1526*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS0 & 0x7F) >> 2);
1527*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS1_0 & 0x7F) >> 2);
1528*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS1_1 & 0x7F) >> 2);
1529*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS1_2 & 0x7F) >> 2);
1530*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS1_3 & 0x7F) >> 2);
1531*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_STS1_4 & 0x7F) >> 2);
1532*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
1533*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
1534*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
1535*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
1536*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
1537*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
1538*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
1539*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
1540*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
1545*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
1546*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
1547*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
1548*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
1549*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
1550*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_SIZE_0 & 0x7F) >> 2);
1551*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_SIZE_1 & 0x7F) >> 2);
1552*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_SIZE_2 & 0x7F) >> 2);
1553*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_SIZE_3 & 0x7F) >> 2);
1554*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_PI_0 & 0x7F) >> 2);
1555*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_PI_1 & 0x7F) >> 2);
1556*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_PI_2 & 0x7F) >> 2);
1557*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_PI_3 & 0x7F) >> 2);
1558*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CI_0 & 0x7F) >> 2);
1559*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CI_1 & 0x7F) >> 2);
1560*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CI_2 & 0x7F) >> 2);
1561*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CI_3 & 0x7F) >> 2);
1562*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG0_0 & 0x7F) >> 2);
1563*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG0_1 & 0x7F) >> 2);
1564*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG0_2 & 0x7F) >> 2);
1565*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG0_3 & 0x7F) >> 2);
1566*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG1_0 & 0x7F) >> 2);
1567*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG1_1 & 0x7F) >> 2);
1568*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG1_2 & 0x7F) >> 2);
1569*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_CFG1_3 & 0x7F) >> 2);
1570*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
1571*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
1572*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
1573*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
1574*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS0_0 & 0x7F) >> 2);
1575*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS0_1 & 0x7F) >> 2);
1576*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS0_2 & 0x7F) >> 2);
1577*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS0_3 & 0x7F) >> 2);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
1582*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
1583*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_PQ_STS1_0 & 0x7F) >> 2);
1584*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS1_1 & 0x7F) >> 2);
1585*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS1_2 & 0x7F) >> 2);
1586*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_PQ_STS1_3 & 0x7F) >> 2);
1587*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS0_0 & 0x7F) >> 2);
1588*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS0_1 & 0x7F) >> 2);
1589*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS0_2 & 0x7F) >> 2);
1590*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS0_3 & 0x7F) >> 2);
1591*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS1_0 & 0x7F) >> 2);
1592*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS1_1 & 0x7F) >> 2);
1593*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS1_2 & 0x7F) >> 2);
1594*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_STS1_3 & 0x7F) >> 2);
1595*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
1596*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
1597*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_0 & 0x7F) >> 2);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
1602*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
1603*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CQ_CTL_0 & 0x7F) >> 2);
1604*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
1605*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
1606*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_1 & 0x7F) >> 2);
1607*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_1 & 0x7F) >> 2);
1608*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
1609*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
1610*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_2 & 0x7F) >> 2);
1611*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_2 & 0x7F) >> 2);
1612*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
1613*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
1614*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_3 & 0x7F) >> 2);
1615*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_3 & 0x7F) >> 2);
1616*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
1617*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
1618*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
1619*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
1620*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
1621*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
1622*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
1623*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
1624*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
1625*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
1626*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
1627*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
1628*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
1629*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
1630*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
1635*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
1636*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
1637*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
1638*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
1639*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
1640*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
1641*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
1642*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
1643*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
1644*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
1645*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
1646*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
1647*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
1648*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
1649*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
1650*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
1651*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
1652*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
1653*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
1654*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
1655*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
1656*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
1657*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
1658*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
1659*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
1660*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
1661*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
1662*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
1663*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
1664*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
1665*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
1666*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
1667*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
1672*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
1673*4882a593Smuzhiyun 			<< 2;
1674*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
1675*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
1676*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
1677*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
1678*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
1679*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
1680*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
1681*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
1682*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
1683*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
1684*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
1685*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
1686*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
1687*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
1688*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
1689*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
1690*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
1691*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
1692*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
1693*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
1694*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
1695*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
1696*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
1697*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
1698*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
1699*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
1700*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
1701*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
1702*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
1703*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
1704*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
1709*4882a593Smuzhiyun 			PROT_BITS_OFFS;
1710*4882a593Smuzhiyun 	word_offset =
1711*4882a593Smuzhiyun 		((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
1712*4882a593Smuzhiyun 		<< 2;
1713*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
1714*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
1719*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
1720*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CP_STS_0 & 0x7F) >> 2);
1721*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_STS_1 & 0x7F) >> 2);
1722*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_STS_2 & 0x7F) >> 2);
1723*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_STS_3 & 0x7F) >> 2);
1724*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_STS_4 & 0x7F) >> 2);
1725*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
1726*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
1727*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
1728*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
1729*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
1730*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
1731*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
1732*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
1733*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
1734*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
1735*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
1736*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
1737*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
1742*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
1743*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
1744*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
1745*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_DBG_0_0 & 0x7F) >> 2);
1746*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_DBG_0_1 & 0x7F) >> 2);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
1751*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
1752*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_CP_DBG_0_2 & 0x7F) >> 2);
1753*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_DBG_0_3 & 0x7F) >> 2);
1754*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_DBG_0_4 & 0x7F) >> 2);
1755*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
1756*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
1757*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
1758*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
1759*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
1760*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
1761*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
1762*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
1763*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
1764*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
1769*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
1770*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_ARB_CFG_1 & 0x7F) >> 2);
1771*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
1772*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
1773*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
1774*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
1775*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
1776*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
1777*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
1778*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
1779*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
1780*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
1781*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
1782*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
1783*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
1784*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
1785*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
1786*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
1787*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
1788*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
1789*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
1790*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
1791*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
1792*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
1793*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
1794*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
1799*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
1800*4882a593Smuzhiyun 			<< 2;
1801*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
1802*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
1803*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
1804*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
1805*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
1806*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
1807*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
1808*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
1809*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
1812*4882a593Smuzhiyun 			PROT_BITS_OFFS;
1813*4882a593Smuzhiyun 	word_offset =
1814*4882a593Smuzhiyun 		((mmDMA0_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
1815*4882a593Smuzhiyun 		<< 2;
1816*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
1817*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
1818*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
1819*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
1820*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
1825*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
1826*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_ARB_STATE_STS & 0x7F) >> 2);
1827*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
1828*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MSG_STS & 0x7F) >> 2);
1829*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
1830*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
1831*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
1832*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
1833*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
1834*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
1835*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
1836*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
1837*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
1838*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
1839*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
1840*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
1841*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
1842*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
1843*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
1844*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
1845*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
1846*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
1847*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
1848*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
1849*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
1850*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
1851*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
1852*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
1857*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
1858*4882a593Smuzhiyun 			<< 2;
1859*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
1860*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
1861*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
1862*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
1863*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
1864*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
1865*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
1866*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
1867*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
1868*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
1869*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
1870*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
1871*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CGM_CFG & 0x7F) >> 2);
1872*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CGM_STS & 0x7F) >> 2);
1873*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CGM_CFG1 & 0x7F) >> 2);
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
1878*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
1879*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
1880*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
1881*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
1882*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
1883*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
1884*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
1885*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
1886*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_AXCACHE & 0x7F) >> 2);
1887*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_IND_GW_APB_CFG & 0x7F) >> 2);
1888*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
1889*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
1890*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
1891*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1892*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1893*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	pb_addr = (mmDMA0_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
1898*4882a593Smuzhiyun 	word_offset = ((mmDMA0_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
1899*4882a593Smuzhiyun 			<< 2;
1900*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1905*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1906*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_GLBL_CFG0 & 0x7F) >> 2);
1907*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_CFG1 & 0x7F) >> 2);
1908*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_PROT & 0x7F) >> 2);
1909*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1910*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
1911*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
1912*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
1913*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
1914*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
1915*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
1916*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
1917*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
1918*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
1919*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
1920*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS0 & 0x7F) >> 2);
1921*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS1_0 & 0x7F) >> 2);
1922*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS1_1 & 0x7F) >> 2);
1923*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS1_2 & 0x7F) >> 2);
1924*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS1_3 & 0x7F) >> 2);
1925*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_STS1_4 & 0x7F) >> 2);
1926*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
1927*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
1928*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
1929*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
1930*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
1931*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
1932*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
1933*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
1934*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
1939*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
1940*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
1941*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
1942*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
1943*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
1944*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_SIZE_0 & 0x7F) >> 2);
1945*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_SIZE_1 & 0x7F) >> 2);
1946*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_SIZE_2 & 0x7F) >> 2);
1947*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_SIZE_3 & 0x7F) >> 2);
1948*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_PI_0 & 0x7F) >> 2);
1949*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_PI_1 & 0x7F) >> 2);
1950*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_PI_2 & 0x7F) >> 2);
1951*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_PI_3 & 0x7F) >> 2);
1952*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CI_0 & 0x7F) >> 2);
1953*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CI_1 & 0x7F) >> 2);
1954*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CI_2 & 0x7F) >> 2);
1955*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CI_3 & 0x7F) >> 2);
1956*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG0_0 & 0x7F) >> 2);
1957*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG0_1 & 0x7F) >> 2);
1958*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG0_2 & 0x7F) >> 2);
1959*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG0_3 & 0x7F) >> 2);
1960*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG1_0 & 0x7F) >> 2);
1961*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG1_1 & 0x7F) >> 2);
1962*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG1_2 & 0x7F) >> 2);
1963*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_CFG1_3 & 0x7F) >> 2);
1964*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
1965*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
1966*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
1967*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
1968*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS0_0 & 0x7F) >> 2);
1969*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS0_1 & 0x7F) >> 2);
1970*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS0_2 & 0x7F) >> 2);
1971*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS0_3 & 0x7F) >> 2);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
1976*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
1977*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_PQ_STS1_0 & 0x7F) >> 2);
1978*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS1_1 & 0x7F) >> 2);
1979*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS1_2 & 0x7F) >> 2);
1980*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_PQ_STS1_3 & 0x7F) >> 2);
1981*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS0_0 & 0x7F) >> 2);
1982*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS0_1 & 0x7F) >> 2);
1983*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS0_2 & 0x7F) >> 2);
1984*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS0_3 & 0x7F) >> 2);
1985*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS1_0 & 0x7F) >> 2);
1986*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS1_1 & 0x7F) >> 2);
1987*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS1_2 & 0x7F) >> 2);
1988*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_STS1_3 & 0x7F) >> 2);
1989*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
1990*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
1991*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_0 & 0x7F) >> 2);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
1996*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
1997*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CQ_CTL_0 & 0x7F) >> 2);
1998*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
1999*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
2000*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_1 & 0x7F) >> 2);
2001*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_1 & 0x7F) >> 2);
2002*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
2003*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
2004*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_2 & 0x7F) >> 2);
2005*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_2 & 0x7F) >> 2);
2006*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
2007*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
2008*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_3 & 0x7F) >> 2);
2009*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_3 & 0x7F) >> 2);
2010*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
2011*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
2012*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
2013*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
2014*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
2015*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
2016*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
2017*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
2018*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
2019*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
2020*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
2021*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
2022*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
2023*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
2024*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2029*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2030*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
2031*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
2032*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
2033*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
2034*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
2035*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
2036*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
2037*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
2038*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
2039*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
2040*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
2041*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
2042*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
2043*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
2044*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
2045*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
2046*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
2047*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
2048*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
2049*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
2050*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
2051*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
2052*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
2053*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
2054*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
2055*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
2056*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
2057*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
2058*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
2059*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
2060*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
2061*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
2066*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
2067*4882a593Smuzhiyun 			<< 2;
2068*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
2069*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
2070*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
2071*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
2072*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
2073*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
2074*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
2075*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
2076*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
2077*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
2078*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
2079*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
2080*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
2081*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
2082*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
2083*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
2084*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
2085*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
2086*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
2087*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
2088*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
2089*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
2090*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
2091*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2092*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2093*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2094*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2095*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2096*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2097*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2098*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
2103*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2104*4882a593Smuzhiyun 	word_offset =
2105*4882a593Smuzhiyun 		((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
2106*4882a593Smuzhiyun 		<< 2;
2107*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2108*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2113*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2114*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CP_STS_0 & 0x7F) >> 2);
2115*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_STS_1 & 0x7F) >> 2);
2116*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_STS_2 & 0x7F) >> 2);
2117*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_STS_3 & 0x7F) >> 2);
2118*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_STS_4 & 0x7F) >> 2);
2119*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
2120*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
2121*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
2122*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
2123*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
2124*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
2125*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
2126*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
2127*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
2128*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
2129*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
2130*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
2131*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
2136*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
2137*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
2138*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
2139*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_DBG_0_0 & 0x7F) >> 2);
2140*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_DBG_0_1 & 0x7F) >> 2);
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
2145*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
2146*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_CP_DBG_0_2 & 0x7F) >> 2);
2147*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_DBG_0_3 & 0x7F) >> 2);
2148*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_DBG_0_4 & 0x7F) >> 2);
2149*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
2150*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
2151*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
2152*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
2153*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
2154*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
2155*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
2156*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
2157*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
2158*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
2163*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
2164*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_ARB_CFG_1 & 0x7F) >> 2);
2165*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
2166*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
2167*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
2168*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
2169*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
2170*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
2171*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
2172*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
2173*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
2174*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
2175*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
2176*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
2177*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
2178*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
2179*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
2180*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
2181*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
2182*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
2183*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
2184*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
2185*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
2186*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
2187*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
2188*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
2193*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
2194*4882a593Smuzhiyun 			<< 2;
2195*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
2196*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
2197*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
2198*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
2199*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
2200*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
2201*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
2202*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
2207*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2208*4882a593Smuzhiyun 	word_offset =
2209*4882a593Smuzhiyun 		((mmDMA1_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
2210*4882a593Smuzhiyun 		<< 2;
2211*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
2212*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
2213*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
2214*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
2215*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
2220*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
2221*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_ARB_STATE_STS & 0x7F) >> 2);
2222*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
2223*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MSG_STS & 0x7F) >> 2);
2224*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
2225*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
2226*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
2227*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
2228*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
2229*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
2230*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
2231*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
2232*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
2233*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
2234*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
2235*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
2236*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
2237*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
2238*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
2239*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
2240*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
2241*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
2242*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
2243*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
2244*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
2245*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
2246*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
2247*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
2252*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
2253*4882a593Smuzhiyun 			<< 2;
2254*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
2255*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
2256*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
2257*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
2258*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
2259*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
2260*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
2261*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
2262*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
2263*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
2264*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
2265*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
2266*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CGM_CFG & 0x7F) >> 2);
2267*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CGM_STS & 0x7F) >> 2);
2268*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CGM_CFG1 & 0x7F) >> 2);
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
2273*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
2274*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
2275*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
2276*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
2277*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
2278*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
2279*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
2280*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
2281*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_AXCACHE & 0x7F) >> 2);
2282*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_IND_GW_APB_CFG & 0x7F) >> 2);
2283*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
2284*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
2285*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
2286*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
2287*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
2288*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	pb_addr = (mmDMA1_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
2293*4882a593Smuzhiyun 	word_offset = ((mmDMA1_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
2294*4882a593Smuzhiyun 			<< 2;
2295*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
2300*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
2301*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_GLBL_CFG0 & 0x7F) >> 2);
2302*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_CFG1 & 0x7F) >> 2);
2303*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_PROT & 0x7F) >> 2);
2304*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_ERR_CFG & 0x7F) >> 2);
2305*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
2306*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
2307*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
2308*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
2309*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
2310*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
2311*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
2312*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
2313*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
2314*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
2315*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS0 & 0x7F) >> 2);
2316*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS1_0 & 0x7F) >> 2);
2317*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS1_1 & 0x7F) >> 2);
2318*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS1_2 & 0x7F) >> 2);
2319*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS1_3 & 0x7F) >> 2);
2320*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_STS1_4 & 0x7F) >> 2);
2321*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
2322*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
2323*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
2324*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
2325*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
2326*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
2327*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
2328*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
2329*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
2334*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
2335*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
2336*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
2337*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
2338*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
2339*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_SIZE_0 & 0x7F) >> 2);
2340*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_SIZE_1 & 0x7F) >> 2);
2341*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_SIZE_2 & 0x7F) >> 2);
2342*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_SIZE_3 & 0x7F) >> 2);
2343*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_PI_0 & 0x7F) >> 2);
2344*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_PI_1 & 0x7F) >> 2);
2345*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_PI_2 & 0x7F) >> 2);
2346*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_PI_3 & 0x7F) >> 2);
2347*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CI_0 & 0x7F) >> 2);
2348*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CI_1 & 0x7F) >> 2);
2349*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CI_2 & 0x7F) >> 2);
2350*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CI_3 & 0x7F) >> 2);
2351*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG0_0 & 0x7F) >> 2);
2352*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG0_1 & 0x7F) >> 2);
2353*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG0_2 & 0x7F) >> 2);
2354*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG0_3 & 0x7F) >> 2);
2355*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG1_0 & 0x7F) >> 2);
2356*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG1_1 & 0x7F) >> 2);
2357*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG1_2 & 0x7F) >> 2);
2358*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_CFG1_3 & 0x7F) >> 2);
2359*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
2360*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
2361*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
2362*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
2363*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS0_0 & 0x7F) >> 2);
2364*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS0_1 & 0x7F) >> 2);
2365*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS0_2 & 0x7F) >> 2);
2366*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS0_3 & 0x7F) >> 2);
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
2371*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
2372*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_PQ_STS1_0 & 0x7F) >> 2);
2373*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS1_1 & 0x7F) >> 2);
2374*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS1_2 & 0x7F) >> 2);
2375*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_PQ_STS1_3 & 0x7F) >> 2);
2376*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS0_0 & 0x7F) >> 2);
2377*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS0_1 & 0x7F) >> 2);
2378*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS0_2 & 0x7F) >> 2);
2379*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS0_3 & 0x7F) >> 2);
2380*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS1_0 & 0x7F) >> 2);
2381*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS1_1 & 0x7F) >> 2);
2382*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS1_2 & 0x7F) >> 2);
2383*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_STS1_3 & 0x7F) >> 2);
2384*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
2385*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
2386*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_0 & 0x7F) >> 2);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
2391*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
2392*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CQ_CTL_0 & 0x7F) >> 2);
2393*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
2394*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
2395*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_1 & 0x7F) >> 2);
2396*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_1 & 0x7F) >> 2);
2397*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
2398*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
2399*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_2 & 0x7F) >> 2);
2400*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_2 & 0x7F) >> 2);
2401*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
2402*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
2403*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_3 & 0x7F) >> 2);
2404*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_3 & 0x7F) >> 2);
2405*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
2406*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
2407*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
2408*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
2409*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
2410*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
2411*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
2412*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
2413*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
2414*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
2415*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
2416*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
2417*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
2418*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
2419*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2424*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2425*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
2426*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
2427*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
2428*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
2429*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
2430*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
2431*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
2432*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
2433*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
2434*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
2435*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
2436*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
2437*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
2438*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
2439*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
2440*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
2441*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
2442*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
2443*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
2444*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
2445*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
2446*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
2447*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
2448*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
2449*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
2450*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
2451*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
2452*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
2453*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
2454*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
2455*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
2456*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
2461*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
2462*4882a593Smuzhiyun 			<< 2;
2463*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
2464*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
2465*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
2466*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
2467*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
2468*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
2469*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
2470*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
2471*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
2472*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
2473*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
2474*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
2475*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
2476*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
2477*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
2478*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
2479*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
2480*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
2481*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
2482*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
2483*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
2484*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
2485*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
2486*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2487*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2488*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2489*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2490*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2491*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2492*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2493*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
2498*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2499*4882a593Smuzhiyun 	word_offset =
2500*4882a593Smuzhiyun 		((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
2501*4882a593Smuzhiyun 		<< 2;
2502*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2503*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2508*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2509*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CP_STS_0 & 0x7F) >> 2);
2510*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_STS_1 & 0x7F) >> 2);
2511*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_STS_2 & 0x7F) >> 2);
2512*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_STS_3 & 0x7F) >> 2);
2513*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_STS_4 & 0x7F) >> 2);
2514*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
2515*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
2516*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
2517*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
2518*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
2519*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
2520*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
2521*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
2522*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
2523*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
2524*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
2525*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
2526*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
2531*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
2532*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
2533*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
2534*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_DBG_0_0 & 0x7F) >> 2);
2535*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_DBG_0_1 & 0x7F) >> 2);
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
2540*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
2541*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_CP_DBG_0_2 & 0x7F) >> 2);
2542*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_DBG_0_3 & 0x7F) >> 2);
2543*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_DBG_0_4 & 0x7F) >> 2);
2544*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
2545*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
2546*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
2547*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
2548*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
2549*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
2550*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
2551*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
2552*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
2553*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
2558*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
2559*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_ARB_CFG_1 & 0x7F) >> 2);
2560*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
2561*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
2562*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
2563*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
2564*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
2565*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
2566*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
2567*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
2568*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
2569*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
2570*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
2571*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
2572*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
2573*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
2574*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
2575*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
2576*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
2577*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
2578*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
2579*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
2580*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
2581*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
2582*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
2583*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
2588*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
2589*4882a593Smuzhiyun 			<< 2;
2590*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
2591*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
2592*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
2593*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
2594*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
2595*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
2596*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
2597*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
2602*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2603*4882a593Smuzhiyun 	word_offset =
2604*4882a593Smuzhiyun 		((mmDMA2_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
2605*4882a593Smuzhiyun 		<< 2;
2606*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
2607*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
2608*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
2609*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
2610*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
2615*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
2616*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_ARB_STATE_STS & 0x7F) >> 2);
2617*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
2618*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MSG_STS & 0x7F) >> 2);
2619*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
2620*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
2621*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
2622*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
2623*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
2624*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
2625*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
2626*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
2627*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
2628*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
2629*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
2630*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
2631*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
2632*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
2633*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
2634*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
2635*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
2636*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
2637*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
2638*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
2639*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
2640*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
2641*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
2642*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
2647*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
2648*4882a593Smuzhiyun 			<< 2;
2649*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
2650*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
2651*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
2652*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
2653*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
2654*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
2655*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
2656*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
2657*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
2658*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
2659*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
2660*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
2661*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CGM_CFG & 0x7F) >> 2);
2662*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CGM_STS & 0x7F) >> 2);
2663*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CGM_CFG1 & 0x7F) >> 2);
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
2668*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
2669*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
2670*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
2671*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
2672*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
2673*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
2674*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
2675*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
2676*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_AXCACHE & 0x7F) >> 2);
2677*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_IND_GW_APB_CFG & 0x7F) >> 2);
2678*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
2679*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
2680*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
2681*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
2682*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
2683*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	pb_addr = (mmDMA2_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
2688*4882a593Smuzhiyun 	word_offset = ((mmDMA2_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
2689*4882a593Smuzhiyun 			<< 2;
2690*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
2695*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
2696*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_GLBL_CFG0 & 0x7F) >> 2);
2697*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_CFG1 & 0x7F) >> 2);
2698*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_PROT & 0x7F) >> 2);
2699*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_ERR_CFG & 0x7F) >> 2);
2700*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
2701*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
2702*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
2703*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
2704*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
2705*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
2706*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
2707*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
2708*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
2709*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
2710*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS0 & 0x7F) >> 2);
2711*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS1_0 & 0x7F) >> 2);
2712*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS1_1 & 0x7F) >> 2);
2713*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS1_2 & 0x7F) >> 2);
2714*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS1_3 & 0x7F) >> 2);
2715*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_STS1_4 & 0x7F) >> 2);
2716*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
2717*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
2718*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
2719*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
2720*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
2721*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
2722*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
2723*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
2724*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
2729*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
2730*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
2731*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
2732*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
2733*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
2734*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_SIZE_0 & 0x7F) >> 2);
2735*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_SIZE_1 & 0x7F) >> 2);
2736*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_SIZE_2 & 0x7F) >> 2);
2737*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_SIZE_3 & 0x7F) >> 2);
2738*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_PI_0 & 0x7F) >> 2);
2739*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_PI_1 & 0x7F) >> 2);
2740*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_PI_2 & 0x7F) >> 2);
2741*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_PI_3 & 0x7F) >> 2);
2742*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CI_0 & 0x7F) >> 2);
2743*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CI_1 & 0x7F) >> 2);
2744*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CI_2 & 0x7F) >> 2);
2745*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CI_3 & 0x7F) >> 2);
2746*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG0_0 & 0x7F) >> 2);
2747*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG0_1 & 0x7F) >> 2);
2748*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG0_2 & 0x7F) >> 2);
2749*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG0_3 & 0x7F) >> 2);
2750*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG1_0 & 0x7F) >> 2);
2751*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG1_1 & 0x7F) >> 2);
2752*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG1_2 & 0x7F) >> 2);
2753*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_CFG1_3 & 0x7F) >> 2);
2754*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
2755*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
2756*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
2757*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
2758*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS0_0 & 0x7F) >> 2);
2759*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS0_1 & 0x7F) >> 2);
2760*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS0_2 & 0x7F) >> 2);
2761*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS0_3 & 0x7F) >> 2);
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
2766*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
2767*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_PQ_STS1_0 & 0x7F) >> 2);
2768*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS1_1 & 0x7F) >> 2);
2769*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS1_2 & 0x7F) >> 2);
2770*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_PQ_STS1_3 & 0x7F) >> 2);
2771*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS0_0 & 0x7F) >> 2);
2772*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS0_1 & 0x7F) >> 2);
2773*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS0_2 & 0x7F) >> 2);
2774*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS0_3 & 0x7F) >> 2);
2775*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS1_0 & 0x7F) >> 2);
2776*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS1_1 & 0x7F) >> 2);
2777*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS1_2 & 0x7F) >> 2);
2778*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_STS1_3 & 0x7F) >> 2);
2779*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
2780*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
2781*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_0 & 0x7F) >> 2);
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
2786*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
2787*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CQ_CTL_0 & 0x7F) >> 2);
2788*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
2789*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
2790*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_1 & 0x7F) >> 2);
2791*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_1 & 0x7F) >> 2);
2792*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
2793*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
2794*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_2 & 0x7F) >> 2);
2795*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_2 & 0x7F) >> 2);
2796*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
2797*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
2798*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_3 & 0x7F) >> 2);
2799*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_3 & 0x7F) >> 2);
2800*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
2801*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
2802*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
2803*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
2804*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
2805*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
2806*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
2807*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
2808*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
2809*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
2810*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
2811*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
2812*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
2813*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
2814*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2819*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2820*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
2821*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
2822*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
2823*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
2824*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
2825*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
2826*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
2827*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
2828*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
2829*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
2830*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
2831*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
2832*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
2833*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
2834*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
2835*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
2836*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
2837*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
2838*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
2839*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
2840*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
2841*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
2842*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
2843*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
2844*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
2845*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
2846*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
2847*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
2848*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
2849*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
2850*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
2851*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
2856*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
2857*4882a593Smuzhiyun 			<< 2;
2858*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
2859*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
2860*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
2861*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
2862*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
2863*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
2864*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
2865*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
2866*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
2867*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
2868*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
2869*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
2870*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
2871*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
2872*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
2873*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
2874*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
2875*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
2876*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
2877*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
2878*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
2879*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
2880*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
2881*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2882*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2883*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2884*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2885*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2886*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
2887*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
2888*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
2893*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2894*4882a593Smuzhiyun 	word_offset =
2895*4882a593Smuzhiyun 		((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
2896*4882a593Smuzhiyun 		<< 2;
2897*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
2898*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
2903*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
2904*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CP_STS_0 & 0x7F) >> 2);
2905*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_STS_1 & 0x7F) >> 2);
2906*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_STS_2 & 0x7F) >> 2);
2907*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_STS_3 & 0x7F) >> 2);
2908*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_STS_4 & 0x7F) >> 2);
2909*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
2910*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
2911*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
2912*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
2913*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
2914*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
2915*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
2916*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
2917*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
2918*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
2919*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
2920*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
2921*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
2926*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
2927*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
2928*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
2929*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_DBG_0_0 & 0x7F) >> 2);
2930*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_DBG_0_1 & 0x7F) >> 2);
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
2935*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
2936*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_CP_DBG_0_2 & 0x7F) >> 2);
2937*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_DBG_0_3 & 0x7F) >> 2);
2938*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_DBG_0_4 & 0x7F) >> 2);
2939*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
2940*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
2941*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
2942*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
2943*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
2944*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
2945*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
2946*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
2947*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
2948*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
2953*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
2954*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_ARB_CFG_1 & 0x7F) >> 2);
2955*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
2956*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
2957*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
2958*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
2959*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
2960*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
2961*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
2962*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
2963*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
2964*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
2965*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
2966*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
2967*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
2968*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
2969*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
2970*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
2971*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
2972*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
2973*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
2974*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
2975*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
2976*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
2977*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
2978*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
2983*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
2984*4882a593Smuzhiyun 			<< 2;
2985*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
2986*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
2987*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
2988*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
2989*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
2990*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
2991*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
2992*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
2997*4882a593Smuzhiyun 			PROT_BITS_OFFS;
2998*4882a593Smuzhiyun 	word_offset =
2999*4882a593Smuzhiyun 		((mmDMA3_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
3000*4882a593Smuzhiyun 		<< 2;
3001*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
3002*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
3003*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
3004*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
3005*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
3010*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
3011*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_ARB_STATE_STS & 0x7F) >> 2);
3012*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
3013*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MSG_STS & 0x7F) >> 2);
3014*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
3015*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
3016*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
3017*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
3018*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
3019*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
3020*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
3021*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
3022*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
3023*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
3024*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
3025*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
3026*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
3027*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
3028*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
3029*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
3030*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
3031*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
3032*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
3033*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
3034*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
3035*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
3036*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
3037*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
3042*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
3043*4882a593Smuzhiyun 			<< 2;
3044*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
3045*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
3046*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
3047*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
3048*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
3049*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
3050*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
3051*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
3052*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
3053*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
3054*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
3055*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
3056*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CGM_CFG & 0x7F) >> 2);
3057*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CGM_STS & 0x7F) >> 2);
3058*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CGM_CFG1 & 0x7F) >> 2);
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
3063*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
3064*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
3065*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
3066*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
3067*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
3068*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
3069*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
3070*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
3071*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_AXCACHE & 0x7F) >> 2);
3072*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_IND_GW_APB_CFG & 0x7F) >> 2);
3073*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
3074*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
3075*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
3076*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
3077*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
3078*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	pb_addr = (mmDMA3_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
3083*4882a593Smuzhiyun 	word_offset = ((mmDMA3_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
3084*4882a593Smuzhiyun 			<< 2;
3085*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
3090*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
3091*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_GLBL_CFG0 & 0x7F) >> 2);
3092*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_CFG1 & 0x7F) >> 2);
3093*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_PROT & 0x7F) >> 2);
3094*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_ERR_CFG & 0x7F) >> 2);
3095*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
3096*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
3097*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
3098*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
3099*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
3100*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
3101*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
3102*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
3103*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
3104*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
3105*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS0 & 0x7F) >> 2);
3106*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS1_0 & 0x7F) >> 2);
3107*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS1_1 & 0x7F) >> 2);
3108*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS1_2 & 0x7F) >> 2);
3109*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS1_3 & 0x7F) >> 2);
3110*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_STS1_4 & 0x7F) >> 2);
3111*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
3112*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
3113*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
3114*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
3115*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
3116*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
3117*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
3118*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
3119*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
3124*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
3125*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
3126*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
3127*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
3128*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
3129*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_SIZE_0 & 0x7F) >> 2);
3130*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_SIZE_1 & 0x7F) >> 2);
3131*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_SIZE_2 & 0x7F) >> 2);
3132*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_SIZE_3 & 0x7F) >> 2);
3133*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_PI_0 & 0x7F) >> 2);
3134*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_PI_1 & 0x7F) >> 2);
3135*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_PI_2 & 0x7F) >> 2);
3136*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_PI_3 & 0x7F) >> 2);
3137*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CI_0 & 0x7F) >> 2);
3138*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CI_1 & 0x7F) >> 2);
3139*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CI_2 & 0x7F) >> 2);
3140*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CI_3 & 0x7F) >> 2);
3141*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG0_0 & 0x7F) >> 2);
3142*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG0_1 & 0x7F) >> 2);
3143*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG0_2 & 0x7F) >> 2);
3144*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG0_3 & 0x7F) >> 2);
3145*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG1_0 & 0x7F) >> 2);
3146*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG1_1 & 0x7F) >> 2);
3147*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG1_2 & 0x7F) >> 2);
3148*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_CFG1_3 & 0x7F) >> 2);
3149*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
3150*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
3151*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
3152*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
3153*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS0_0 & 0x7F) >> 2);
3154*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS0_1 & 0x7F) >> 2);
3155*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS0_2 & 0x7F) >> 2);
3156*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS0_3 & 0x7F) >> 2);
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
3161*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
3162*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_PQ_STS1_0 & 0x7F) >> 2);
3163*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS1_1 & 0x7F) >> 2);
3164*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS1_2 & 0x7F) >> 2);
3165*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_PQ_STS1_3 & 0x7F) >> 2);
3166*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS0_0 & 0x7F) >> 2);
3167*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS0_1 & 0x7F) >> 2);
3168*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS0_2 & 0x7F) >> 2);
3169*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS0_3 & 0x7F) >> 2);
3170*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS1_0 & 0x7F) >> 2);
3171*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS1_1 & 0x7F) >> 2);
3172*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS1_2 & 0x7F) >> 2);
3173*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_STS1_3 & 0x7F) >> 2);
3174*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
3175*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
3176*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_0 & 0x7F) >> 2);
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
3181*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
3182*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CQ_CTL_0 & 0x7F) >> 2);
3183*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
3184*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
3185*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_1 & 0x7F) >> 2);
3186*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_1 & 0x7F) >> 2);
3187*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
3188*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
3189*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_2 & 0x7F) >> 2);
3190*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_2 & 0x7F) >> 2);
3191*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
3192*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
3193*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_3 & 0x7F) >> 2);
3194*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_3 & 0x7F) >> 2);
3195*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
3196*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
3197*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
3198*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
3199*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
3200*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
3201*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
3202*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
3203*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
3204*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
3205*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
3206*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
3207*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
3208*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
3209*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
3210*4882a593Smuzhiyun 
3211*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3212*4882a593Smuzhiyun 
3213*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
3214*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
3215*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
3216*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
3217*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
3218*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
3219*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
3220*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
3221*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
3222*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
3223*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
3224*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
3225*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
3226*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
3227*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
3228*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
3229*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
3230*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
3231*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
3232*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
3233*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
3234*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
3235*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
3236*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
3237*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
3238*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
3239*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
3240*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
3241*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
3242*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
3243*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
3244*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
3245*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
3246*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
3251*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
3252*4882a593Smuzhiyun 			<< 2;
3253*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
3254*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
3255*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
3256*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
3257*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
3258*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
3259*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
3260*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
3261*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
3262*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
3263*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
3264*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
3265*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
3266*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
3267*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
3268*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
3269*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
3270*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
3271*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
3272*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
3273*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
3274*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
3275*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
3276*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
3277*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
3278*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
3279*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
3280*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
3281*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
3282*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
3283*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3286*4882a593Smuzhiyun 
3287*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
3288*4882a593Smuzhiyun 			PROT_BITS_OFFS;
3289*4882a593Smuzhiyun 	word_offset =
3290*4882a593Smuzhiyun 		((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
3291*4882a593Smuzhiyun 		<< 2;
3292*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
3293*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3296*4882a593Smuzhiyun 
3297*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
3298*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
3299*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CP_STS_0 & 0x7F) >> 2);
3300*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_STS_1 & 0x7F) >> 2);
3301*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_STS_2 & 0x7F) >> 2);
3302*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_STS_3 & 0x7F) >> 2);
3303*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_STS_4 & 0x7F) >> 2);
3304*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
3305*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
3306*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
3307*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
3308*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
3309*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
3310*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
3311*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
3312*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
3313*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
3314*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
3315*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
3316*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
3321*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
3322*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
3323*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
3324*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_DBG_0_0 & 0x7F) >> 2);
3325*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_DBG_0_1 & 0x7F) >> 2);
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
3330*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
3331*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_CP_DBG_0_2 & 0x7F) >> 2);
3332*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_DBG_0_3 & 0x7F) >> 2);
3333*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_DBG_0_4 & 0x7F) >> 2);
3334*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
3335*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
3336*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
3337*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
3338*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
3339*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
3340*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
3341*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
3342*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
3343*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3346*4882a593Smuzhiyun 
3347*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
3348*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
3349*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_ARB_CFG_1 & 0x7F) >> 2);
3350*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
3351*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
3352*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
3353*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
3354*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
3355*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
3356*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
3357*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
3358*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
3359*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
3360*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
3361*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
3362*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
3363*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
3364*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
3365*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
3366*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
3367*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
3368*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
3369*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
3370*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
3371*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
3372*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
3373*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3376*4882a593Smuzhiyun 
3377*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
3378*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
3379*4882a593Smuzhiyun 			<< 2;
3380*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
3381*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
3382*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
3383*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
3384*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
3385*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
3386*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
3387*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3390*4882a593Smuzhiyun 
3391*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
3392*4882a593Smuzhiyun 			PROT_BITS_OFFS;
3393*4882a593Smuzhiyun 	word_offset =
3394*4882a593Smuzhiyun 		((mmDMA4_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
3395*4882a593Smuzhiyun 		<< 2;
3396*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
3397*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
3398*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
3399*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
3400*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3403*4882a593Smuzhiyun 
3404*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
3405*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
3406*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_ARB_STATE_STS & 0x7F) >> 2);
3407*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
3408*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MSG_STS & 0x7F) >> 2);
3409*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
3410*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
3411*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
3412*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
3413*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
3414*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
3415*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
3416*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
3417*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
3418*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
3419*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
3420*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
3421*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
3422*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
3423*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
3424*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
3425*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
3426*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
3427*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
3428*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
3429*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
3430*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
3431*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
3432*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
3433*4882a593Smuzhiyun 
3434*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
3437*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
3438*4882a593Smuzhiyun 			<< 2;
3439*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
3440*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
3441*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
3442*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
3443*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
3444*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
3445*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
3446*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
3447*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
3448*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
3449*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
3450*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
3451*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CGM_CFG & 0x7F) >> 2);
3452*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CGM_STS & 0x7F) >> 2);
3453*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CGM_CFG1 & 0x7F) >> 2);
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
3458*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
3459*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
3460*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
3461*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
3462*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
3463*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
3464*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
3465*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
3466*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_AXCACHE & 0x7F) >> 2);
3467*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_IND_GW_APB_CFG & 0x7F) >> 2);
3468*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
3469*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
3470*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
3471*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
3472*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
3473*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 	pb_addr = (mmDMA4_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
3478*4882a593Smuzhiyun 	word_offset = ((mmDMA4_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
3479*4882a593Smuzhiyun 			<< 2;
3480*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
3485*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
3486*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_GLBL_CFG0 & 0x7F) >> 2);
3487*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_CFG1 & 0x7F) >> 2);
3488*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_PROT & 0x7F) >> 2);
3489*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_ERR_CFG & 0x7F) >> 2);
3490*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
3491*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
3492*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
3493*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
3494*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
3495*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
3496*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
3497*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
3498*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
3499*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
3500*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS0 & 0x7F) >> 2);
3501*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS1_0 & 0x7F) >> 2);
3502*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS1_1 & 0x7F) >> 2);
3503*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS1_2 & 0x7F) >> 2);
3504*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS1_3 & 0x7F) >> 2);
3505*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_STS1_4 & 0x7F) >> 2);
3506*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
3507*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
3508*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
3509*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
3510*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
3511*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
3512*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
3513*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
3514*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
3519*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
3520*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
3521*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
3522*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
3523*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
3524*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_SIZE_0 & 0x7F) >> 2);
3525*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_SIZE_1 & 0x7F) >> 2);
3526*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_SIZE_2 & 0x7F) >> 2);
3527*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_SIZE_3 & 0x7F) >> 2);
3528*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_PI_0 & 0x7F) >> 2);
3529*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_PI_1 & 0x7F) >> 2);
3530*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_PI_2 & 0x7F) >> 2);
3531*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_PI_3 & 0x7F) >> 2);
3532*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CI_0 & 0x7F) >> 2);
3533*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CI_1 & 0x7F) >> 2);
3534*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CI_2 & 0x7F) >> 2);
3535*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CI_3 & 0x7F) >> 2);
3536*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG0_0 & 0x7F) >> 2);
3537*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG0_1 & 0x7F) >> 2);
3538*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG0_2 & 0x7F) >> 2);
3539*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG0_3 & 0x7F) >> 2);
3540*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG1_0 & 0x7F) >> 2);
3541*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG1_1 & 0x7F) >> 2);
3542*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG1_2 & 0x7F) >> 2);
3543*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_CFG1_3 & 0x7F) >> 2);
3544*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
3545*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
3546*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
3547*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
3548*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS0_0 & 0x7F) >> 2);
3549*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS0_1 & 0x7F) >> 2);
3550*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS0_2 & 0x7F) >> 2);
3551*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS0_3 & 0x7F) >> 2);
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
3556*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
3557*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_PQ_STS1_0 & 0x7F) >> 2);
3558*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS1_1 & 0x7F) >> 2);
3559*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS1_2 & 0x7F) >> 2);
3560*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_PQ_STS1_3 & 0x7F) >> 2);
3561*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS0_0 & 0x7F) >> 2);
3562*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS0_1 & 0x7F) >> 2);
3563*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS0_2 & 0x7F) >> 2);
3564*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS0_3 & 0x7F) >> 2);
3565*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS1_0 & 0x7F) >> 2);
3566*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS1_1 & 0x7F) >> 2);
3567*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS1_2 & 0x7F) >> 2);
3568*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_STS1_3 & 0x7F) >> 2);
3569*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
3570*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
3571*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_0 & 0x7F) >> 2);
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3574*4882a593Smuzhiyun 
3575*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
3576*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
3577*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CQ_CTL_0 & 0x7F) >> 2);
3578*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
3579*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
3580*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_1 & 0x7F) >> 2);
3581*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_1 & 0x7F) >> 2);
3582*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
3583*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
3584*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_2 & 0x7F) >> 2);
3585*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_2 & 0x7F) >> 2);
3586*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
3587*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
3588*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_3 & 0x7F) >> 2);
3589*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_3 & 0x7F) >> 2);
3590*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
3591*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
3592*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
3593*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
3594*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
3595*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
3596*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
3597*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
3598*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
3599*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
3600*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
3601*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
3602*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
3603*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
3604*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
3609*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
3610*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
3611*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
3612*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
3613*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
3614*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
3615*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
3616*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
3617*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
3618*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
3619*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
3620*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
3621*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
3622*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
3623*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
3624*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
3625*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
3626*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
3627*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
3628*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
3629*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
3630*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
3631*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
3632*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
3633*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
3634*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
3635*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
3636*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
3637*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
3638*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
3639*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
3640*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
3641*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
3642*4882a593Smuzhiyun 
3643*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
3646*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
3647*4882a593Smuzhiyun 			<< 2;
3648*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
3649*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
3650*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
3651*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
3652*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
3653*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
3654*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
3655*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
3656*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
3657*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
3658*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
3659*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
3660*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
3661*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
3662*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
3663*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
3664*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
3665*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
3666*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
3667*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
3668*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
3669*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
3670*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
3671*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
3672*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
3673*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
3674*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
3675*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
3676*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
3677*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
3678*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
3683*4882a593Smuzhiyun 			PROT_BITS_OFFS;
3684*4882a593Smuzhiyun 	word_offset =
3685*4882a593Smuzhiyun 		((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
3686*4882a593Smuzhiyun 		<< 2;
3687*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
3688*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
3689*4882a593Smuzhiyun 
3690*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3691*4882a593Smuzhiyun 
3692*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
3693*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
3694*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CP_STS_0 & 0x7F) >> 2);
3695*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_STS_1 & 0x7F) >> 2);
3696*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_STS_2 & 0x7F) >> 2);
3697*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_STS_3 & 0x7F) >> 2);
3698*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_STS_4 & 0x7F) >> 2);
3699*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
3700*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
3701*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
3702*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
3703*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
3704*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
3705*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
3706*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
3707*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
3708*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
3709*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
3710*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
3711*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3714*4882a593Smuzhiyun 
3715*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
3716*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
3717*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
3718*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
3719*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_DBG_0_0 & 0x7F) >> 2);
3720*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_DBG_0_1 & 0x7F) >> 2);
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
3725*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
3726*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_CP_DBG_0_2 & 0x7F) >> 2);
3727*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_DBG_0_3 & 0x7F) >> 2);
3728*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_DBG_0_4 & 0x7F) >> 2);
3729*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
3730*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
3731*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
3732*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
3733*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
3734*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
3735*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
3736*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
3737*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
3738*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3741*4882a593Smuzhiyun 
3742*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
3743*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
3744*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_ARB_CFG_1 & 0x7F) >> 2);
3745*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
3746*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
3747*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
3748*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
3749*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
3750*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
3751*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
3752*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
3753*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
3754*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
3755*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
3756*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
3757*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
3758*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
3759*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
3760*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
3761*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
3762*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
3763*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
3764*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
3765*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
3766*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
3767*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
3768*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
3773*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
3774*4882a593Smuzhiyun 			<< 2;
3775*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
3776*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
3777*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
3778*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
3779*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
3780*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
3781*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
3782*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
3783*4882a593Smuzhiyun 
3784*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
3787*4882a593Smuzhiyun 			PROT_BITS_OFFS;
3788*4882a593Smuzhiyun 	word_offset =
3789*4882a593Smuzhiyun 		((mmDMA5_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
3790*4882a593Smuzhiyun 		<< 2;
3791*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
3792*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
3793*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
3794*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
3795*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
3800*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
3801*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_ARB_STATE_STS & 0x7F) >> 2);
3802*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
3803*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MSG_STS & 0x7F) >> 2);
3804*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
3805*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
3806*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
3807*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
3808*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
3809*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
3810*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
3811*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
3812*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
3813*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
3814*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
3815*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
3816*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
3817*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
3818*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
3819*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
3820*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
3821*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
3822*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
3823*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
3824*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
3825*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
3826*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
3827*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3830*4882a593Smuzhiyun 
3831*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
3832*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
3833*4882a593Smuzhiyun 			<< 2;
3834*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
3835*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
3836*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
3837*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
3838*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
3839*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
3840*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
3841*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
3842*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
3843*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
3844*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
3845*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
3846*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CGM_CFG & 0x7F) >> 2);
3847*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CGM_STS & 0x7F) >> 2);
3848*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CGM_CFG1 & 0x7F) >> 2);
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3851*4882a593Smuzhiyun 
3852*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
3853*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
3854*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
3855*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
3856*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
3857*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
3858*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
3859*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
3860*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
3861*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_AXCACHE & 0x7F) >> 2);
3862*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_IND_GW_APB_CFG & 0x7F) >> 2);
3863*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
3864*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
3865*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
3866*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
3867*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
3868*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
3869*4882a593Smuzhiyun 
3870*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	pb_addr = (mmDMA5_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
3873*4882a593Smuzhiyun 	word_offset = ((mmDMA5_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
3874*4882a593Smuzhiyun 			<< 2;
3875*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
3876*4882a593Smuzhiyun 
3877*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
3880*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
3881*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_GLBL_CFG0 & 0x7F) >> 2);
3882*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_CFG1 & 0x7F) >> 2);
3883*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_PROT & 0x7F) >> 2);
3884*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_ERR_CFG & 0x7F) >> 2);
3885*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
3886*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
3887*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
3888*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
3889*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
3890*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
3891*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
3892*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
3893*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
3894*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
3895*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS0 & 0x7F) >> 2);
3896*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS1_0 & 0x7F) >> 2);
3897*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS1_1 & 0x7F) >> 2);
3898*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS1_2 & 0x7F) >> 2);
3899*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS1_3 & 0x7F) >> 2);
3900*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_STS1_4 & 0x7F) >> 2);
3901*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
3902*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
3903*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
3904*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
3905*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
3906*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
3907*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
3908*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
3909*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
3914*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
3915*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
3916*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
3917*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
3918*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
3919*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_SIZE_0 & 0x7F) >> 2);
3920*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_SIZE_1 & 0x7F) >> 2);
3921*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_SIZE_2 & 0x7F) >> 2);
3922*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_SIZE_3 & 0x7F) >> 2);
3923*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_PI_0 & 0x7F) >> 2);
3924*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_PI_1 & 0x7F) >> 2);
3925*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_PI_2 & 0x7F) >> 2);
3926*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_PI_3 & 0x7F) >> 2);
3927*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CI_0 & 0x7F) >> 2);
3928*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CI_1 & 0x7F) >> 2);
3929*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CI_2 & 0x7F) >> 2);
3930*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CI_3 & 0x7F) >> 2);
3931*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG0_0 & 0x7F) >> 2);
3932*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG0_1 & 0x7F) >> 2);
3933*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG0_2 & 0x7F) >> 2);
3934*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG0_3 & 0x7F) >> 2);
3935*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG1_0 & 0x7F) >> 2);
3936*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG1_1 & 0x7F) >> 2);
3937*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG1_2 & 0x7F) >> 2);
3938*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_CFG1_3 & 0x7F) >> 2);
3939*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
3940*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
3941*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
3942*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
3943*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS0_0 & 0x7F) >> 2);
3944*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS0_1 & 0x7F) >> 2);
3945*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS0_2 & 0x7F) >> 2);
3946*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS0_3 & 0x7F) >> 2);
3947*4882a593Smuzhiyun 
3948*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
3951*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
3952*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_PQ_STS1_0 & 0x7F) >> 2);
3953*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS1_1 & 0x7F) >> 2);
3954*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS1_2 & 0x7F) >> 2);
3955*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_PQ_STS1_3 & 0x7F) >> 2);
3956*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS0_0 & 0x7F) >> 2);
3957*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS0_1 & 0x7F) >> 2);
3958*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS0_2 & 0x7F) >> 2);
3959*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS0_3 & 0x7F) >> 2);
3960*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS1_0 & 0x7F) >> 2);
3961*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS1_1 & 0x7F) >> 2);
3962*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS1_2 & 0x7F) >> 2);
3963*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_STS1_3 & 0x7F) >> 2);
3964*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
3965*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
3966*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_0 & 0x7F) >> 2);
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
3969*4882a593Smuzhiyun 
3970*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
3971*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
3972*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CQ_CTL_0 & 0x7F) >> 2);
3973*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
3974*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
3975*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_1 & 0x7F) >> 2);
3976*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_1 & 0x7F) >> 2);
3977*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
3978*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
3979*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_2 & 0x7F) >> 2);
3980*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_2 & 0x7F) >> 2);
3981*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
3982*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
3983*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_3 & 0x7F) >> 2);
3984*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_3 & 0x7F) >> 2);
3985*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
3986*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
3987*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
3988*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
3989*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
3990*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
3991*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
3992*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
3993*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
3994*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
3995*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
3996*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
3997*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
3998*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
3999*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
4000*4882a593Smuzhiyun 
4001*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4002*4882a593Smuzhiyun 
4003*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
4004*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
4005*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
4006*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
4007*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
4008*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
4009*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
4010*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
4011*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
4012*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
4013*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
4014*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
4015*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
4016*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
4017*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
4018*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
4019*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
4020*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
4021*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
4022*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
4023*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
4024*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
4025*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
4026*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
4027*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
4028*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
4029*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
4030*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
4031*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
4032*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
4033*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
4034*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
4035*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
4036*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4039*4882a593Smuzhiyun 
4040*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
4041*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
4042*4882a593Smuzhiyun 			<< 2;
4043*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
4044*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
4045*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
4046*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
4047*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
4048*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
4049*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
4050*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
4051*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
4052*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
4053*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
4054*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
4055*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
4056*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
4057*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
4058*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
4059*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
4060*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
4061*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
4062*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
4063*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
4064*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
4065*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
4066*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
4067*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
4068*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
4069*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
4070*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
4071*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
4072*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
4073*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
4078*4882a593Smuzhiyun 			PROT_BITS_OFFS;
4079*4882a593Smuzhiyun 	word_offset =
4080*4882a593Smuzhiyun 		((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
4081*4882a593Smuzhiyun 		<< 2;
4082*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
4083*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
4088*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
4089*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CP_STS_0 & 0x7F) >> 2);
4090*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_STS_1 & 0x7F) >> 2);
4091*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_STS_2 & 0x7F) >> 2);
4092*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_STS_3 & 0x7F) >> 2);
4093*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_STS_4 & 0x7F) >> 2);
4094*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
4095*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
4096*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
4097*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
4098*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
4099*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
4100*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
4101*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
4102*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
4103*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
4104*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
4105*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
4106*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
4107*4882a593Smuzhiyun 
4108*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
4111*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
4112*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
4113*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
4114*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_DBG_0_0 & 0x7F) >> 2);
4115*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_DBG_0_1 & 0x7F) >> 2);
4116*4882a593Smuzhiyun 
4117*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4118*4882a593Smuzhiyun 
4119*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
4120*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
4121*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_CP_DBG_0_2 & 0x7F) >> 2);
4122*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_DBG_0_3 & 0x7F) >> 2);
4123*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_DBG_0_4 & 0x7F) >> 2);
4124*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
4125*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
4126*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
4127*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
4128*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
4129*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
4130*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
4131*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
4132*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
4133*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
4134*4882a593Smuzhiyun 
4135*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4136*4882a593Smuzhiyun 
4137*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4138*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4139*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_ARB_CFG_1 & 0x7F) >> 2);
4140*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
4141*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
4142*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
4143*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
4144*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
4145*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
4146*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
4147*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
4148*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
4149*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
4150*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
4151*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
4152*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
4153*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
4154*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
4155*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
4156*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
4157*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
4158*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
4159*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
4160*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
4161*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
4162*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
4163*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4166*4882a593Smuzhiyun 
4167*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
4168*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
4169*4882a593Smuzhiyun 			<< 2;
4170*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
4171*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
4172*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
4173*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
4174*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
4175*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
4176*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
4177*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
4178*4882a593Smuzhiyun 
4179*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4180*4882a593Smuzhiyun 
4181*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
4182*4882a593Smuzhiyun 			PROT_BITS_OFFS;
4183*4882a593Smuzhiyun 	word_offset =
4184*4882a593Smuzhiyun 		((mmDMA6_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
4185*4882a593Smuzhiyun 		<< 2;
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
4188*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
4189*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
4190*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
4191*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4194*4882a593Smuzhiyun 
4195*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
4196*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
4197*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_ARB_STATE_STS & 0x7F) >> 2);
4198*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
4199*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MSG_STS & 0x7F) >> 2);
4200*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
4201*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
4202*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
4203*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
4204*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
4205*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
4206*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
4207*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
4208*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
4209*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
4210*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
4211*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
4212*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
4213*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
4214*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
4215*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
4216*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
4217*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
4218*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
4219*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
4220*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
4221*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
4222*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
4223*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
4224*4882a593Smuzhiyun 
4225*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
4228*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
4229*4882a593Smuzhiyun 			<< 2;
4230*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
4231*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
4232*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
4233*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
4234*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
4235*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
4236*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
4237*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
4238*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
4239*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
4240*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
4241*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
4242*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CGM_CFG & 0x7F) >> 2);
4243*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CGM_STS & 0x7F) >> 2);
4244*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CGM_CFG1 & 0x7F) >> 2);
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4247*4882a593Smuzhiyun 
4248*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
4249*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
4250*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
4251*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
4252*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
4253*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4254*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4255*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4256*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4257*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_AXCACHE & 0x7F) >> 2);
4258*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_IND_GW_APB_CFG & 0x7F) >> 2);
4259*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
4260*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
4261*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
4262*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
4263*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
4264*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
4265*4882a593Smuzhiyun 
4266*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4267*4882a593Smuzhiyun 
4268*4882a593Smuzhiyun 	pb_addr = (mmDMA6_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
4269*4882a593Smuzhiyun 	word_offset = ((mmDMA6_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
4270*4882a593Smuzhiyun 			<< 2;
4271*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
4272*4882a593Smuzhiyun 
4273*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
4276*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
4277*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_GLBL_CFG0 & 0x7F) >> 2);
4278*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_CFG1 & 0x7F) >> 2);
4279*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_PROT & 0x7F) >> 2);
4280*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_ERR_CFG & 0x7F) >> 2);
4281*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
4282*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
4283*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
4284*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
4285*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
4286*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
4287*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
4288*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
4289*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
4290*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
4291*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS0 & 0x7F) >> 2);
4292*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS1_0 & 0x7F) >> 2);
4293*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS1_1 & 0x7F) >> 2);
4294*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS1_2 & 0x7F) >> 2);
4295*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS1_3 & 0x7F) >> 2);
4296*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_STS1_4 & 0x7F) >> 2);
4297*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
4298*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
4299*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
4300*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
4301*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
4302*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
4303*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
4304*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
4305*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
4306*4882a593Smuzhiyun 
4307*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
4310*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
4311*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
4312*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
4313*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
4314*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
4315*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_SIZE_0 & 0x7F) >> 2);
4316*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_SIZE_1 & 0x7F) >> 2);
4317*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_SIZE_2 & 0x7F) >> 2);
4318*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_SIZE_3 & 0x7F) >> 2);
4319*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_PI_0 & 0x7F) >> 2);
4320*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_PI_1 & 0x7F) >> 2);
4321*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_PI_2 & 0x7F) >> 2);
4322*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_PI_3 & 0x7F) >> 2);
4323*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CI_0 & 0x7F) >> 2);
4324*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CI_1 & 0x7F) >> 2);
4325*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CI_2 & 0x7F) >> 2);
4326*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CI_3 & 0x7F) >> 2);
4327*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG0_0 & 0x7F) >> 2);
4328*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG0_1 & 0x7F) >> 2);
4329*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG0_2 & 0x7F) >> 2);
4330*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG0_3 & 0x7F) >> 2);
4331*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG1_0 & 0x7F) >> 2);
4332*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG1_1 & 0x7F) >> 2);
4333*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG1_2 & 0x7F) >> 2);
4334*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_CFG1_3 & 0x7F) >> 2);
4335*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
4336*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
4337*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
4338*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
4339*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS0_0 & 0x7F) >> 2);
4340*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS0_1 & 0x7F) >> 2);
4341*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS0_2 & 0x7F) >> 2);
4342*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS0_3 & 0x7F) >> 2);
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4345*4882a593Smuzhiyun 
4346*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
4347*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
4348*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_PQ_STS1_0 & 0x7F) >> 2);
4349*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS1_1 & 0x7F) >> 2);
4350*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS1_2 & 0x7F) >> 2);
4351*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_PQ_STS1_3 & 0x7F) >> 2);
4352*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS0_0 & 0x7F) >> 2);
4353*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS0_1 & 0x7F) >> 2);
4354*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS0_2 & 0x7F) >> 2);
4355*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS0_3 & 0x7F) >> 2);
4356*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS1_0 & 0x7F) >> 2);
4357*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS1_1 & 0x7F) >> 2);
4358*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS1_2 & 0x7F) >> 2);
4359*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_STS1_3 & 0x7F) >> 2);
4360*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
4361*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
4362*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_0 & 0x7F) >> 2);
4363*4882a593Smuzhiyun 
4364*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4365*4882a593Smuzhiyun 
4366*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
4367*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
4368*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CQ_CTL_0 & 0x7F) >> 2);
4369*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
4370*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
4371*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_1 & 0x7F) >> 2);
4372*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_1 & 0x7F) >> 2);
4373*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
4374*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
4375*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_2 & 0x7F) >> 2);
4376*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_2 & 0x7F) >> 2);
4377*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
4378*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
4379*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_3 & 0x7F) >> 2);
4380*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_3 & 0x7F) >> 2);
4381*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
4382*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
4383*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
4384*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
4385*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
4386*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
4387*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
4388*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
4389*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
4390*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
4391*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
4392*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
4393*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
4394*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
4395*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
4396*4882a593Smuzhiyun 
4397*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4398*4882a593Smuzhiyun 
4399*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
4400*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
4401*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
4402*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
4403*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
4404*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
4405*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
4406*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
4407*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
4408*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
4409*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
4410*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
4411*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
4412*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
4413*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
4414*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
4415*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
4416*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
4417*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
4418*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
4419*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
4420*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
4421*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
4422*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
4423*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
4424*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
4425*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
4426*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
4427*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
4428*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
4429*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
4430*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
4431*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
4432*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
4433*4882a593Smuzhiyun 
4434*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4435*4882a593Smuzhiyun 
4436*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
4437*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
4438*4882a593Smuzhiyun 			<< 2;
4439*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
4440*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
4441*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
4442*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
4443*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
4444*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
4445*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
4446*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
4447*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
4448*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
4449*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
4450*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
4451*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
4452*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
4453*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
4454*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
4455*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
4456*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
4457*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
4458*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
4459*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
4460*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
4461*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
4462*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
4463*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
4464*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
4465*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
4466*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
4467*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
4468*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
4469*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
4470*4882a593Smuzhiyun 
4471*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4472*4882a593Smuzhiyun 
4473*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
4474*4882a593Smuzhiyun 			PROT_BITS_OFFS;
4475*4882a593Smuzhiyun 	word_offset =
4476*4882a593Smuzhiyun 		((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS) >> 7)
4477*4882a593Smuzhiyun 		<< 2;
4478*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
4479*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
4480*4882a593Smuzhiyun 
4481*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4482*4882a593Smuzhiyun 
4483*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
4484*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
4485*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CP_STS_0 & 0x7F) >> 2);
4486*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_STS_1 & 0x7F) >> 2);
4487*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_STS_2 & 0x7F) >> 2);
4488*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_STS_3 & 0x7F) >> 2);
4489*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_STS_4 & 0x7F) >> 2);
4490*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
4491*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
4492*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
4493*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
4494*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
4495*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
4496*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
4497*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
4498*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
4499*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
4500*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
4501*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
4502*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
4503*4882a593Smuzhiyun 
4504*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
4507*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
4508*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
4509*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
4510*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_DBG_0_0 & 0x7F) >> 2);
4511*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_DBG_0_1 & 0x7F) >> 2);
4512*4882a593Smuzhiyun 
4513*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4514*4882a593Smuzhiyun 
4515*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
4516*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
4517*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_CP_DBG_0_2 & 0x7F) >> 2);
4518*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_DBG_0_3 & 0x7F) >> 2);
4519*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_DBG_0_4 & 0x7F) >> 2);
4520*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
4521*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
4522*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
4523*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
4524*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
4525*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
4526*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
4527*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
4528*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
4529*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
4530*4882a593Smuzhiyun 
4531*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4532*4882a593Smuzhiyun 
4533*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4534*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4535*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_ARB_CFG_1 & 0x7F) >> 2);
4536*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
4537*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
4538*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
4539*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
4540*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
4541*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
4542*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
4543*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
4544*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
4545*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
4546*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
4547*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
4548*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
4549*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
4550*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
4551*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
4552*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
4553*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
4554*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
4555*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
4556*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
4557*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
4558*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
4559*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
4560*4882a593Smuzhiyun 
4561*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4562*4882a593Smuzhiyun 
4563*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
4564*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
4565*4882a593Smuzhiyun 			<< 2;
4566*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
4567*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
4568*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
4569*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
4570*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
4571*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
4572*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
4573*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
4574*4882a593Smuzhiyun 
4575*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4576*4882a593Smuzhiyun 
4577*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
4578*4882a593Smuzhiyun 			PROT_BITS_OFFS;
4579*4882a593Smuzhiyun 	word_offset =
4580*4882a593Smuzhiyun 		((mmDMA7_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS) >> 7)
4581*4882a593Smuzhiyun 		<< 2;
4582*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
4583*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
4584*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
4585*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
4586*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
4587*4882a593Smuzhiyun 
4588*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
4591*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
4592*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_ARB_STATE_STS & 0x7F) >> 2);
4593*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
4594*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MSG_STS & 0x7F) >> 2);
4595*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
4596*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
4597*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
4598*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
4599*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
4600*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
4601*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
4602*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
4603*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
4604*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
4605*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
4606*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
4607*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
4608*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
4609*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
4610*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
4611*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
4612*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
4613*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
4614*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
4615*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
4616*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
4617*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
4618*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
4619*4882a593Smuzhiyun 
4620*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4621*4882a593Smuzhiyun 
4622*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
4623*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
4624*4882a593Smuzhiyun 			<< 2;
4625*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
4626*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
4627*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
4628*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
4629*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
4630*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
4631*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
4632*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
4633*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
4634*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
4635*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
4636*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
4637*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CGM_CFG & 0x7F) >> 2);
4638*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CGM_STS & 0x7F) >> 2);
4639*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CGM_CFG1 & 0x7F) >> 2);
4640*4882a593Smuzhiyun 
4641*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4642*4882a593Smuzhiyun 
4643*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
4644*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
4645*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
4646*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
4647*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
4648*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4649*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4650*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4651*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4652*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_AXCACHE & 0x7F) >> 2);
4653*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_IND_GW_APB_CFG & 0x7F) >> 2);
4654*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
4655*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
4656*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
4657*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
4658*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
4659*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
4660*4882a593Smuzhiyun 
4661*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4662*4882a593Smuzhiyun 
4663*4882a593Smuzhiyun 	pb_addr = (mmDMA7_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
4664*4882a593Smuzhiyun 	word_offset = ((mmDMA7_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
4665*4882a593Smuzhiyun 			<< 2;
4666*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
4667*4882a593Smuzhiyun 
4668*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4669*4882a593Smuzhiyun 
4670*4882a593Smuzhiyun 	pb_addr = (mmDMA0_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4671*4882a593Smuzhiyun 	word_offset = ((mmDMA0_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4672*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_CORE_CFG_0 & 0x7F) >> 2);
4673*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_CFG_1 & 0x7F) >> 2);
4674*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4675*4882a593Smuzhiyun 
4676*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4677*4882a593Smuzhiyun 
4678*4882a593Smuzhiyun 	pb_addr = (mmDMA0_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
4679*4882a593Smuzhiyun 	word_offset = ((mmDMA0_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
4680*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_CORE_PROT & 0x7F) >> 2);
4681*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_SECURE_PROPS & 0x7F) >> 2);
4682*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
4683*4882a593Smuzhiyun 
4684*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4685*4882a593Smuzhiyun 
4686*4882a593Smuzhiyun 	pb_addr = (mmDMA0_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
4687*4882a593Smuzhiyun 	word_offset = ((mmDMA0_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
4688*4882a593Smuzhiyun 			<< 2;
4689*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
4690*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_MAX_SIZE & 0x7F) >> 2);
4691*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_ARCACHE & 0x7F) >> 2);
4692*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
4693*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_INFLIGHTS & 0x7F) >> 2);
4694*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
4695*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_MAX_AWID & 0x7F) >> 2);
4696*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_AWCACHE & 0x7F) >> 2);
4697*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_AWUSER_31_11 & 0x7F) >> 2);
4698*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_INFLIGHTS & 0x7F) >> 2);
4699*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4700*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4701*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4702*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4703*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_ERR_CFG & 0x7F) >> 2);
4704*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_ERR_CAUSE & 0x7F) >> 2);
4705*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
4706*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
4707*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_ERRMSG_WDATA & 0x7F) >> 2);
4708*4882a593Smuzhiyun 
4709*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4710*4882a593Smuzhiyun 
4711*4882a593Smuzhiyun 	pb_addr = (mmDMA0_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
4712*4882a593Smuzhiyun 	word_offset = ((mmDMA0_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
4713*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_CORE_STS0 & 0x7F) >> 2);
4714*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_STS1 & 0x7F) >> 2);
4715*4882a593Smuzhiyun 
4716*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4717*4882a593Smuzhiyun 
4718*4882a593Smuzhiyun 	pb_addr = (mmDMA0_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
4719*4882a593Smuzhiyun 	word_offset = ((mmDMA0_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
4720*4882a593Smuzhiyun 	mask = 1U << ((mmDMA0_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
4721*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
4722*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
4723*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
4724*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
4725*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
4726*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
4727*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
4728*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_DESC_CNT & 0x7F) >> 2);
4729*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_STS & 0x7F) >> 2);
4730*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
4731*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA0_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
4732*4882a593Smuzhiyun 
4733*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4734*4882a593Smuzhiyun 
4735*4882a593Smuzhiyun 	pb_addr = (mmDMA1_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4736*4882a593Smuzhiyun 	word_offset = ((mmDMA1_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4737*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_CORE_CFG_0 & 0x7F) >> 2);
4738*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_CFG_1 & 0x7F) >> 2);
4739*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4740*4882a593Smuzhiyun 
4741*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4742*4882a593Smuzhiyun 
4743*4882a593Smuzhiyun 	pb_addr = (mmDMA1_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
4744*4882a593Smuzhiyun 	word_offset = ((mmDMA1_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
4745*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_CORE_PROT & 0x7F) >> 2);
4746*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_SECURE_PROPS & 0x7F) >> 2);
4747*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
4748*4882a593Smuzhiyun 
4749*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4750*4882a593Smuzhiyun 
4751*4882a593Smuzhiyun 	pb_addr = (mmDMA1_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
4752*4882a593Smuzhiyun 	word_offset = ((mmDMA1_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
4753*4882a593Smuzhiyun 			<< 2;
4754*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
4755*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_MAX_SIZE & 0x7F) >> 2);
4756*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_ARCACHE & 0x7F) >> 2);
4757*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
4758*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_INFLIGHTS & 0x7F) >> 2);
4759*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
4760*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_MAX_AWID & 0x7F) >> 2);
4761*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_AWCACHE & 0x7F) >> 2);
4762*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_AWUSER_31_11 & 0x7F) >> 2);
4763*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_INFLIGHTS & 0x7F) >> 2);
4764*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4765*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4766*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4767*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4768*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_ERR_CFG & 0x7F) >> 2);
4769*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_ERR_CAUSE & 0x7F) >> 2);
4770*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
4771*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
4772*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_ERRMSG_WDATA & 0x7F) >> 2);
4773*4882a593Smuzhiyun 
4774*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4775*4882a593Smuzhiyun 
4776*4882a593Smuzhiyun 	pb_addr = (mmDMA1_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
4777*4882a593Smuzhiyun 	word_offset = ((mmDMA1_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
4778*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_CORE_STS0 & 0x7F) >> 2);
4779*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_STS1 & 0x7F) >> 2);
4780*4882a593Smuzhiyun 
4781*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4782*4882a593Smuzhiyun 
4783*4882a593Smuzhiyun 	pb_addr = (mmDMA1_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
4784*4882a593Smuzhiyun 	word_offset = ((mmDMA1_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
4785*4882a593Smuzhiyun 	mask = 1U << ((mmDMA1_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
4786*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
4787*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
4788*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
4789*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
4790*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
4791*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
4792*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
4793*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_DESC_CNT & 0x7F) >> 2);
4794*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_STS & 0x7F) >> 2);
4795*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
4796*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA1_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4799*4882a593Smuzhiyun 
4800*4882a593Smuzhiyun 	pb_addr = (mmDMA2_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4801*4882a593Smuzhiyun 	word_offset = ((mmDMA2_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4802*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_CORE_CFG_0 & 0x7F) >> 2);
4803*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_CFG_1 & 0x7F) >> 2);
4804*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4805*4882a593Smuzhiyun 
4806*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4807*4882a593Smuzhiyun 
4808*4882a593Smuzhiyun 	pb_addr = (mmDMA2_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
4809*4882a593Smuzhiyun 	word_offset = ((mmDMA2_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
4810*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_CORE_PROT & 0x7F) >> 2);
4811*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_SECURE_PROPS & 0x7F) >> 2);
4812*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
4813*4882a593Smuzhiyun 
4814*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	pb_addr = (mmDMA2_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
4817*4882a593Smuzhiyun 	word_offset = ((mmDMA2_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
4818*4882a593Smuzhiyun 			<< 2;
4819*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
4820*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_MAX_SIZE & 0x7F) >> 2);
4821*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_ARCACHE & 0x7F) >> 2);
4822*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
4823*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_INFLIGHTS & 0x7F) >> 2);
4824*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
4825*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_MAX_AWID & 0x7F) >> 2);
4826*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_AWCACHE & 0x7F) >> 2);
4827*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_INFLIGHTS & 0x7F) >> 2);
4828*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4829*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4830*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4831*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4832*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_ERR_CFG & 0x7F) >> 2);
4833*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_ERR_CAUSE & 0x7F) >> 2);
4834*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
4835*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
4836*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_ERRMSG_WDATA & 0x7F) >> 2);
4837*4882a593Smuzhiyun 
4838*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4839*4882a593Smuzhiyun 
4840*4882a593Smuzhiyun 	pb_addr = (mmDMA2_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
4841*4882a593Smuzhiyun 	word_offset = ((mmDMA2_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
4842*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_CORE_STS0 & 0x7F) >> 2);
4843*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_STS1 & 0x7F) >> 2);
4844*4882a593Smuzhiyun 
4845*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4846*4882a593Smuzhiyun 
4847*4882a593Smuzhiyun 	pb_addr = (mmDMA2_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
4848*4882a593Smuzhiyun 	word_offset = ((mmDMA2_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
4849*4882a593Smuzhiyun 	mask = 1U << ((mmDMA2_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
4850*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
4851*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
4852*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
4853*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
4854*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
4855*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
4856*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
4857*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_DESC_CNT & 0x7F) >> 2);
4858*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_STS & 0x7F) >> 2);
4859*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
4860*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA2_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
4861*4882a593Smuzhiyun 
4862*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4863*4882a593Smuzhiyun 
4864*4882a593Smuzhiyun 	pb_addr = (mmDMA3_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4865*4882a593Smuzhiyun 	word_offset = ((mmDMA3_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4866*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_CORE_CFG_0 & 0x7F) >> 2);
4867*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_CFG_1 & 0x7F) >> 2);
4868*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4871*4882a593Smuzhiyun 
4872*4882a593Smuzhiyun 	pb_addr = (mmDMA3_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
4873*4882a593Smuzhiyun 	word_offset = ((mmDMA3_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
4874*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_CORE_PROT & 0x7F) >> 2);
4875*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_SECURE_PROPS & 0x7F) >> 2);
4876*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
4877*4882a593Smuzhiyun 
4878*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4879*4882a593Smuzhiyun 
4880*4882a593Smuzhiyun 	pb_addr = (mmDMA3_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
4881*4882a593Smuzhiyun 	word_offset = ((mmDMA3_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
4882*4882a593Smuzhiyun 			<< 2;
4883*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
4884*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_MAX_SIZE & 0x7F) >> 2);
4885*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_ARCACHE & 0x7F) >> 2);
4886*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
4887*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_INFLIGHTS & 0x7F) >> 2);
4888*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
4889*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_MAX_AWID & 0x7F) >> 2);
4890*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_AWCACHE & 0x7F) >> 2);
4891*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_INFLIGHTS & 0x7F) >> 2);
4892*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4893*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4894*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4895*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4896*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_ERR_CFG & 0x7F) >> 2);
4897*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_ERR_CAUSE & 0x7F) >> 2);
4898*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
4899*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
4900*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_ERRMSG_WDATA & 0x7F) >> 2);
4901*4882a593Smuzhiyun 
4902*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4903*4882a593Smuzhiyun 
4904*4882a593Smuzhiyun 	pb_addr = (mmDMA3_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
4905*4882a593Smuzhiyun 	word_offset = ((mmDMA3_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
4906*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_CORE_STS0 & 0x7F) >> 2);
4907*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_STS1 & 0x7F) >> 2);
4908*4882a593Smuzhiyun 
4909*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4910*4882a593Smuzhiyun 
4911*4882a593Smuzhiyun 	pb_addr = (mmDMA3_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
4912*4882a593Smuzhiyun 	word_offset = ((mmDMA3_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
4913*4882a593Smuzhiyun 	mask = 1U << ((mmDMA3_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
4914*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
4915*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
4916*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
4917*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
4918*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
4919*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
4920*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
4921*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_DESC_CNT & 0x7F) >> 2);
4922*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_STS & 0x7F) >> 2);
4923*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
4924*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA3_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
4925*4882a593Smuzhiyun 
4926*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4927*4882a593Smuzhiyun 
4928*4882a593Smuzhiyun 	pb_addr = (mmDMA4_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4929*4882a593Smuzhiyun 	word_offset = ((mmDMA4_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4930*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_CORE_CFG_0 & 0x7F) >> 2);
4931*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_CFG_1 & 0x7F) >> 2);
4932*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4933*4882a593Smuzhiyun 
4934*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4935*4882a593Smuzhiyun 
4936*4882a593Smuzhiyun 	pb_addr = (mmDMA4_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
4937*4882a593Smuzhiyun 	word_offset = ((mmDMA4_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
4938*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_CORE_PROT & 0x7F) >> 2);
4939*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_SECURE_PROPS & 0x7F) >> 2);
4940*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
4941*4882a593Smuzhiyun 
4942*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4943*4882a593Smuzhiyun 
4944*4882a593Smuzhiyun 	pb_addr = (mmDMA4_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
4945*4882a593Smuzhiyun 	word_offset = ((mmDMA4_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
4946*4882a593Smuzhiyun 			<< 2;
4947*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
4948*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_MAX_SIZE & 0x7F) >> 2);
4949*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_ARCACHE & 0x7F) >> 2);
4950*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
4951*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_INFLIGHTS & 0x7F) >> 2);
4952*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
4953*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_MAX_AWID & 0x7F) >> 2);
4954*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_AWCACHE & 0x7F) >> 2);
4955*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_INFLIGHTS & 0x7F) >> 2);
4956*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
4957*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
4958*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
4959*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
4960*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_ERR_CFG & 0x7F) >> 2);
4961*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_ERR_CAUSE & 0x7F) >> 2);
4962*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
4963*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
4964*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_ERRMSG_WDATA & 0x7F) >> 2);
4965*4882a593Smuzhiyun 
4966*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4967*4882a593Smuzhiyun 
4968*4882a593Smuzhiyun 	pb_addr = (mmDMA4_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
4969*4882a593Smuzhiyun 	word_offset = ((mmDMA4_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
4970*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_CORE_STS0 & 0x7F) >> 2);
4971*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_STS1 & 0x7F) >> 2);
4972*4882a593Smuzhiyun 
4973*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4974*4882a593Smuzhiyun 
4975*4882a593Smuzhiyun 	pb_addr = (mmDMA4_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
4976*4882a593Smuzhiyun 	word_offset = ((mmDMA4_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
4977*4882a593Smuzhiyun 	mask = 1U << ((mmDMA4_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
4978*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
4979*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
4980*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
4981*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
4982*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
4983*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
4984*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
4985*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_DESC_CNT & 0x7F) >> 2);
4986*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_STS & 0x7F) >> 2);
4987*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
4988*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA4_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4991*4882a593Smuzhiyun 
4992*4882a593Smuzhiyun 	pb_addr = (mmDMA5_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
4993*4882a593Smuzhiyun 	word_offset = ((mmDMA5_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
4994*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_CORE_CFG_0 & 0x7F) >> 2);
4995*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_CFG_1 & 0x7F) >> 2);
4996*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
4997*4882a593Smuzhiyun 
4998*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
4999*4882a593Smuzhiyun 
5000*4882a593Smuzhiyun 	pb_addr = (mmDMA5_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
5001*4882a593Smuzhiyun 	word_offset = ((mmDMA5_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
5002*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_CORE_PROT & 0x7F) >> 2);
5003*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_SECURE_PROPS & 0x7F) >> 2);
5004*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
5005*4882a593Smuzhiyun 
5006*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5007*4882a593Smuzhiyun 
5008*4882a593Smuzhiyun 	pb_addr = (mmDMA5_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
5009*4882a593Smuzhiyun 	word_offset = ((mmDMA5_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
5010*4882a593Smuzhiyun 			<< 2;
5011*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
5012*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_MAX_SIZE & 0x7F) >> 2);
5013*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_ARCACHE & 0x7F) >> 2);
5014*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
5015*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_INFLIGHTS & 0x7F) >> 2);
5016*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
5017*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_MAX_AWID & 0x7F) >> 2);
5018*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_AWCACHE & 0x7F) >> 2);
5019*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_INFLIGHTS & 0x7F) >> 2);
5020*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
5021*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
5022*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
5023*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
5024*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_ERR_CFG & 0x7F) >> 2);
5025*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_ERR_CAUSE & 0x7F) >> 2);
5026*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
5027*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
5028*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_ERRMSG_WDATA & 0x7F) >> 2);
5029*4882a593Smuzhiyun 
5030*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5031*4882a593Smuzhiyun 
5032*4882a593Smuzhiyun 	pb_addr = (mmDMA5_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
5033*4882a593Smuzhiyun 	word_offset = ((mmDMA5_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
5034*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_CORE_STS0 & 0x7F) >> 2);
5035*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_STS1 & 0x7F) >> 2);
5036*4882a593Smuzhiyun 
5037*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5038*4882a593Smuzhiyun 
5039*4882a593Smuzhiyun 	pb_addr = (mmDMA5_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
5040*4882a593Smuzhiyun 	word_offset = ((mmDMA5_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
5041*4882a593Smuzhiyun 	mask = 1U << ((mmDMA5_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
5042*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
5043*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
5044*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
5045*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
5046*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
5047*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
5048*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
5049*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_DESC_CNT & 0x7F) >> 2);
5050*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_STS & 0x7F) >> 2);
5051*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
5052*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA5_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
5053*4882a593Smuzhiyun 
5054*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5055*4882a593Smuzhiyun 
5056*4882a593Smuzhiyun 	pb_addr = (mmDMA6_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
5057*4882a593Smuzhiyun 	word_offset = ((mmDMA6_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
5058*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_CORE_CFG_0 & 0x7F) >> 2);
5059*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_CFG_1 & 0x7F) >> 2);
5060*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
5061*4882a593Smuzhiyun 
5062*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5063*4882a593Smuzhiyun 
5064*4882a593Smuzhiyun 	pb_addr = (mmDMA6_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
5065*4882a593Smuzhiyun 	word_offset = ((mmDMA6_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
5066*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_CORE_PROT & 0x7F) >> 2);
5067*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_SECURE_PROPS & 0x7F) >> 2);
5068*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
5069*4882a593Smuzhiyun 
5070*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5071*4882a593Smuzhiyun 
5072*4882a593Smuzhiyun 	pb_addr = (mmDMA6_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
5073*4882a593Smuzhiyun 	word_offset = ((mmDMA6_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
5074*4882a593Smuzhiyun 			<< 2;
5075*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
5076*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_MAX_SIZE & 0x7F) >> 2);
5077*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_ARCACHE & 0x7F) >> 2);
5078*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
5079*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_INFLIGHTS & 0x7F) >> 2);
5080*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
5081*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_MAX_AWID & 0x7F) >> 2);
5082*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_AWCACHE & 0x7F) >> 2);
5083*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_INFLIGHTS & 0x7F) >> 2);
5084*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
5085*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
5086*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
5087*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
5088*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_ERR_CFG & 0x7F) >> 2);
5089*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_ERR_CAUSE & 0x7F) >> 2);
5090*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
5091*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
5092*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_ERRMSG_WDATA & 0x7F) >> 2);
5093*4882a593Smuzhiyun 
5094*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5095*4882a593Smuzhiyun 
5096*4882a593Smuzhiyun 	pb_addr = (mmDMA6_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
5097*4882a593Smuzhiyun 	word_offset = ((mmDMA6_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
5098*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_CORE_STS0 & 0x7F) >> 2);
5099*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_STS1 & 0x7F) >> 2);
5100*4882a593Smuzhiyun 
5101*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5102*4882a593Smuzhiyun 
5103*4882a593Smuzhiyun 	pb_addr = (mmDMA6_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
5104*4882a593Smuzhiyun 	word_offset = ((mmDMA6_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
5105*4882a593Smuzhiyun 	mask = 1U << ((mmDMA6_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
5106*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
5107*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
5108*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
5109*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
5110*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
5111*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
5112*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
5113*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_DESC_CNT & 0x7F) >> 2);
5114*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_STS & 0x7F) >> 2);
5115*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
5116*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA6_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
5117*4882a593Smuzhiyun 
5118*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5119*4882a593Smuzhiyun 
5120*4882a593Smuzhiyun 	pb_addr = (mmDMA7_CORE_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
5121*4882a593Smuzhiyun 	word_offset = ((mmDMA7_CORE_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
5122*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_CORE_CFG_0 & 0x7F) >> 2);
5123*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_CFG_1 & 0x7F) >> 2);
5124*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_LBW_MAX_OUTSTAND & 0x7F) >> 2);
5125*4882a593Smuzhiyun 
5126*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5127*4882a593Smuzhiyun 
5128*4882a593Smuzhiyun 	pb_addr = (mmDMA7_CORE_PROT & ~0xFFF) + PROT_BITS_OFFS;
5129*4882a593Smuzhiyun 	word_offset = ((mmDMA7_CORE_PROT & PROT_BITS_OFFS) >> 7) << 2;
5130*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_CORE_PROT & 0x7F) >> 2);
5131*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_SECURE_PROPS & 0x7F) >> 2);
5132*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_NON_SECURE_PROPS & 0x7F) >> 2);
5133*4882a593Smuzhiyun 
5134*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5135*4882a593Smuzhiyun 
5136*4882a593Smuzhiyun 	pb_addr = (mmDMA7_CORE_RD_MAX_OUTSTAND & ~0xFFF) + PROT_BITS_OFFS;
5137*4882a593Smuzhiyun 	word_offset = ((mmDMA7_CORE_RD_MAX_OUTSTAND & PROT_BITS_OFFS) >> 7)
5138*4882a593Smuzhiyun 			<< 2;
5139*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_CORE_RD_MAX_OUTSTAND & 0x7F) >> 2);
5140*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_MAX_SIZE & 0x7F) >> 2);
5141*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_ARCACHE & 0x7F) >> 2);
5142*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_ARUSER_31_11 & 0x7F) >> 2);
5143*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_INFLIGHTS & 0x7F) >> 2);
5144*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_MAX_OUTSTAND & 0x7F) >> 2);
5145*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_MAX_AWID & 0x7F) >> 2);
5146*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_AWCACHE & 0x7F) >> 2);
5147*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_INFLIGHTS & 0x7F) >> 2);
5148*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
5149*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
5150*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
5151*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
5152*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_ERR_CFG & 0x7F) >> 2);
5153*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_ERR_CAUSE & 0x7F) >> 2);
5154*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_ERRMSG_ADDR_LO & 0x7F) >> 2);
5155*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_ERRMSG_ADDR_HI & 0x7F) >> 2);
5156*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_ERRMSG_WDATA & 0x7F) >> 2);
5157*4882a593Smuzhiyun 
5158*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5159*4882a593Smuzhiyun 
5160*4882a593Smuzhiyun 	pb_addr = (mmDMA7_CORE_STS0 & ~0xFFF) + PROT_BITS_OFFS;
5161*4882a593Smuzhiyun 	word_offset = ((mmDMA7_CORE_STS0 & PROT_BITS_OFFS) >> 7) << 2;
5162*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_CORE_STS0 & 0x7F) >> 2);
5163*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_STS1 & 0x7F) >> 2);
5164*4882a593Smuzhiyun 
5165*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5166*4882a593Smuzhiyun 
5167*4882a593Smuzhiyun 	pb_addr = (mmDMA7_CORE_RD_DBGMEM_ADD & ~0xFFF) + PROT_BITS_OFFS;
5168*4882a593Smuzhiyun 	word_offset = ((mmDMA7_CORE_RD_DBGMEM_ADD & PROT_BITS_OFFS) >> 7) << 2;
5169*4882a593Smuzhiyun 	mask = 1U << ((mmDMA7_CORE_RD_DBGMEM_ADD & 0x7F) >> 2);
5170*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_DBGMEM_DATA_WR & 0x7F) >> 2);
5171*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_DBGMEM_DATA_RD & 0x7F) >> 2);
5172*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_DBGMEM_CTRL & 0x7F) >> 2);
5173*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_RD_DBGMEM_RC & 0x7F) >> 2);
5174*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_HBW_AXI_AR_CNT & 0x7F) >> 2);
5175*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_HBW_AXI_AW_CNT & 0x7F) >> 2);
5176*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_LBW_AXI_AW_CNT & 0x7F) >> 2);
5177*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_DESC_CNT & 0x7F) >> 2);
5178*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_STS & 0x7F) >> 2);
5179*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_RD_DESC_ID & 0x7F) >> 2);
5180*4882a593Smuzhiyun 	mask |= 1U << ((mmDMA7_CORE_DBG_WR_DESC_ID & 0x7F) >> 2);
5181*4882a593Smuzhiyun 
5182*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5183*4882a593Smuzhiyun }
5184*4882a593Smuzhiyun 
gaudi_init_tpc_protection_bits(struct hl_device * hdev)5185*4882a593Smuzhiyun static void gaudi_init_tpc_protection_bits(struct hl_device *hdev)
5186*4882a593Smuzhiyun {
5187*4882a593Smuzhiyun 	u32 pb_addr, mask;
5188*4882a593Smuzhiyun 	u8 word_offset;
5189*4882a593Smuzhiyun 
5190*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC0_E2E_CRED_BASE);
5191*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC1_E2E_CRED_BASE);
5192*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC2_E2E_CRED_BASE);
5193*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC3_E2E_CRED_BASE);
5194*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC4_E2E_CRED_BASE);
5195*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC5_E2E_CRED_BASE);
5196*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC6_E2E_CRED_BASE);
5197*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmTPC7_E2E_CRED_BASE);
5198*4882a593Smuzhiyun 
5199*4882a593Smuzhiyun 	WREG32(mmTPC0_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
5200*4882a593Smuzhiyun 	WREG32(mmTPC0_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
5201*4882a593Smuzhiyun 
5202*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
5203*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
5204*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_GLBL_CFG0 & 0x7F) >> 2);
5205*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_CFG1 & 0x7F) >> 2);
5206*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_PROT & 0x7F) >> 2);
5207*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_ERR_CFG & 0x7F) >> 2);
5208*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
5209*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
5210*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
5211*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
5212*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
5213*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
5214*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
5215*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
5216*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
5217*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
5218*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS0 & 0x7F) >> 2);
5219*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS1_0 & 0x7F) >> 2);
5220*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS1_1 & 0x7F) >> 2);
5221*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS1_2 & 0x7F) >> 2);
5222*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS1_3 & 0x7F) >> 2);
5223*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_STS1_4 & 0x7F) >> 2);
5224*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
5225*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
5226*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
5227*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
5228*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
5229*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
5230*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
5231*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
5232*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
5233*4882a593Smuzhiyun 
5234*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5235*4882a593Smuzhiyun 
5236*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
5237*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
5238*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
5239*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
5240*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
5241*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
5242*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_SIZE_0 & 0x7F) >> 2);
5243*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_SIZE_1 & 0x7F) >> 2);
5244*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_SIZE_2 & 0x7F) >> 2);
5245*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_SIZE_3 & 0x7F) >> 2);
5246*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_PI_0 & 0x7F) >> 2);
5247*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_PI_1 & 0x7F) >> 2);
5248*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_PI_2 & 0x7F) >> 2);
5249*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_PI_3 & 0x7F) >> 2);
5250*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CI_0 & 0x7F) >> 2);
5251*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CI_1 & 0x7F) >> 2);
5252*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CI_2 & 0x7F) >> 2);
5253*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CI_3 & 0x7F) >> 2);
5254*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG0_0 & 0x7F) >> 2);
5255*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG0_1 & 0x7F) >> 2);
5256*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG0_2 & 0x7F) >> 2);
5257*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG0_3 & 0x7F) >> 2);
5258*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG1_0 & 0x7F) >> 2);
5259*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG1_1 & 0x7F) >> 2);
5260*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG1_2 & 0x7F) >> 2);
5261*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_CFG1_3 & 0x7F) >> 2);
5262*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
5263*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
5264*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
5265*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
5266*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS0_0 & 0x7F) >> 2);
5267*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS0_1 & 0x7F) >> 2);
5268*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS0_2 & 0x7F) >> 2);
5269*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS0_3 & 0x7F) >> 2);
5270*4882a593Smuzhiyun 
5271*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5272*4882a593Smuzhiyun 
5273*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
5274*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
5275*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_PQ_STS1_0 & 0x7F) >> 2);
5276*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS1_1 & 0x7F) >> 2);
5277*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS1_2 & 0x7F) >> 2);
5278*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_PQ_STS1_3 & 0x7F) >> 2);
5279*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS0_0 & 0x7F) >> 2);
5280*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS0_1 & 0x7F) >> 2);
5281*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS0_2 & 0x7F) >> 2);
5282*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS0_3 & 0x7F) >> 2);
5283*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS1_0 & 0x7F) >> 2);
5284*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS1_1 & 0x7F) >> 2);
5285*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS1_2 & 0x7F) >> 2);
5286*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_STS1_3 & 0x7F) >> 2);
5287*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
5288*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
5289*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_0 & 0x7F) >> 2);
5290*4882a593Smuzhiyun 
5291*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5292*4882a593Smuzhiyun 
5293*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
5294*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
5295*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CQ_CTL_0 & 0x7F) >> 2);
5296*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
5297*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
5298*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_1 & 0x7F) >> 2);
5299*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_1 & 0x7F) >> 2);
5300*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
5301*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
5302*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_2 & 0x7F) >> 2);
5303*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_2 & 0x7F) >> 2);
5304*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
5305*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
5306*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_3 & 0x7F) >> 2);
5307*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_3 & 0x7F) >> 2);
5308*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
5309*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
5310*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
5311*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
5312*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
5313*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
5314*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
5315*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
5316*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
5317*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
5318*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
5319*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
5320*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
5321*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
5322*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
5323*4882a593Smuzhiyun 
5324*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5325*4882a593Smuzhiyun 
5326*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
5327*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
5328*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
5329*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
5330*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
5331*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
5332*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
5333*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
5334*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
5335*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
5336*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
5337*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
5338*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
5339*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
5340*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
5341*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
5342*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
5343*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
5344*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
5345*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
5346*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
5347*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
5348*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
5349*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
5350*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
5351*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
5352*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
5353*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
5354*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
5355*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
5356*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
5357*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
5358*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
5359*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
5360*4882a593Smuzhiyun 
5361*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5362*4882a593Smuzhiyun 
5363*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
5364*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
5365*4882a593Smuzhiyun 									<< 2;
5366*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
5367*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
5368*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
5369*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
5370*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
5371*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
5372*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
5373*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
5374*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
5375*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
5376*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
5377*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
5378*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
5379*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
5380*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
5381*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
5382*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
5383*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
5384*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
5385*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
5386*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
5387*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
5388*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
5389*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
5390*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
5391*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
5392*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
5393*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
5394*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
5395*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
5396*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
5397*4882a593Smuzhiyun 
5398*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5399*4882a593Smuzhiyun 
5400*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
5401*4882a593Smuzhiyun 								PROT_BITS_OFFS;
5402*4882a593Smuzhiyun 
5403*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
5404*4882a593Smuzhiyun 								>> 7) << 2;
5405*4882a593Smuzhiyun 
5406*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
5407*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
5408*4882a593Smuzhiyun 
5409*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5410*4882a593Smuzhiyun 
5411*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
5412*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
5413*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CP_STS_0 & 0x7F) >> 2);
5414*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_STS_1 & 0x7F) >> 2);
5415*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_STS_2 & 0x7F) >> 2);
5416*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_STS_3 & 0x7F) >> 2);
5417*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_STS_4 & 0x7F) >> 2);
5418*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
5419*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
5420*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
5421*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
5422*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
5423*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
5424*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
5425*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
5426*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
5427*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
5428*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
5429*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
5430*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
5431*4882a593Smuzhiyun 
5432*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5433*4882a593Smuzhiyun 
5434*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
5435*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
5436*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
5437*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
5438*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_DBG_0_0 & 0x7F) >> 2);
5439*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_DBG_0_1 & 0x7F) >> 2);
5440*4882a593Smuzhiyun 
5441*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5442*4882a593Smuzhiyun 
5443*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
5444*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
5445*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_CP_DBG_0_2 & 0x7F) >> 2);
5446*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_DBG_0_3 & 0x7F) >> 2);
5447*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_DBG_0_4 & 0x7F) >> 2);
5448*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
5449*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
5450*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
5451*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
5452*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
5453*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
5454*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
5455*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
5456*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
5457*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
5458*4882a593Smuzhiyun 
5459*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5460*4882a593Smuzhiyun 
5461*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
5462*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
5463*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_ARB_CFG_1 & 0x7F) >> 2);
5464*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
5465*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
5466*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
5467*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
5468*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
5469*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
5470*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
5471*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
5472*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
5473*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
5474*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
5475*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
5476*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
5477*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
5478*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
5479*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
5480*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
5481*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
5482*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
5483*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
5484*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
5485*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
5486*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
5487*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
5488*4882a593Smuzhiyun 
5489*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5490*4882a593Smuzhiyun 
5491*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
5492*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
5493*4882a593Smuzhiyun 									<< 2;
5494*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
5495*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
5496*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
5497*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
5498*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
5499*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
5500*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
5501*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
5502*4882a593Smuzhiyun 
5503*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5504*4882a593Smuzhiyun 
5505*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
5506*4882a593Smuzhiyun 								PROT_BITS_OFFS;
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
5509*4882a593Smuzhiyun 								>> 7) << 2;
5510*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
5511*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
5512*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
5513*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
5514*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
5515*4882a593Smuzhiyun 
5516*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5517*4882a593Smuzhiyun 
5518*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
5519*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
5520*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_ARB_STATE_STS & 0x7F) >> 2);
5521*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
5522*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MSG_STS & 0x7F) >> 2);
5523*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
5524*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
5525*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
5526*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
5527*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
5528*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
5529*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
5530*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
5531*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
5532*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
5533*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
5534*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
5535*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
5536*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
5537*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
5538*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
5539*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
5540*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
5541*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
5542*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
5543*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
5544*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
5545*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
5546*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
5547*4882a593Smuzhiyun 
5548*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5549*4882a593Smuzhiyun 
5550*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
5551*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
5552*4882a593Smuzhiyun 									<< 2;
5553*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
5554*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
5555*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
5556*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
5557*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
5558*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
5559*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
5560*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
5561*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
5562*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
5563*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
5564*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
5565*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CGM_CFG & 0x7F) >> 2);
5566*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CGM_STS & 0x7F) >> 2);
5567*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CGM_CFG1 & 0x7F) >> 2);
5568*4882a593Smuzhiyun 
5569*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5570*4882a593Smuzhiyun 
5571*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
5572*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
5573*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
5574*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
5575*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
5576*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
5577*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
5578*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
5579*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
5580*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_AXCACHE & 0x7F) >> 2);
5581*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_IND_GW_APB_CFG & 0x7F) >> 2);
5582*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
5583*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
5584*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
5585*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
5586*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
5587*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
5588*4882a593Smuzhiyun 
5589*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5590*4882a593Smuzhiyun 
5591*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
5592*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
5593*4882a593Smuzhiyun 									<< 2;
5594*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
5595*4882a593Smuzhiyun 
5596*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5597*4882a593Smuzhiyun 
5598*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
5599*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
5600*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_CFG_ROUND_CSR & 0x7F) >> 2);
5601*4882a593Smuzhiyun 
5602*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5603*4882a593Smuzhiyun 
5604*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
5605*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
5606*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_CFG_PROT & 0x7F) >> 2);
5607*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_VFLAGS & 0x7F) >> 2);
5608*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_SFLAGS & 0x7F) >> 2);
5609*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_STATUS & 0x7F) >> 2);
5610*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
5611*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
5612*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_TPC_STALL & 0x7F) >> 2);
5613*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
5614*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
5615*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_MSS_CONFIG & 0x7F) >> 2);
5616*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
5617*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_TPC_INTR_MASK & 0x7F) >> 2);
5618*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_WQ_CREDITS & 0x7F) >> 2);
5619*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_ARUSER_LO & 0x7F) >> 2);
5620*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_ARUSER_HI & 0x7F) >> 2);
5621*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_AWUSER_LO & 0x7F) >> 2);
5622*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_AWUSER_HI & 0x7F) >> 2);
5623*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_OPCODE_EXEC & 0x7F) >> 2);
5624*4882a593Smuzhiyun 
5625*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5626*4882a593Smuzhiyun 
5627*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
5628*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
5629*4882a593Smuzhiyun 									<< 2;
5630*4882a593Smuzhiyun 	mask = 1U << ((mmTPC0_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
5631*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_DBGMEM_ADD & 0x7F) >> 2);
5632*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
5633*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
5634*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_DBGMEM_CTRL & 0x7F) >> 2);
5635*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_DBGMEM_RC & 0x7F) >> 2);
5636*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
5637*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
5638*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
5639*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
5640*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
5641*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
5642*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
5643*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
5644*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
5645*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
5646*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
5647*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
5648*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
5649*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
5650*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
5651*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
5652*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC0_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
5653*4882a593Smuzhiyun 
5654*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5655*4882a593Smuzhiyun 
5656*4882a593Smuzhiyun 	WREG32(mmTPC1_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
5657*4882a593Smuzhiyun 	WREG32(mmTPC1_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
5658*4882a593Smuzhiyun 
5659*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
5660*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
5661*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_GLBL_CFG0 & 0x7F) >> 2);
5662*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_CFG1 & 0x7F) >> 2);
5663*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_PROT & 0x7F) >> 2);
5664*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_ERR_CFG & 0x7F) >> 2);
5665*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
5666*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
5667*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
5668*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
5669*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
5670*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
5671*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
5672*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
5673*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
5674*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
5675*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS0 & 0x7F) >> 2);
5676*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS1_0 & 0x7F) >> 2);
5677*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS1_1 & 0x7F) >> 2);
5678*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS1_2 & 0x7F) >> 2);
5679*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS1_3 & 0x7F) >> 2);
5680*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_STS1_4 & 0x7F) >> 2);
5681*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
5682*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
5683*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
5684*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
5685*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
5686*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
5687*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
5688*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
5689*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
5690*4882a593Smuzhiyun 
5691*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5692*4882a593Smuzhiyun 
5693*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
5694*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
5695*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
5696*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
5697*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
5698*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
5699*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_SIZE_0 & 0x7F) >> 2);
5700*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_SIZE_1 & 0x7F) >> 2);
5701*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_SIZE_2 & 0x7F) >> 2);
5702*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_SIZE_3 & 0x7F) >> 2);
5703*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_PI_0 & 0x7F) >> 2);
5704*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_PI_1 & 0x7F) >> 2);
5705*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_PI_2 & 0x7F) >> 2);
5706*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_PI_3 & 0x7F) >> 2);
5707*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CI_0 & 0x7F) >> 2);
5708*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CI_1 & 0x7F) >> 2);
5709*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CI_2 & 0x7F) >> 2);
5710*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CI_3 & 0x7F) >> 2);
5711*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG0_0 & 0x7F) >> 2);
5712*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG0_1 & 0x7F) >> 2);
5713*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG0_2 & 0x7F) >> 2);
5714*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG0_3 & 0x7F) >> 2);
5715*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG1_0 & 0x7F) >> 2);
5716*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG1_1 & 0x7F) >> 2);
5717*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG1_2 & 0x7F) >> 2);
5718*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_CFG1_3 & 0x7F) >> 2);
5719*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
5720*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
5721*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
5722*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
5723*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS0_0 & 0x7F) >> 2);
5724*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS0_1 & 0x7F) >> 2);
5725*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS0_2 & 0x7F) >> 2);
5726*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS0_3 & 0x7F) >> 2);
5727*4882a593Smuzhiyun 
5728*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5729*4882a593Smuzhiyun 
5730*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
5731*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
5732*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_PQ_STS1_0 & 0x7F) >> 2);
5733*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS1_1 & 0x7F) >> 2);
5734*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS1_2 & 0x7F) >> 2);
5735*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_PQ_STS1_3 & 0x7F) >> 2);
5736*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS0_0 & 0x7F) >> 2);
5737*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS0_1 & 0x7F) >> 2);
5738*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS0_2 & 0x7F) >> 2);
5739*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS0_3 & 0x7F) >> 2);
5740*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS1_0 & 0x7F) >> 2);
5741*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS1_1 & 0x7F) >> 2);
5742*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS1_2 & 0x7F) >> 2);
5743*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_STS1_3 & 0x7F) >> 2);
5744*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
5745*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
5746*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_0 & 0x7F) >> 2);
5747*4882a593Smuzhiyun 
5748*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5749*4882a593Smuzhiyun 
5750*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
5751*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
5752*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CQ_CTL_0 & 0x7F) >> 2);
5753*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
5754*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
5755*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_1 & 0x7F) >> 2);
5756*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_1 & 0x7F) >> 2);
5757*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
5758*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
5759*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_2 & 0x7F) >> 2);
5760*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_2 & 0x7F) >> 2);
5761*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
5762*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
5763*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_3 & 0x7F) >> 2);
5764*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_3 & 0x7F) >> 2);
5765*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
5766*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
5767*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
5768*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
5769*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
5770*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
5771*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
5772*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
5773*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
5774*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
5775*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
5776*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
5777*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
5778*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
5779*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
5780*4882a593Smuzhiyun 
5781*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5782*4882a593Smuzhiyun 
5783*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
5784*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
5785*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
5786*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
5787*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
5788*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
5789*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
5790*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
5791*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
5792*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
5793*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
5794*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
5795*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
5796*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
5797*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
5798*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
5799*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
5800*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
5801*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
5802*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
5803*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
5804*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
5805*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
5806*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
5807*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
5808*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
5809*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
5810*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
5811*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
5812*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
5813*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
5814*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
5815*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
5816*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
5817*4882a593Smuzhiyun 
5818*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5819*4882a593Smuzhiyun 
5820*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
5821*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
5822*4882a593Smuzhiyun 									<< 2;
5823*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
5824*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
5825*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
5826*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
5827*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
5828*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
5829*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
5830*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
5831*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
5832*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
5833*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
5834*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
5835*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
5836*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
5837*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
5838*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
5839*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
5840*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
5841*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
5842*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
5843*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
5844*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
5845*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
5846*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
5847*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
5848*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
5849*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
5850*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
5851*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
5852*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
5853*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
5854*4882a593Smuzhiyun 
5855*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5856*4882a593Smuzhiyun 
5857*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
5858*4882a593Smuzhiyun 								PROT_BITS_OFFS;
5859*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
5860*4882a593Smuzhiyun 								>> 7) << 2;
5861*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
5862*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
5863*4882a593Smuzhiyun 
5864*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5865*4882a593Smuzhiyun 
5866*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
5867*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
5868*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CP_STS_0 & 0x7F) >> 2);
5869*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_STS_1 & 0x7F) >> 2);
5870*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_STS_2 & 0x7F) >> 2);
5871*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_STS_3 & 0x7F) >> 2);
5872*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_STS_4 & 0x7F) >> 2);
5873*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
5874*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
5875*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
5876*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
5877*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
5878*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
5879*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
5880*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
5881*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
5882*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
5883*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
5884*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
5885*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
5886*4882a593Smuzhiyun 
5887*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5888*4882a593Smuzhiyun 
5889*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
5890*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
5891*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
5892*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
5893*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_DBG_0_0 & 0x7F) >> 2);
5894*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_DBG_0_1 & 0x7F) >> 2);
5895*4882a593Smuzhiyun 
5896*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5897*4882a593Smuzhiyun 
5898*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
5899*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
5900*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_CP_DBG_0_2 & 0x7F) >> 2);
5901*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_DBG_0_3 & 0x7F) >> 2);
5902*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_DBG_0_4 & 0x7F) >> 2);
5903*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
5904*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
5905*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
5906*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
5907*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
5908*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
5909*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
5910*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
5911*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
5912*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
5913*4882a593Smuzhiyun 
5914*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5915*4882a593Smuzhiyun 
5916*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
5917*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
5918*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_ARB_CFG_1 & 0x7F) >> 2);
5919*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
5920*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
5921*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
5922*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
5923*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
5924*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
5925*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
5926*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
5927*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
5928*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
5929*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
5930*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
5931*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
5932*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
5933*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
5934*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
5935*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
5936*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
5937*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
5938*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
5939*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
5940*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
5941*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
5942*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
5943*4882a593Smuzhiyun 
5944*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5945*4882a593Smuzhiyun 
5946*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
5947*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
5948*4882a593Smuzhiyun 									<< 2;
5949*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
5950*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
5951*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
5952*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
5953*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
5954*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
5955*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
5956*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
5957*4882a593Smuzhiyun 
5958*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5959*4882a593Smuzhiyun 
5960*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
5961*4882a593Smuzhiyun 								PROT_BITS_OFFS;
5962*4882a593Smuzhiyun 
5963*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
5964*4882a593Smuzhiyun 								>> 7) << 2;
5965*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
5966*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
5967*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
5968*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
5969*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
5970*4882a593Smuzhiyun 
5971*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
5972*4882a593Smuzhiyun 
5973*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
5974*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
5975*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_ARB_STATE_STS & 0x7F) >> 2);
5976*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
5977*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MSG_STS & 0x7F) >> 2);
5978*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
5979*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
5980*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
5981*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
5982*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
5983*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
5984*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
5985*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
5986*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
5987*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
5988*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
5989*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
5990*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
5991*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
5992*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
5993*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
5994*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
5995*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
5996*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
5997*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
5998*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
5999*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
6000*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
6001*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
6002*4882a593Smuzhiyun 
6003*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6004*4882a593Smuzhiyun 
6005*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
6006*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
6007*4882a593Smuzhiyun 									<< 2;
6008*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
6009*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
6010*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
6011*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
6012*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
6013*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
6014*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
6015*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
6016*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
6017*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
6018*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
6019*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
6020*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CGM_CFG & 0x7F) >> 2);
6021*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CGM_STS & 0x7F) >> 2);
6022*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CGM_CFG1 & 0x7F) >> 2);
6023*4882a593Smuzhiyun 
6024*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6025*4882a593Smuzhiyun 
6026*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
6027*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
6028*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
6029*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
6030*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
6031*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
6032*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
6033*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
6034*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
6035*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_AXCACHE & 0x7F) >> 2);
6036*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_IND_GW_APB_CFG & 0x7F) >> 2);
6037*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
6038*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
6039*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
6040*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
6041*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
6042*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
6043*4882a593Smuzhiyun 
6044*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6045*4882a593Smuzhiyun 
6046*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
6047*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
6048*4882a593Smuzhiyun 									<< 2;
6049*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
6050*4882a593Smuzhiyun 
6051*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6052*4882a593Smuzhiyun 
6053*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
6054*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
6055*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_CFG_ROUND_CSR & 0x7F) >> 2);
6056*4882a593Smuzhiyun 
6057*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6058*4882a593Smuzhiyun 
6059*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
6060*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
6061*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_CFG_PROT & 0x7F) >> 2);
6062*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_VFLAGS & 0x7F) >> 2);
6063*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_SFLAGS & 0x7F) >> 2);
6064*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_STATUS & 0x7F) >> 2);
6065*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
6066*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
6067*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_TPC_STALL & 0x7F) >> 2);
6068*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
6069*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
6070*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_MSS_CONFIG & 0x7F) >> 2);
6071*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
6072*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_TPC_INTR_MASK & 0x7F) >> 2);
6073*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_WQ_CREDITS & 0x7F) >> 2);
6074*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_ARUSER_LO & 0x7F) >> 2);
6075*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_ARUSER_HI & 0x7F) >> 2);
6076*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_AWUSER_LO & 0x7F) >> 2);
6077*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_AWUSER_HI & 0x7F) >> 2);
6078*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_OPCODE_EXEC & 0x7F) >> 2);
6079*4882a593Smuzhiyun 
6080*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6081*4882a593Smuzhiyun 
6082*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
6083*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
6084*4882a593Smuzhiyun 									<< 2;
6085*4882a593Smuzhiyun 	mask = 1U << ((mmTPC1_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
6086*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_DBGMEM_ADD & 0x7F) >> 2);
6087*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
6088*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
6089*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_DBGMEM_CTRL & 0x7F) >> 2);
6090*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_DBGMEM_RC & 0x7F) >> 2);
6091*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
6092*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
6093*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
6094*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
6095*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
6096*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
6097*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
6098*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
6099*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
6100*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
6101*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
6102*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
6103*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
6104*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
6105*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
6106*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
6107*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC1_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
6108*4882a593Smuzhiyun 
6109*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6110*4882a593Smuzhiyun 
6111*4882a593Smuzhiyun 	WREG32(mmTPC2_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
6112*4882a593Smuzhiyun 	WREG32(mmTPC2_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
6113*4882a593Smuzhiyun 
6114*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
6115*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
6116*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_GLBL_CFG0 & 0x7F) >> 2);
6117*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_CFG1 & 0x7F) >> 2);
6118*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_PROT & 0x7F) >> 2);
6119*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_ERR_CFG & 0x7F) >> 2);
6120*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
6121*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
6122*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
6123*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
6124*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
6125*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
6126*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
6127*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
6128*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
6129*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
6130*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS0 & 0x7F) >> 2);
6131*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS1_0 & 0x7F) >> 2);
6132*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS1_1 & 0x7F) >> 2);
6133*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS1_2 & 0x7F) >> 2);
6134*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS1_3 & 0x7F) >> 2);
6135*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_STS1_4 & 0x7F) >> 2);
6136*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
6137*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
6138*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
6139*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
6140*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
6141*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
6142*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
6143*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
6144*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
6145*4882a593Smuzhiyun 
6146*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6147*4882a593Smuzhiyun 
6148*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
6149*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
6150*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
6151*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
6152*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
6153*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
6154*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_SIZE_0 & 0x7F) >> 2);
6155*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_SIZE_1 & 0x7F) >> 2);
6156*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_SIZE_2 & 0x7F) >> 2);
6157*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_SIZE_3 & 0x7F) >> 2);
6158*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_PI_0 & 0x7F) >> 2);
6159*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_PI_1 & 0x7F) >> 2);
6160*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_PI_2 & 0x7F) >> 2);
6161*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_PI_3 & 0x7F) >> 2);
6162*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CI_0 & 0x7F) >> 2);
6163*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CI_1 & 0x7F) >> 2);
6164*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CI_2 & 0x7F) >> 2);
6165*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CI_3 & 0x7F) >> 2);
6166*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG0_0 & 0x7F) >> 2);
6167*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG0_1 & 0x7F) >> 2);
6168*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG0_2 & 0x7F) >> 2);
6169*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG0_3 & 0x7F) >> 2);
6170*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG1_0 & 0x7F) >> 2);
6171*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG1_1 & 0x7F) >> 2);
6172*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG1_2 & 0x7F) >> 2);
6173*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_CFG1_3 & 0x7F) >> 2);
6174*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
6175*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
6176*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
6177*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
6178*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS0_0 & 0x7F) >> 2);
6179*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS0_1 & 0x7F) >> 2);
6180*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS0_2 & 0x7F) >> 2);
6181*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS0_3 & 0x7F) >> 2);
6182*4882a593Smuzhiyun 
6183*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6184*4882a593Smuzhiyun 
6185*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
6186*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
6187*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_PQ_STS1_0 & 0x7F) >> 2);
6188*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS1_1 & 0x7F) >> 2);
6189*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS1_2 & 0x7F) >> 2);
6190*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_PQ_STS1_3 & 0x7F) >> 2);
6191*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS0_0 & 0x7F) >> 2);
6192*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS0_1 & 0x7F) >> 2);
6193*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS0_2 & 0x7F) >> 2);
6194*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS0_3 & 0x7F) >> 2);
6195*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS1_0 & 0x7F) >> 2);
6196*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS1_1 & 0x7F) >> 2);
6197*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS1_2 & 0x7F) >> 2);
6198*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_STS1_3 & 0x7F) >> 2);
6199*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
6200*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
6201*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_0 & 0x7F) >> 2);
6202*4882a593Smuzhiyun 
6203*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6204*4882a593Smuzhiyun 
6205*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
6206*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
6207*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CQ_CTL_0 & 0x7F) >> 2);
6208*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
6209*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
6210*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_1 & 0x7F) >> 2);
6211*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_1 & 0x7F) >> 2);
6212*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
6213*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
6214*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_2 & 0x7F) >> 2);
6215*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_2 & 0x7F) >> 2);
6216*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
6217*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
6218*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_3 & 0x7F) >> 2);
6219*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_3 & 0x7F) >> 2);
6220*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
6221*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
6222*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
6223*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
6224*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
6225*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
6226*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
6227*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
6228*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
6229*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
6230*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
6231*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
6232*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
6233*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
6234*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
6235*4882a593Smuzhiyun 
6236*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6237*4882a593Smuzhiyun 
6238*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
6239*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
6240*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
6241*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
6242*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
6243*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
6244*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
6245*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
6246*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
6247*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
6248*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
6249*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
6250*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
6251*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
6252*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
6253*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
6254*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
6255*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
6256*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
6257*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
6258*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
6259*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
6260*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
6261*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
6262*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
6263*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
6264*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
6265*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
6266*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
6267*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
6268*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
6269*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
6270*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
6271*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
6272*4882a593Smuzhiyun 
6273*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6274*4882a593Smuzhiyun 
6275*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
6276*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
6277*4882a593Smuzhiyun 									<< 2;
6278*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
6279*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
6280*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
6281*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
6282*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
6283*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
6284*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
6285*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
6286*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
6287*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
6288*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
6289*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
6290*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
6291*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
6292*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
6293*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
6294*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
6295*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
6296*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
6297*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
6298*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
6299*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
6300*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
6301*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
6302*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
6303*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
6304*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
6305*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
6306*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
6307*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
6308*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
6309*4882a593Smuzhiyun 
6310*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6311*4882a593Smuzhiyun 
6312*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
6313*4882a593Smuzhiyun 								PROT_BITS_OFFS;
6314*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
6315*4882a593Smuzhiyun 								>> 7) << 2;
6316*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
6317*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
6318*4882a593Smuzhiyun 
6319*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6320*4882a593Smuzhiyun 
6321*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
6322*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
6323*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CP_STS_0 & 0x7F) >> 2);
6324*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_STS_1 & 0x7F) >> 2);
6325*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_STS_2 & 0x7F) >> 2);
6326*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_STS_3 & 0x7F) >> 2);
6327*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_STS_4 & 0x7F) >> 2);
6328*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
6329*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
6330*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
6331*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
6332*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
6333*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
6334*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
6335*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
6336*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
6337*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
6338*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
6339*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
6340*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
6341*4882a593Smuzhiyun 
6342*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6343*4882a593Smuzhiyun 
6344*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
6345*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
6346*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
6347*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
6348*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_DBG_0_0 & 0x7F) >> 2);
6349*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_DBG_0_1 & 0x7F) >> 2);
6350*4882a593Smuzhiyun 
6351*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6352*4882a593Smuzhiyun 
6353*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
6354*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
6355*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_CP_DBG_0_2 & 0x7F) >> 2);
6356*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_DBG_0_3 & 0x7F) >> 2);
6357*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_DBG_0_4 & 0x7F) >> 2);
6358*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
6359*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
6360*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
6361*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
6362*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
6363*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
6364*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
6365*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
6366*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
6367*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
6368*4882a593Smuzhiyun 
6369*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6370*4882a593Smuzhiyun 
6371*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
6372*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
6373*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_ARB_CFG_1 & 0x7F) >> 2);
6374*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
6375*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
6376*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
6377*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
6378*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
6379*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
6380*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
6381*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
6382*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
6383*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
6384*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
6385*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
6386*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
6387*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
6388*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
6389*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
6390*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
6391*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
6392*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
6393*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
6394*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
6395*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
6396*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
6397*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
6398*4882a593Smuzhiyun 
6399*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6400*4882a593Smuzhiyun 
6401*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
6402*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
6403*4882a593Smuzhiyun 									<< 2;
6404*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
6405*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
6406*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
6407*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
6408*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
6409*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
6410*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
6411*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
6412*4882a593Smuzhiyun 
6413*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6414*4882a593Smuzhiyun 
6415*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
6416*4882a593Smuzhiyun 								PROT_BITS_OFFS;
6417*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
6418*4882a593Smuzhiyun 								>> 7) << 2;
6419*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
6420*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
6421*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
6422*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
6423*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
6424*4882a593Smuzhiyun 
6425*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6426*4882a593Smuzhiyun 
6427*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
6428*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
6429*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_ARB_STATE_STS & 0x7F) >> 2);
6430*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
6431*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MSG_STS & 0x7F) >> 2);
6432*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
6433*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
6434*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
6435*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
6436*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
6437*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
6438*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
6439*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
6440*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
6441*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
6442*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
6443*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
6444*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
6445*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
6446*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
6447*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
6448*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
6449*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
6450*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
6451*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
6452*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
6453*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
6454*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
6455*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
6456*4882a593Smuzhiyun 
6457*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6458*4882a593Smuzhiyun 
6459*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
6460*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
6461*4882a593Smuzhiyun 									<< 2;
6462*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
6463*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
6464*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
6465*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
6466*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
6467*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
6468*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
6469*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
6470*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
6471*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
6472*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
6473*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
6474*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CGM_CFG & 0x7F) >> 2);
6475*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CGM_STS & 0x7F) >> 2);
6476*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CGM_CFG1 & 0x7F) >> 2);
6477*4882a593Smuzhiyun 
6478*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6479*4882a593Smuzhiyun 
6480*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
6481*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
6482*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
6483*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
6484*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
6485*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
6486*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
6487*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
6488*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
6489*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_AXCACHE & 0x7F) >> 2);
6490*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_IND_GW_APB_CFG & 0x7F) >> 2);
6491*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
6492*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
6493*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
6494*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
6495*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
6496*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
6497*4882a593Smuzhiyun 
6498*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6499*4882a593Smuzhiyun 
6500*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
6501*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
6502*4882a593Smuzhiyun 									<< 2;
6503*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
6504*4882a593Smuzhiyun 
6505*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6506*4882a593Smuzhiyun 
6507*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
6508*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
6509*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_CFG_ROUND_CSR & 0x7F) >> 2);
6510*4882a593Smuzhiyun 
6511*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6512*4882a593Smuzhiyun 
6513*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
6514*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
6515*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_CFG_PROT & 0x7F) >> 2);
6516*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_VFLAGS & 0x7F) >> 2);
6517*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_SFLAGS & 0x7F) >> 2);
6518*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_STATUS & 0x7F) >> 2);
6519*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
6520*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
6521*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_TPC_STALL & 0x7F) >> 2);
6522*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
6523*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
6524*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_MSS_CONFIG & 0x7F) >> 2);
6525*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
6526*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_TPC_INTR_MASK & 0x7F) >> 2);
6527*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_WQ_CREDITS & 0x7F) >> 2);
6528*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_ARUSER_LO & 0x7F) >> 2);
6529*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_ARUSER_HI & 0x7F) >> 2);
6530*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_AWUSER_LO & 0x7F) >> 2);
6531*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_AWUSER_HI & 0x7F) >> 2);
6532*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_OPCODE_EXEC & 0x7F) >> 2);
6533*4882a593Smuzhiyun 
6534*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6535*4882a593Smuzhiyun 
6536*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
6537*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
6538*4882a593Smuzhiyun 								<< 2;
6539*4882a593Smuzhiyun 	mask = 1U << ((mmTPC2_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
6540*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_DBGMEM_ADD & 0x7F) >> 2);
6541*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
6542*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
6543*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_DBGMEM_CTRL & 0x7F) >> 2);
6544*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_DBGMEM_RC & 0x7F) >> 2);
6545*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
6546*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
6547*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
6548*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
6549*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
6550*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
6551*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
6552*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
6553*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
6554*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
6555*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
6556*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
6557*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
6558*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
6559*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
6560*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
6561*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC2_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
6562*4882a593Smuzhiyun 
6563*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6564*4882a593Smuzhiyun 
6565*4882a593Smuzhiyun 	WREG32(mmTPC3_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
6566*4882a593Smuzhiyun 	WREG32(mmTPC3_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
6567*4882a593Smuzhiyun 
6568*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
6569*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
6570*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_GLBL_CFG0 & 0x7F) >> 2);
6571*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_CFG1 & 0x7F) >> 2);
6572*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_PROT & 0x7F) >> 2);
6573*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_ERR_CFG & 0x7F) >> 2);
6574*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
6575*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
6576*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
6577*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
6578*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
6579*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
6580*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
6581*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
6582*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
6583*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
6584*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS0 & 0x7F) >> 2);
6585*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS1_0 & 0x7F) >> 2);
6586*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS1_1 & 0x7F) >> 2);
6587*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS1_2 & 0x7F) >> 2);
6588*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS1_3 & 0x7F) >> 2);
6589*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_STS1_4 & 0x7F) >> 2);
6590*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
6591*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
6592*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
6593*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
6594*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
6595*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
6596*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
6597*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
6598*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
6599*4882a593Smuzhiyun 
6600*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6601*4882a593Smuzhiyun 
6602*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
6603*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
6604*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
6605*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
6606*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
6607*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
6608*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_SIZE_0 & 0x7F) >> 2);
6609*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_SIZE_1 & 0x7F) >> 2);
6610*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_SIZE_2 & 0x7F) >> 2);
6611*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_SIZE_3 & 0x7F) >> 2);
6612*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_PI_0 & 0x7F) >> 2);
6613*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_PI_1 & 0x7F) >> 2);
6614*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_PI_2 & 0x7F) >> 2);
6615*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_PI_3 & 0x7F) >> 2);
6616*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CI_0 & 0x7F) >> 2);
6617*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CI_1 & 0x7F) >> 2);
6618*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CI_2 & 0x7F) >> 2);
6619*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CI_3 & 0x7F) >> 2);
6620*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG0_0 & 0x7F) >> 2);
6621*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG0_1 & 0x7F) >> 2);
6622*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG0_2 & 0x7F) >> 2);
6623*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG0_3 & 0x7F) >> 2);
6624*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG1_0 & 0x7F) >> 2);
6625*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG1_1 & 0x7F) >> 2);
6626*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG1_2 & 0x7F) >> 2);
6627*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_CFG1_3 & 0x7F) >> 2);
6628*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
6629*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
6630*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
6631*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
6632*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS0_0 & 0x7F) >> 2);
6633*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS0_1 & 0x7F) >> 2);
6634*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS0_2 & 0x7F) >> 2);
6635*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS0_3 & 0x7F) >> 2);
6636*4882a593Smuzhiyun 
6637*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6638*4882a593Smuzhiyun 
6639*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
6640*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
6641*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_PQ_STS1_0 & 0x7F) >> 2);
6642*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS1_1 & 0x7F) >> 2);
6643*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS1_2 & 0x7F) >> 2);
6644*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_PQ_STS1_3 & 0x7F) >> 2);
6645*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS0_0 & 0x7F) >> 2);
6646*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS0_1 & 0x7F) >> 2);
6647*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS0_2 & 0x7F) >> 2);
6648*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS0_3 & 0x7F) >> 2);
6649*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS1_0 & 0x7F) >> 2);
6650*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS1_1 & 0x7F) >> 2);
6651*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS1_2 & 0x7F) >> 2);
6652*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_STS1_3 & 0x7F) >> 2);
6653*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
6654*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
6655*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_0 & 0x7F) >> 2);
6656*4882a593Smuzhiyun 
6657*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6658*4882a593Smuzhiyun 
6659*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
6660*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
6661*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CQ_CTL_0 & 0x7F) >> 2);
6662*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
6663*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
6664*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_1 & 0x7F) >> 2);
6665*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_1 & 0x7F) >> 2);
6666*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
6667*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
6668*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_2 & 0x7F) >> 2);
6669*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_2 & 0x7F) >> 2);
6670*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
6671*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
6672*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_3 & 0x7F) >> 2);
6673*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_3 & 0x7F) >> 2);
6674*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
6675*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
6676*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
6677*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
6678*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
6679*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
6680*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
6681*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
6682*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
6683*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
6684*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
6685*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
6686*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
6687*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
6688*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
6689*4882a593Smuzhiyun 
6690*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6691*4882a593Smuzhiyun 
6692*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
6693*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
6694*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
6695*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
6696*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
6697*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
6698*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
6699*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
6700*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
6701*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
6702*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
6703*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
6704*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
6705*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
6706*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
6707*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
6708*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
6709*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
6710*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
6711*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
6712*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
6713*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
6714*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
6715*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
6716*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
6717*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
6718*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
6719*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
6720*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
6721*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
6722*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
6723*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
6724*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
6725*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
6726*4882a593Smuzhiyun 
6727*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6728*4882a593Smuzhiyun 
6729*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
6730*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
6731*4882a593Smuzhiyun 									<< 2;
6732*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
6733*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
6734*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
6735*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
6736*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
6737*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
6738*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
6739*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
6740*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
6741*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
6742*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
6743*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
6744*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
6745*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
6746*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
6747*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
6748*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
6749*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
6750*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
6751*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
6752*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
6753*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
6754*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
6755*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
6756*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
6757*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
6758*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
6759*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
6760*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
6761*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
6762*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
6763*4882a593Smuzhiyun 
6764*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6765*4882a593Smuzhiyun 
6766*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
6767*4882a593Smuzhiyun 								PROT_BITS_OFFS;
6768*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
6769*4882a593Smuzhiyun 								>> 7) << 2;
6770*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
6771*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
6772*4882a593Smuzhiyun 
6773*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6774*4882a593Smuzhiyun 
6775*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
6776*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
6777*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CP_STS_0 & 0x7F) >> 2);
6778*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_STS_1 & 0x7F) >> 2);
6779*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_STS_2 & 0x7F) >> 2);
6780*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_STS_3 & 0x7F) >> 2);
6781*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_STS_4 & 0x7F) >> 2);
6782*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
6783*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
6784*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
6785*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
6786*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
6787*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
6788*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
6789*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
6790*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
6791*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
6792*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
6793*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
6794*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
6795*4882a593Smuzhiyun 
6796*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6797*4882a593Smuzhiyun 
6798*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
6799*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
6800*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
6801*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
6802*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_DBG_0_0 & 0x7F) >> 2);
6803*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_DBG_0_1 & 0x7F) >> 2);
6804*4882a593Smuzhiyun 
6805*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6806*4882a593Smuzhiyun 
6807*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
6808*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
6809*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_CP_DBG_0_2 & 0x7F) >> 2);
6810*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_DBG_0_3 & 0x7F) >> 2);
6811*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_DBG_0_4 & 0x7F) >> 2);
6812*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
6813*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
6814*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
6815*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
6816*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
6817*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
6818*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
6819*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
6820*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
6821*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
6822*4882a593Smuzhiyun 
6823*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6824*4882a593Smuzhiyun 
6825*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
6826*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
6827*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_ARB_CFG_1 & 0x7F) >> 2);
6828*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
6829*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
6830*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
6831*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
6832*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
6833*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
6834*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
6835*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
6836*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
6837*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
6838*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
6839*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
6840*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
6841*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
6842*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
6843*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
6844*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
6845*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
6846*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
6847*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
6848*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
6849*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
6850*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
6851*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
6852*4882a593Smuzhiyun 
6853*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6854*4882a593Smuzhiyun 
6855*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
6856*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
6857*4882a593Smuzhiyun 									<< 2;
6858*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
6859*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
6860*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
6861*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
6862*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
6863*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
6864*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
6865*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
6866*4882a593Smuzhiyun 
6867*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6868*4882a593Smuzhiyun 
6869*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
6870*4882a593Smuzhiyun 								PROT_BITS_OFFS;
6871*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
6872*4882a593Smuzhiyun 								>> 7) << 2;
6873*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
6874*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
6875*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
6876*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
6877*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
6878*4882a593Smuzhiyun 
6879*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6880*4882a593Smuzhiyun 
6881*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
6882*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
6883*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_ARB_STATE_STS & 0x7F) >> 2);
6884*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
6885*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MSG_STS & 0x7F) >> 2);
6886*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
6887*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
6888*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
6889*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
6890*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
6891*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
6892*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
6893*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
6894*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
6895*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
6896*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
6897*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
6898*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
6899*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
6900*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
6901*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
6902*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
6903*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
6904*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
6905*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
6906*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
6907*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
6908*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
6909*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
6910*4882a593Smuzhiyun 
6911*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6912*4882a593Smuzhiyun 
6913*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
6914*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
6915*4882a593Smuzhiyun 									<< 2;
6916*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
6917*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
6918*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
6919*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
6920*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
6921*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
6922*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
6923*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
6924*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
6925*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
6926*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
6927*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
6928*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CGM_CFG & 0x7F) >> 2);
6929*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CGM_STS & 0x7F) >> 2);
6930*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CGM_CFG1 & 0x7F) >> 2);
6931*4882a593Smuzhiyun 
6932*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6933*4882a593Smuzhiyun 
6934*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
6935*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
6936*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
6937*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
6938*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
6939*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
6940*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
6941*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
6942*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
6943*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_AXCACHE & 0x7F) >> 2);
6944*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_IND_GW_APB_CFG & 0x7F) >> 2);
6945*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
6946*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
6947*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
6948*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
6949*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
6950*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
6951*4882a593Smuzhiyun 
6952*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6953*4882a593Smuzhiyun 
6954*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
6955*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
6956*4882a593Smuzhiyun 									<< 2;
6957*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
6958*4882a593Smuzhiyun 
6959*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6960*4882a593Smuzhiyun 
6961*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
6962*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
6963*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_CFG_ROUND_CSR & 0x7F) >> 2);
6964*4882a593Smuzhiyun 
6965*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6966*4882a593Smuzhiyun 
6967*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
6968*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
6969*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_CFG_PROT & 0x7F) >> 2);
6970*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_VFLAGS & 0x7F) >> 2);
6971*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_SFLAGS & 0x7F) >> 2);
6972*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_STATUS & 0x7F) >> 2);
6973*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
6974*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
6975*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_TPC_STALL & 0x7F) >> 2);
6976*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
6977*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
6978*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_MSS_CONFIG & 0x7F) >> 2);
6979*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
6980*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_TPC_INTR_MASK & 0x7F) >> 2);
6981*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_WQ_CREDITS & 0x7F) >> 2);
6982*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_ARUSER_LO & 0x7F) >> 2);
6983*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_ARUSER_HI & 0x7F) >> 2);
6984*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_AWUSER_LO & 0x7F) >> 2);
6985*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_AWUSER_HI & 0x7F) >> 2);
6986*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_OPCODE_EXEC & 0x7F) >> 2);
6987*4882a593Smuzhiyun 
6988*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
6989*4882a593Smuzhiyun 
6990*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
6991*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
6992*4882a593Smuzhiyun 									<< 2;
6993*4882a593Smuzhiyun 	mask = 1U << ((mmTPC3_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
6994*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_DBGMEM_ADD & 0x7F) >> 2);
6995*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
6996*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
6997*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_DBGMEM_CTRL & 0x7F) >> 2);
6998*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_DBGMEM_RC & 0x7F) >> 2);
6999*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
7000*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
7001*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
7002*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
7003*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
7004*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
7005*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
7006*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
7007*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
7008*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
7009*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
7010*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
7011*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
7012*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
7013*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
7014*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
7015*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC3_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
7016*4882a593Smuzhiyun 
7017*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7018*4882a593Smuzhiyun 
7019*4882a593Smuzhiyun 	WREG32(mmTPC4_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7020*4882a593Smuzhiyun 	WREG32(mmTPC4_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7021*4882a593Smuzhiyun 
7022*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
7023*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
7024*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_GLBL_CFG0 & 0x7F) >> 2);
7025*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_CFG1 & 0x7F) >> 2);
7026*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_PROT & 0x7F) >> 2);
7027*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_ERR_CFG & 0x7F) >> 2);
7028*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
7029*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
7030*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
7031*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
7032*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
7033*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
7034*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
7035*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
7036*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
7037*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
7038*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS0 & 0x7F) >> 2);
7039*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS1_0 & 0x7F) >> 2);
7040*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS1_1 & 0x7F) >> 2);
7041*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS1_2 & 0x7F) >> 2);
7042*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS1_3 & 0x7F) >> 2);
7043*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_STS1_4 & 0x7F) >> 2);
7044*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
7045*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
7046*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
7047*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
7048*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
7049*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
7050*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
7051*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
7052*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
7053*4882a593Smuzhiyun 
7054*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7055*4882a593Smuzhiyun 
7056*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
7057*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
7058*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
7059*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
7060*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
7061*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
7062*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_SIZE_0 & 0x7F) >> 2);
7063*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_SIZE_1 & 0x7F) >> 2);
7064*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_SIZE_2 & 0x7F) >> 2);
7065*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_SIZE_3 & 0x7F) >> 2);
7066*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_PI_0 & 0x7F) >> 2);
7067*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_PI_1 & 0x7F) >> 2);
7068*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_PI_2 & 0x7F) >> 2);
7069*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_PI_3 & 0x7F) >> 2);
7070*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CI_0 & 0x7F) >> 2);
7071*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CI_1 & 0x7F) >> 2);
7072*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CI_2 & 0x7F) >> 2);
7073*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CI_3 & 0x7F) >> 2);
7074*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG0_0 & 0x7F) >> 2);
7075*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG0_1 & 0x7F) >> 2);
7076*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG0_2 & 0x7F) >> 2);
7077*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG0_3 & 0x7F) >> 2);
7078*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG1_0 & 0x7F) >> 2);
7079*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG1_1 & 0x7F) >> 2);
7080*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG1_2 & 0x7F) >> 2);
7081*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_CFG1_3 & 0x7F) >> 2);
7082*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
7083*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
7084*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
7085*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
7086*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS0_0 & 0x7F) >> 2);
7087*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS0_1 & 0x7F) >> 2);
7088*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS0_2 & 0x7F) >> 2);
7089*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS0_3 & 0x7F) >> 2);
7090*4882a593Smuzhiyun 
7091*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7092*4882a593Smuzhiyun 
7093*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
7094*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
7095*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_PQ_STS1_0 & 0x7F) >> 2);
7096*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS1_1 & 0x7F) >> 2);
7097*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS1_2 & 0x7F) >> 2);
7098*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_PQ_STS1_3 & 0x7F) >> 2);
7099*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS0_0 & 0x7F) >> 2);
7100*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS0_1 & 0x7F) >> 2);
7101*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS0_2 & 0x7F) >> 2);
7102*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS0_3 & 0x7F) >> 2);
7103*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS1_0 & 0x7F) >> 2);
7104*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS1_1 & 0x7F) >> 2);
7105*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS1_2 & 0x7F) >> 2);
7106*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_STS1_3 & 0x7F) >> 2);
7107*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
7108*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
7109*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_0 & 0x7F) >> 2);
7110*4882a593Smuzhiyun 
7111*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7112*4882a593Smuzhiyun 
7113*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
7114*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
7115*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CQ_CTL_0 & 0x7F) >> 2);
7116*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
7117*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
7118*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_1 & 0x7F) >> 2);
7119*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_1 & 0x7F) >> 2);
7120*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
7121*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
7122*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_2 & 0x7F) >> 2);
7123*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_2 & 0x7F) >> 2);
7124*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
7125*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
7126*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_3 & 0x7F) >> 2);
7127*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_3 & 0x7F) >> 2);
7128*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
7129*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
7130*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
7131*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
7132*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
7133*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
7134*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
7135*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
7136*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
7137*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
7138*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
7139*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
7140*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
7141*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
7142*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
7143*4882a593Smuzhiyun 
7144*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7145*4882a593Smuzhiyun 
7146*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
7147*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
7148*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
7149*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
7150*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
7151*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
7152*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
7153*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
7154*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
7155*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
7156*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
7157*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
7158*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
7159*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
7160*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
7161*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
7162*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
7163*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
7164*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
7165*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
7166*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
7167*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
7168*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
7169*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
7170*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
7171*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
7172*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
7173*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
7174*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
7175*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
7176*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
7177*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
7178*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
7179*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
7180*4882a593Smuzhiyun 
7181*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7182*4882a593Smuzhiyun 
7183*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
7184*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
7185*4882a593Smuzhiyun 									<< 2;
7186*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
7187*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
7188*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
7189*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
7190*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
7191*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
7192*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
7193*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
7194*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
7195*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
7196*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
7197*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
7198*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
7199*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
7200*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
7201*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
7202*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
7203*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
7204*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
7205*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
7206*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
7207*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
7208*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
7209*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
7210*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
7211*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
7212*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
7213*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
7214*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
7215*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
7216*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
7217*4882a593Smuzhiyun 
7218*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7219*4882a593Smuzhiyun 
7220*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
7221*4882a593Smuzhiyun 								PROT_BITS_OFFS;
7222*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
7223*4882a593Smuzhiyun 								>> 7) << 2;
7224*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
7225*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
7226*4882a593Smuzhiyun 
7227*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7228*4882a593Smuzhiyun 
7229*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
7230*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
7231*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CP_STS_0 & 0x7F) >> 2);
7232*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_STS_1 & 0x7F) >> 2);
7233*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_STS_2 & 0x7F) >> 2);
7234*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_STS_3 & 0x7F) >> 2);
7235*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_STS_4 & 0x7F) >> 2);
7236*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
7237*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
7238*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
7239*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
7240*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
7241*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
7242*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
7243*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
7244*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
7245*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
7246*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
7247*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
7248*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
7249*4882a593Smuzhiyun 
7250*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7251*4882a593Smuzhiyun 
7252*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
7253*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
7254*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
7255*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
7256*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_DBG_0_0 & 0x7F) >> 2);
7257*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_DBG_0_1 & 0x7F) >> 2);
7258*4882a593Smuzhiyun 
7259*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7260*4882a593Smuzhiyun 
7261*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
7262*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
7263*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_CP_DBG_0_2 & 0x7F) >> 2);
7264*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_DBG_0_3 & 0x7F) >> 2);
7265*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_DBG_0_4 & 0x7F) >> 2);
7266*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
7267*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
7268*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
7269*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
7270*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
7271*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
7272*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
7273*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
7274*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
7275*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
7276*4882a593Smuzhiyun 
7277*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7278*4882a593Smuzhiyun 
7279*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
7280*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
7281*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_ARB_CFG_1 & 0x7F) >> 2);
7282*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
7283*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
7284*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
7285*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
7286*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
7287*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
7288*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
7289*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
7290*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
7291*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
7292*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
7293*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
7294*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
7295*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
7296*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
7297*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
7298*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
7299*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
7300*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
7301*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
7302*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
7303*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
7304*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
7305*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
7306*4882a593Smuzhiyun 
7307*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7308*4882a593Smuzhiyun 
7309*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
7310*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
7311*4882a593Smuzhiyun 									<< 2;
7312*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
7313*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
7314*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
7315*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
7316*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
7317*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
7318*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
7319*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
7320*4882a593Smuzhiyun 
7321*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7322*4882a593Smuzhiyun 
7323*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
7324*4882a593Smuzhiyun 								PROT_BITS_OFFS;
7325*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
7326*4882a593Smuzhiyun 								>> 7) << 2;
7327*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
7328*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
7329*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
7330*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
7331*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
7332*4882a593Smuzhiyun 
7333*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7334*4882a593Smuzhiyun 
7335*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
7336*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
7337*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_ARB_STATE_STS & 0x7F) >> 2);
7338*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
7339*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MSG_STS & 0x7F) >> 2);
7340*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
7341*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
7342*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
7343*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
7344*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
7345*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
7346*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
7347*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
7348*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
7349*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
7350*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
7351*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
7352*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
7353*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
7354*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
7355*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
7356*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
7357*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
7358*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
7359*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
7360*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
7361*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
7362*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
7363*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
7364*4882a593Smuzhiyun 
7365*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7366*4882a593Smuzhiyun 
7367*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
7368*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
7369*4882a593Smuzhiyun 									<< 2;
7370*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
7371*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
7372*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
7373*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
7374*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
7375*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
7376*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
7377*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
7378*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
7379*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
7380*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
7381*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
7382*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CGM_CFG & 0x7F) >> 2);
7383*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CGM_STS & 0x7F) >> 2);
7384*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CGM_CFG1 & 0x7F) >> 2);
7385*4882a593Smuzhiyun 
7386*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7387*4882a593Smuzhiyun 
7388*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
7389*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
7390*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
7391*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
7392*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
7393*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
7394*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
7395*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
7396*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
7397*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_AXCACHE & 0x7F) >> 2);
7398*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_IND_GW_APB_CFG & 0x7F) >> 2);
7399*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
7400*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
7401*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
7402*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
7403*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
7404*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
7405*4882a593Smuzhiyun 
7406*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7407*4882a593Smuzhiyun 
7408*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
7409*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
7410*4882a593Smuzhiyun 									<< 2;
7411*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
7412*4882a593Smuzhiyun 
7413*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7414*4882a593Smuzhiyun 
7415*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
7416*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
7417*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_CFG_ROUND_CSR & 0x7F) >> 2);
7418*4882a593Smuzhiyun 
7419*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7420*4882a593Smuzhiyun 
7421*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
7422*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
7423*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_CFG_PROT & 0x7F) >> 2);
7424*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_VFLAGS & 0x7F) >> 2);
7425*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_SFLAGS & 0x7F) >> 2);
7426*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_STATUS & 0x7F) >> 2);
7427*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
7428*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
7429*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_TPC_STALL & 0x7F) >> 2);
7430*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
7431*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
7432*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_MSS_CONFIG & 0x7F) >> 2);
7433*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
7434*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_TPC_INTR_MASK & 0x7F) >> 2);
7435*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_WQ_CREDITS & 0x7F) >> 2);
7436*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_ARUSER_LO & 0x7F) >> 2);
7437*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_ARUSER_HI & 0x7F) >> 2);
7438*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_AWUSER_LO & 0x7F) >> 2);
7439*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_AWUSER_HI & 0x7F) >> 2);
7440*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_OPCODE_EXEC & 0x7F) >> 2);
7441*4882a593Smuzhiyun 
7442*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7443*4882a593Smuzhiyun 
7444*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
7445*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
7446*4882a593Smuzhiyun 									<< 2;
7447*4882a593Smuzhiyun 	mask = 1U << ((mmTPC4_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
7448*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_DBGMEM_ADD & 0x7F) >> 2);
7449*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
7450*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
7451*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_DBGMEM_CTRL & 0x7F) >> 2);
7452*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_DBGMEM_RC & 0x7F) >> 2);
7453*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
7454*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
7455*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
7456*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
7457*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
7458*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
7459*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
7460*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
7461*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
7462*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
7463*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
7464*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
7465*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
7466*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
7467*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
7468*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
7469*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC4_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
7470*4882a593Smuzhiyun 
7471*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7472*4882a593Smuzhiyun 
7473*4882a593Smuzhiyun 	WREG32(mmTPC5_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7474*4882a593Smuzhiyun 	WREG32(mmTPC5_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7475*4882a593Smuzhiyun 
7476*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
7477*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
7478*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_GLBL_CFG0 & 0x7F) >> 2);
7479*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_CFG1 & 0x7F) >> 2);
7480*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_PROT & 0x7F) >> 2);
7481*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_ERR_CFG & 0x7F) >> 2);
7482*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
7483*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
7484*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
7485*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
7486*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
7487*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
7488*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
7489*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
7490*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
7491*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
7492*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS0 & 0x7F) >> 2);
7493*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS1_0 & 0x7F) >> 2);
7494*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS1_1 & 0x7F) >> 2);
7495*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS1_2 & 0x7F) >> 2);
7496*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS1_3 & 0x7F) >> 2);
7497*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_STS1_4 & 0x7F) >> 2);
7498*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
7499*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
7500*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
7501*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
7502*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
7503*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
7504*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
7505*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
7506*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
7507*4882a593Smuzhiyun 
7508*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7509*4882a593Smuzhiyun 
7510*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
7511*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
7512*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
7513*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
7514*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
7515*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
7516*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_SIZE_0 & 0x7F) >> 2);
7517*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_SIZE_1 & 0x7F) >> 2);
7518*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_SIZE_2 & 0x7F) >> 2);
7519*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_SIZE_3 & 0x7F) >> 2);
7520*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_PI_0 & 0x7F) >> 2);
7521*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_PI_1 & 0x7F) >> 2);
7522*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_PI_2 & 0x7F) >> 2);
7523*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_PI_3 & 0x7F) >> 2);
7524*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CI_0 & 0x7F) >> 2);
7525*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CI_1 & 0x7F) >> 2);
7526*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CI_2 & 0x7F) >> 2);
7527*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CI_3 & 0x7F) >> 2);
7528*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG0_0 & 0x7F) >> 2);
7529*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG0_1 & 0x7F) >> 2);
7530*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG0_2 & 0x7F) >> 2);
7531*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG0_3 & 0x7F) >> 2);
7532*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG1_0 & 0x7F) >> 2);
7533*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG1_1 & 0x7F) >> 2);
7534*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG1_2 & 0x7F) >> 2);
7535*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_CFG1_3 & 0x7F) >> 2);
7536*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
7537*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
7538*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
7539*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
7540*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS0_0 & 0x7F) >> 2);
7541*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS0_1 & 0x7F) >> 2);
7542*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS0_2 & 0x7F) >> 2);
7543*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS0_3 & 0x7F) >> 2);
7544*4882a593Smuzhiyun 
7545*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7546*4882a593Smuzhiyun 
7547*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
7548*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
7549*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_PQ_STS1_0 & 0x7F) >> 2);
7550*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS1_1 & 0x7F) >> 2);
7551*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS1_2 & 0x7F) >> 2);
7552*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_PQ_STS1_3 & 0x7F) >> 2);
7553*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS0_0 & 0x7F) >> 2);
7554*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS0_1 & 0x7F) >> 2);
7555*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS0_2 & 0x7F) >> 2);
7556*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS0_3 & 0x7F) >> 2);
7557*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS1_0 & 0x7F) >> 2);
7558*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS1_1 & 0x7F) >> 2);
7559*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS1_2 & 0x7F) >> 2);
7560*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_STS1_3 & 0x7F) >> 2);
7561*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
7562*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
7563*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_0 & 0x7F) >> 2);
7564*4882a593Smuzhiyun 
7565*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7566*4882a593Smuzhiyun 
7567*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
7568*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
7569*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CQ_CTL_0 & 0x7F) >> 2);
7570*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
7571*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
7572*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_1 & 0x7F) >> 2);
7573*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_1 & 0x7F) >> 2);
7574*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
7575*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
7576*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_2 & 0x7F) >> 2);
7577*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_2 & 0x7F) >> 2);
7578*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
7579*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
7580*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_3 & 0x7F) >> 2);
7581*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_3 & 0x7F) >> 2);
7582*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
7583*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
7584*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
7585*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
7586*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
7587*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
7588*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
7589*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
7590*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
7591*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
7592*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
7593*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
7594*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
7595*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
7596*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
7597*4882a593Smuzhiyun 
7598*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7599*4882a593Smuzhiyun 
7600*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
7601*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
7602*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
7603*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
7604*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
7605*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
7606*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
7607*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
7608*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
7609*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
7610*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
7611*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
7612*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
7613*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
7614*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
7615*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
7616*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
7617*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
7618*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
7619*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
7620*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
7621*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
7622*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
7623*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
7624*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
7625*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
7626*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
7627*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
7628*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
7629*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
7630*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
7631*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
7632*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
7633*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
7634*4882a593Smuzhiyun 
7635*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7636*4882a593Smuzhiyun 
7637*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
7638*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
7639*4882a593Smuzhiyun 									<< 2;
7640*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
7641*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
7642*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
7643*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
7644*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
7645*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
7646*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
7647*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
7648*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
7649*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
7650*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
7651*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
7652*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
7653*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
7654*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
7655*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
7656*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
7657*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
7658*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
7659*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
7660*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
7661*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
7662*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
7663*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
7664*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
7665*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
7666*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
7667*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
7668*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
7669*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
7670*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
7671*4882a593Smuzhiyun 
7672*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7673*4882a593Smuzhiyun 
7674*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
7675*4882a593Smuzhiyun 								PROT_BITS_OFFS;
7676*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
7677*4882a593Smuzhiyun 								>> 7) << 2;
7678*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
7679*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
7680*4882a593Smuzhiyun 
7681*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7682*4882a593Smuzhiyun 
7683*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
7684*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
7685*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CP_STS_0 & 0x7F) >> 2);
7686*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_STS_1 & 0x7F) >> 2);
7687*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_STS_2 & 0x7F) >> 2);
7688*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_STS_3 & 0x7F) >> 2);
7689*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_STS_4 & 0x7F) >> 2);
7690*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
7691*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
7692*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
7693*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
7694*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
7695*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
7696*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
7697*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
7698*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
7699*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
7700*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
7701*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
7702*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
7703*4882a593Smuzhiyun 
7704*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7705*4882a593Smuzhiyun 
7706*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
7707*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
7708*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
7709*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
7710*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_DBG_0_0 & 0x7F) >> 2);
7711*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_DBG_0_1 & 0x7F) >> 2);
7712*4882a593Smuzhiyun 
7713*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7714*4882a593Smuzhiyun 
7715*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
7716*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
7717*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_CP_DBG_0_2 & 0x7F) >> 2);
7718*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_DBG_0_3 & 0x7F) >> 2);
7719*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_DBG_0_4 & 0x7F) >> 2);
7720*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
7721*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
7722*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
7723*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
7724*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
7725*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
7726*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
7727*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
7728*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
7729*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
7730*4882a593Smuzhiyun 
7731*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7732*4882a593Smuzhiyun 
7733*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
7734*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
7735*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_ARB_CFG_1 & 0x7F) >> 2);
7736*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
7737*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
7738*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
7739*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
7740*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
7741*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
7742*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
7743*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
7744*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
7745*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
7746*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
7747*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
7748*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
7749*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
7750*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
7751*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
7752*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
7753*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
7754*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
7755*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
7756*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
7757*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
7758*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
7759*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
7760*4882a593Smuzhiyun 
7761*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7762*4882a593Smuzhiyun 
7763*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
7764*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
7765*4882a593Smuzhiyun 									<< 2;
7766*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
7767*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
7768*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
7769*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
7770*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
7771*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
7772*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
7773*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
7774*4882a593Smuzhiyun 
7775*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7776*4882a593Smuzhiyun 
7777*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
7778*4882a593Smuzhiyun 								PROT_BITS_OFFS;
7779*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
7780*4882a593Smuzhiyun 								>> 7) << 2;
7781*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
7782*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
7783*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
7784*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
7785*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
7786*4882a593Smuzhiyun 
7787*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7788*4882a593Smuzhiyun 
7789*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
7790*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
7791*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_ARB_STATE_STS & 0x7F) >> 2);
7792*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
7793*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MSG_STS & 0x7F) >> 2);
7794*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
7795*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
7796*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
7797*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
7798*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
7799*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
7800*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
7801*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
7802*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
7803*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
7804*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
7805*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
7806*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
7807*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
7808*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
7809*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
7810*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
7811*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
7812*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
7813*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
7814*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
7815*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
7816*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
7817*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
7818*4882a593Smuzhiyun 
7819*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7820*4882a593Smuzhiyun 
7821*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
7822*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
7823*4882a593Smuzhiyun 									<< 2;
7824*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
7825*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
7826*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
7827*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
7828*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
7829*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
7830*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
7831*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
7832*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
7833*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
7834*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
7835*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
7836*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CGM_CFG & 0x7F) >> 2);
7837*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CGM_STS & 0x7F) >> 2);
7838*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CGM_CFG1 & 0x7F) >> 2);
7839*4882a593Smuzhiyun 
7840*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7841*4882a593Smuzhiyun 
7842*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
7843*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
7844*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
7845*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
7846*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
7847*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
7848*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
7849*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
7850*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
7851*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_AXCACHE & 0x7F) >> 2);
7852*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_IND_GW_APB_CFG & 0x7F) >> 2);
7853*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
7854*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
7855*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
7856*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
7857*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
7858*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
7859*4882a593Smuzhiyun 
7860*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7861*4882a593Smuzhiyun 
7862*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
7863*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
7864*4882a593Smuzhiyun 									<< 2;
7865*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
7866*4882a593Smuzhiyun 
7867*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7868*4882a593Smuzhiyun 
7869*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
7870*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
7871*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_CFG_ROUND_CSR & 0x7F) >> 2);
7872*4882a593Smuzhiyun 
7873*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7874*4882a593Smuzhiyun 
7875*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
7876*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
7877*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_CFG_PROT & 0x7F) >> 2);
7878*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_VFLAGS & 0x7F) >> 2);
7879*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_SFLAGS & 0x7F) >> 2);
7880*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_STATUS & 0x7F) >> 2);
7881*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
7882*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
7883*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_TPC_STALL & 0x7F) >> 2);
7884*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
7885*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
7886*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_MSS_CONFIG & 0x7F) >> 2);
7887*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
7888*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_TPC_INTR_MASK & 0x7F) >> 2);
7889*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_WQ_CREDITS & 0x7F) >> 2);
7890*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_ARUSER_LO & 0x7F) >> 2);
7891*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_ARUSER_HI & 0x7F) >> 2);
7892*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_AWUSER_LO & 0x7F) >> 2);
7893*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_AWUSER_HI & 0x7F) >> 2);
7894*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_OPCODE_EXEC & 0x7F) >> 2);
7895*4882a593Smuzhiyun 
7896*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7897*4882a593Smuzhiyun 
7898*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
7899*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
7900*4882a593Smuzhiyun 									<< 2;
7901*4882a593Smuzhiyun 	mask = 1U << ((mmTPC5_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
7902*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_DBGMEM_ADD & 0x7F) >> 2);
7903*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
7904*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
7905*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_DBGMEM_CTRL & 0x7F) >> 2);
7906*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_DBGMEM_RC & 0x7F) >> 2);
7907*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
7908*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
7909*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
7910*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
7911*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
7912*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
7913*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
7914*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
7915*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
7916*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
7917*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
7918*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
7919*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
7920*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
7921*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
7922*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
7923*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC5_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
7924*4882a593Smuzhiyun 
7925*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7926*4882a593Smuzhiyun 
7927*4882a593Smuzhiyun 	WREG32(mmTPC6_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7928*4882a593Smuzhiyun 	WREG32(mmTPC6_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
7929*4882a593Smuzhiyun 
7930*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
7931*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
7932*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_GLBL_CFG0 & 0x7F) >> 2);
7933*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_CFG1 & 0x7F) >> 2);
7934*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_PROT & 0x7F) >> 2);
7935*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_ERR_CFG & 0x7F) >> 2);
7936*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
7937*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
7938*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
7939*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
7940*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
7941*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
7942*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
7943*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
7944*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
7945*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
7946*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS0 & 0x7F) >> 2);
7947*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS1_0 & 0x7F) >> 2);
7948*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS1_1 & 0x7F) >> 2);
7949*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS1_2 & 0x7F) >> 2);
7950*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS1_3 & 0x7F) >> 2);
7951*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_STS1_4 & 0x7F) >> 2);
7952*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
7953*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
7954*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
7955*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
7956*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
7957*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
7958*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
7959*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
7960*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
7961*4882a593Smuzhiyun 
7962*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
7963*4882a593Smuzhiyun 
7964*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
7965*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
7966*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
7967*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
7968*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
7969*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
7970*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_SIZE_0 & 0x7F) >> 2);
7971*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_SIZE_1 & 0x7F) >> 2);
7972*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_SIZE_2 & 0x7F) >> 2);
7973*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_SIZE_3 & 0x7F) >> 2);
7974*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_PI_0 & 0x7F) >> 2);
7975*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_PI_1 & 0x7F) >> 2);
7976*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_PI_2 & 0x7F) >> 2);
7977*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_PI_3 & 0x7F) >> 2);
7978*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CI_0 & 0x7F) >> 2);
7979*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CI_1 & 0x7F) >> 2);
7980*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CI_2 & 0x7F) >> 2);
7981*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CI_3 & 0x7F) >> 2);
7982*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG0_0 & 0x7F) >> 2);
7983*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG0_1 & 0x7F) >> 2);
7984*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG0_2 & 0x7F) >> 2);
7985*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG0_3 & 0x7F) >> 2);
7986*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG1_0 & 0x7F) >> 2);
7987*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG1_1 & 0x7F) >> 2);
7988*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG1_2 & 0x7F) >> 2);
7989*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_CFG1_3 & 0x7F) >> 2);
7990*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
7991*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
7992*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
7993*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
7994*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS0_0 & 0x7F) >> 2);
7995*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS0_1 & 0x7F) >> 2);
7996*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS0_2 & 0x7F) >> 2);
7997*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS0_3 & 0x7F) >> 2);
7998*4882a593Smuzhiyun 
7999*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8000*4882a593Smuzhiyun 
8001*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
8002*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
8003*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_PQ_STS1_0 & 0x7F) >> 2);
8004*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS1_1 & 0x7F) >> 2);
8005*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS1_2 & 0x7F) >> 2);
8006*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_PQ_STS1_3 & 0x7F) >> 2);
8007*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS0_0 & 0x7F) >> 2);
8008*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS0_1 & 0x7F) >> 2);
8009*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS0_2 & 0x7F) >> 2);
8010*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS0_3 & 0x7F) >> 2);
8011*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS1_0 & 0x7F) >> 2);
8012*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS1_1 & 0x7F) >> 2);
8013*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS1_2 & 0x7F) >> 2);
8014*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_STS1_3 & 0x7F) >> 2);
8015*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
8016*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
8017*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_0 & 0x7F) >> 2);
8018*4882a593Smuzhiyun 
8019*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8020*4882a593Smuzhiyun 
8021*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
8022*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
8023*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CQ_CTL_0 & 0x7F) >> 2);
8024*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
8025*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
8026*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_1 & 0x7F) >> 2);
8027*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_1 & 0x7F) >> 2);
8028*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
8029*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
8030*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_2 & 0x7F) >> 2);
8031*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_2 & 0x7F) >> 2);
8032*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
8033*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
8034*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_3 & 0x7F) >> 2);
8035*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_3 & 0x7F) >> 2);
8036*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
8037*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
8038*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
8039*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
8040*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
8041*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
8042*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
8043*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
8044*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
8045*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
8046*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
8047*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
8048*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
8049*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
8050*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
8051*4882a593Smuzhiyun 
8052*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8053*4882a593Smuzhiyun 
8054*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
8055*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
8056*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
8057*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
8058*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
8059*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
8060*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
8061*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
8062*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
8063*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
8064*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
8065*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
8066*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
8067*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
8068*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
8069*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
8070*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
8071*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
8072*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
8073*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
8074*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
8075*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
8076*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
8077*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
8078*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
8079*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
8080*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
8081*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
8082*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
8083*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
8084*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
8085*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
8086*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
8087*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
8088*4882a593Smuzhiyun 
8089*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8090*4882a593Smuzhiyun 
8091*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
8092*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
8093*4882a593Smuzhiyun 									<< 2;
8094*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
8095*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
8096*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
8097*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
8098*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
8099*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
8100*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
8101*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
8102*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
8103*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
8104*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
8105*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
8106*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
8107*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
8108*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
8109*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
8110*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
8111*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
8112*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
8113*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
8114*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
8115*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
8116*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
8117*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
8118*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
8119*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
8120*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
8121*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
8122*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
8123*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
8124*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
8125*4882a593Smuzhiyun 
8126*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8127*4882a593Smuzhiyun 
8128*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
8129*4882a593Smuzhiyun 								PROT_BITS_OFFS;
8130*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
8131*4882a593Smuzhiyun 								>> 7) << 2;
8132*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
8133*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
8134*4882a593Smuzhiyun 
8135*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8136*4882a593Smuzhiyun 
8137*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
8138*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
8139*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CP_STS_0 & 0x7F) >> 2);
8140*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_STS_1 & 0x7F) >> 2);
8141*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_STS_2 & 0x7F) >> 2);
8142*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_STS_3 & 0x7F) >> 2);
8143*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_STS_4 & 0x7F) >> 2);
8144*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
8145*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
8146*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
8147*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
8148*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
8149*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
8150*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
8151*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
8152*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
8153*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
8154*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
8155*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
8156*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
8157*4882a593Smuzhiyun 
8158*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8159*4882a593Smuzhiyun 
8160*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
8161*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
8162*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
8163*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
8164*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_DBG_0_0 & 0x7F) >> 2);
8165*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_DBG_0_1 & 0x7F) >> 2);
8166*4882a593Smuzhiyun 
8167*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8168*4882a593Smuzhiyun 
8169*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
8170*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
8171*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_CP_DBG_0_2 & 0x7F) >> 2);
8172*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_DBG_0_3 & 0x7F) >> 2);
8173*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_DBG_0_4 & 0x7F) >> 2);
8174*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
8175*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
8176*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
8177*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
8178*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
8179*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
8180*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
8181*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
8182*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
8183*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
8184*4882a593Smuzhiyun 
8185*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8186*4882a593Smuzhiyun 
8187*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
8188*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
8189*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_ARB_CFG_1 & 0x7F) >> 2);
8190*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
8191*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
8192*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
8193*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
8194*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
8195*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
8196*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
8197*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
8198*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
8199*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
8200*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
8201*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
8202*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
8203*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
8204*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
8205*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
8206*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
8207*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
8208*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
8209*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
8210*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
8211*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
8212*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
8213*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
8214*4882a593Smuzhiyun 
8215*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8216*4882a593Smuzhiyun 
8217*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
8218*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
8219*4882a593Smuzhiyun 									<< 2;
8220*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
8221*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
8222*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
8223*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
8224*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
8225*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
8226*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
8227*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
8228*4882a593Smuzhiyun 
8229*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8230*4882a593Smuzhiyun 
8231*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
8232*4882a593Smuzhiyun 								PROT_BITS_OFFS;
8233*4882a593Smuzhiyun 
8234*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
8235*4882a593Smuzhiyun 								>> 7) << 2;
8236*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
8237*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
8238*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
8239*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
8240*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
8241*4882a593Smuzhiyun 
8242*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8243*4882a593Smuzhiyun 
8244*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
8245*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7) << 2;
8246*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_ARB_STATE_STS & 0x7F) >> 2);
8247*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
8248*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MSG_STS & 0x7F) >> 2);
8249*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
8250*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
8251*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
8252*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
8253*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
8254*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
8255*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
8256*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
8257*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
8258*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
8259*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
8260*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
8261*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
8262*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
8263*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
8264*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
8265*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
8266*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
8267*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
8268*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
8269*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
8270*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
8271*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
8272*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
8273*4882a593Smuzhiyun 
8274*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8275*4882a593Smuzhiyun 
8276*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
8277*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS) >> 7)
8278*4882a593Smuzhiyun 									<< 2;
8279*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
8280*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
8281*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
8282*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
8283*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
8284*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
8285*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
8286*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
8287*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
8288*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
8289*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
8290*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
8291*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CGM_CFG & 0x7F) >> 2);
8292*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CGM_STS & 0x7F) >> 2);
8293*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CGM_CFG1 & 0x7F) >> 2);
8294*4882a593Smuzhiyun 
8295*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8296*4882a593Smuzhiyun 
8297*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
8298*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
8299*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
8300*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
8301*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
8302*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
8303*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
8304*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
8305*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
8306*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_AXCACHE & 0x7F) >> 2);
8307*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_IND_GW_APB_CFG & 0x7F) >> 2);
8308*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
8309*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
8310*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
8311*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
8312*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
8313*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
8314*4882a593Smuzhiyun 
8315*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8316*4882a593Smuzhiyun 
8317*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
8318*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
8319*4882a593Smuzhiyun 									<< 2;
8320*4882a593Smuzhiyun 
8321*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
8322*4882a593Smuzhiyun 
8323*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8324*4882a593Smuzhiyun 
8325*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
8326*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
8327*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_CFG_ROUND_CSR & 0x7F) >> 2);
8328*4882a593Smuzhiyun 
8329*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8330*4882a593Smuzhiyun 
8331*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
8332*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
8333*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_CFG_PROT & 0x7F) >> 2);
8334*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_VFLAGS & 0x7F) >> 2);
8335*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_SFLAGS & 0x7F) >> 2);
8336*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_STATUS & 0x7F) >> 2);
8337*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
8338*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
8339*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_TPC_STALL & 0x7F) >> 2);
8340*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
8341*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
8342*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_MSS_CONFIG & 0x7F) >> 2);
8343*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
8344*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_TPC_INTR_MASK & 0x7F) >> 2);
8345*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_WQ_CREDITS & 0x7F) >> 2);
8346*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_ARUSER_LO & 0x7F) >> 2);
8347*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_ARUSER_HI & 0x7F) >> 2);
8348*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_AWUSER_LO & 0x7F) >> 2);
8349*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_AWUSER_HI & 0x7F) >> 2);
8350*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_OPCODE_EXEC & 0x7F) >> 2);
8351*4882a593Smuzhiyun 
8352*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8353*4882a593Smuzhiyun 
8354*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
8355*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
8356*4882a593Smuzhiyun 									<< 2;
8357*4882a593Smuzhiyun 	mask = 1U << ((mmTPC6_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
8358*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_DBGMEM_ADD & 0x7F) >> 2);
8359*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
8360*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
8361*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_DBGMEM_CTRL & 0x7F) >> 2);
8362*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_DBGMEM_RC & 0x7F) >> 2);
8363*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
8364*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
8365*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
8366*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
8367*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
8368*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
8369*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
8370*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
8371*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
8372*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
8373*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
8374*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
8375*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
8376*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
8377*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
8378*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
8379*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC6_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
8380*4882a593Smuzhiyun 
8381*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8382*4882a593Smuzhiyun 
8383*4882a593Smuzhiyun 	WREG32(mmTPC7_QM_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
8384*4882a593Smuzhiyun 	WREG32(mmTPC7_CFG_BASE - CFG_BASE + PROT_BITS_OFFS + 0x7C, 0);
8385*4882a593Smuzhiyun 
8386*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
8387*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
8388*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_GLBL_CFG0 & 0x7F) >> 2);
8389*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_CFG1 & 0x7F) >> 2);
8390*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_PROT & 0x7F) >> 2);
8391*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_ERR_CFG & 0x7F) >> 2);
8392*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_SECURE_PROPS_0 & 0x7F) >> 2);
8393*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_SECURE_PROPS_1 & 0x7F) >> 2);
8394*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_SECURE_PROPS_2 & 0x7F) >> 2);
8395*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_SECURE_PROPS_3 & 0x7F) >> 2);
8396*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_SECURE_PROPS_4 & 0x7F) >> 2);
8397*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS_0 & 0x7F) >> 2);
8398*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS_1 & 0x7F) >> 2);
8399*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS_2 & 0x7F) >> 2);
8400*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS_3 & 0x7F) >> 2);
8401*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS_4 & 0x7F) >> 2);
8402*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS0 & 0x7F) >> 2);
8403*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS1_0 & 0x7F) >> 2);
8404*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS1_1 & 0x7F) >> 2);
8405*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS1_2 & 0x7F) >> 2);
8406*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS1_3 & 0x7F) >> 2);
8407*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_STS1_4 & 0x7F) >> 2);
8408*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_MSG_EN_0 & 0x7F) >> 2);
8409*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_MSG_EN_1 & 0x7F) >> 2);
8410*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_MSG_EN_2 & 0x7F) >> 2);
8411*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_MSG_EN_3 & 0x7F) >> 2);
8412*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_MSG_EN_4 & 0x7F) >> 2);
8413*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_LO_0 & 0x7F) >> 2);
8414*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_LO_1 & 0x7F) >> 2);
8415*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_LO_2 & 0x7F) >> 2);
8416*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_LO_3 & 0x7F) >> 2);
8417*4882a593Smuzhiyun 
8418*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8419*4882a593Smuzhiyun 
8420*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_PQ_BASE_HI_0 & ~0xFFF) + PROT_BITS_OFFS;
8421*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_PQ_BASE_HI_0 & PROT_BITS_OFFS) >> 7) << 2;
8422*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_PQ_BASE_HI_0 & 0x7F) >> 2);
8423*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_HI_1 & 0x7F) >> 2);
8424*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_HI_2 & 0x7F) >> 2);
8425*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_BASE_HI_3 & 0x7F) >> 2);
8426*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_SIZE_0 & 0x7F) >> 2);
8427*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_SIZE_1 & 0x7F) >> 2);
8428*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_SIZE_2 & 0x7F) >> 2);
8429*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_SIZE_3 & 0x7F) >> 2);
8430*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_PI_0 & 0x7F) >> 2);
8431*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_PI_1 & 0x7F) >> 2);
8432*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_PI_2 & 0x7F) >> 2);
8433*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_PI_3 & 0x7F) >> 2);
8434*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CI_0 & 0x7F) >> 2);
8435*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CI_1 & 0x7F) >> 2);
8436*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CI_2 & 0x7F) >> 2);
8437*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CI_3 & 0x7F) >> 2);
8438*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG0_0 & 0x7F) >> 2);
8439*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG0_1 & 0x7F) >> 2);
8440*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG0_2 & 0x7F) >> 2);
8441*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG0_3 & 0x7F) >> 2);
8442*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG1_0 & 0x7F) >> 2);
8443*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG1_1 & 0x7F) >> 2);
8444*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG1_2 & 0x7F) >> 2);
8445*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_CFG1_3 & 0x7F) >> 2);
8446*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_ARUSER_31_11_0 & 0x7F) >> 2);
8447*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_ARUSER_31_11_1 & 0x7F) >> 2);
8448*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_ARUSER_31_11_2 & 0x7F) >> 2);
8449*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_ARUSER_31_11_3 & 0x7F) >> 2);
8450*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS0_0 & 0x7F) >> 2);
8451*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS0_1 & 0x7F) >> 2);
8452*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS0_2 & 0x7F) >> 2);
8453*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS0_3 & 0x7F) >> 2);
8454*4882a593Smuzhiyun 
8455*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8456*4882a593Smuzhiyun 
8457*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_PQ_STS1_0 & ~0xFFF) + PROT_BITS_OFFS;
8458*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_PQ_STS1_0 & PROT_BITS_OFFS) >> 7) << 2;
8459*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_PQ_STS1_0 & 0x7F) >> 2);
8460*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS1_1 & 0x7F) >> 2);
8461*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS1_2 & 0x7F) >> 2);
8462*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_PQ_STS1_3 & 0x7F) >> 2);
8463*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS0_0 & 0x7F) >> 2);
8464*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS0_1 & 0x7F) >> 2);
8465*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS0_2 & 0x7F) >> 2);
8466*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS0_3 & 0x7F) >> 2);
8467*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS1_0 & 0x7F) >> 2);
8468*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS1_1 & 0x7F) >> 2);
8469*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS1_2 & 0x7F) >> 2);
8470*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_STS1_3 & 0x7F) >> 2);
8471*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_0 & 0x7F) >> 2);
8472*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_0 & 0x7F) >> 2);
8473*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_0 & 0x7F) >> 2);
8474*4882a593Smuzhiyun 
8475*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8476*4882a593Smuzhiyun 
8477*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CQ_CTL_0 & ~0xFFF) + PROT_BITS_OFFS;
8478*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CQ_CTL_0 & PROT_BITS_OFFS) >> 7) << 2;
8479*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CQ_CTL_0 & 0x7F) >> 2);
8480*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_1 & 0x7F) >> 2);
8481*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_1 & 0x7F) >> 2);
8482*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_1 & 0x7F) >> 2);
8483*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_1 & 0x7F) >> 2);
8484*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_2 & 0x7F) >> 2);
8485*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_2 & 0x7F) >> 2);
8486*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_2 & 0x7F) >> 2);
8487*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_2 & 0x7F) >> 2);
8488*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_3 & 0x7F) >> 2);
8489*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_3 & 0x7F) >> 2);
8490*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_3 & 0x7F) >> 2);
8491*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_3 & 0x7F) >> 2);
8492*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_STS_0 & 0x7F) >> 2);
8493*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_STS_1 & 0x7F) >> 2);
8494*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_STS_2 & 0x7F) >> 2);
8495*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_STS_3 & 0x7F) >> 2);
8496*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_LO_STS_4 & 0x7F) >> 2);
8497*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_STS_0 & 0x7F) >> 2);
8498*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_STS_1 & 0x7F) >> 2);
8499*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_STS_2 & 0x7F) >> 2);
8500*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_STS_3 & 0x7F) >> 2);
8501*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_PTR_HI_STS_4 & 0x7F) >> 2);
8502*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_STS_0 & 0x7F) >> 2);
8503*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_STS_1 & 0x7F) >> 2);
8504*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_STS_2 & 0x7F) >> 2);
8505*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_STS_3 & 0x7F) >> 2);
8506*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_TSIZE_STS_4 & 0x7F) >> 2);
8507*4882a593Smuzhiyun 
8508*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8509*4882a593Smuzhiyun 
8510*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CQ_CTL_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
8511*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CQ_CTL_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
8512*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CQ_CTL_STS_0 & 0x7F) >> 2);
8513*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_STS_1 & 0x7F) >> 2);
8514*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_STS_2 & 0x7F) >> 2);
8515*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_STS_3 & 0x7F) >> 2);
8516*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_CTL_STS_4 & 0x7F) >> 2);
8517*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_IFIFO_CNT_0 & 0x7F) >> 2);
8518*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_IFIFO_CNT_1 & 0x7F) >> 2);
8519*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_IFIFO_CNT_2 & 0x7F) >> 2);
8520*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_IFIFO_CNT_3 & 0x7F) >> 2);
8521*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CQ_IFIFO_CNT_4 & 0x7F) >> 2);
8522*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO_0 & 0x7F) >> 2);
8523*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO_1 & 0x7F) >> 2);
8524*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO_2 & 0x7F) >> 2);
8525*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO_3 & 0x7F) >> 2);
8526*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO_4 & 0x7F) >> 2);
8527*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI_0 & 0x7F) >> 2);
8528*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI_1 & 0x7F) >> 2);
8529*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI_2 & 0x7F) >> 2);
8530*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI_3 & 0x7F) >> 2);
8531*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI_4 & 0x7F) >> 2);
8532*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO_0 & 0x7F) >> 2);
8533*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO_1 & 0x7F) >> 2);
8534*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO_2 & 0x7F) >> 2);
8535*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO_3 & 0x7F) >> 2);
8536*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO_4 & 0x7F) >> 2);
8537*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI_0 & 0x7F) >> 2);
8538*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI_1 & 0x7F) >> 2);
8539*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI_2 & 0x7F) >> 2);
8540*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI_3 & 0x7F) >> 2);
8541*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI_4 & 0x7F) >> 2);
8542*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_0 & 0x7F) >> 2);
8543*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_1 & 0x7F) >> 2);
8544*4882a593Smuzhiyun 
8545*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8546*4882a593Smuzhiyun 
8547*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_2 & ~0xFFF) + PROT_BITS_OFFS;
8548*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_2 & PROT_BITS_OFFS) >> 7)
8549*4882a593Smuzhiyun 									<< 2;
8550*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_2 & 0x7F) >> 2);
8551*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_3 & 0x7F) >> 2);
8552*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO_4 & 0x7F) >> 2);
8553*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI_0 & 0x7F) >> 2);
8554*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI_1 & 0x7F) >> 2);
8555*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI_2 & 0x7F) >> 2);
8556*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI_3 & 0x7F) >> 2);
8557*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI_4 & 0x7F) >> 2);
8558*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO_0 & 0x7F) >> 2);
8559*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO_1 & 0x7F) >> 2);
8560*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO_2 & 0x7F) >> 2);
8561*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO_3 & 0x7F) >> 2);
8562*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO_4 & 0x7F) >> 2);
8563*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI_0 & 0x7F) >> 2);
8564*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI_1 & 0x7F) >> 2);
8565*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI_2 & 0x7F) >> 2);
8566*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI_3 & 0x7F) >> 2);
8567*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI_4 & 0x7F) >> 2);
8568*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET_0 & 0x7F) >> 2);
8569*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET_1 & 0x7F) >> 2);
8570*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET_2 & 0x7F) >> 2);
8571*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET_3 & 0x7F) >> 2);
8572*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET_4 & 0x7F) >> 2);
8573*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_0 & 0x7F) >> 2);
8574*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_1 & 0x7F) >> 2);
8575*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_2 & 0x7F) >> 2);
8576*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_3 & 0x7F) >> 2);
8577*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET_4 & 0x7F) >> 2);
8578*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_0 & 0x7F) >> 2);
8579*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_1 & 0x7F) >> 2);
8580*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_2 & 0x7F) >> 2);
8581*4882a593Smuzhiyun 
8582*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8583*4882a593Smuzhiyun 
8584*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & ~0xFFF) +
8585*4882a593Smuzhiyun 								PROT_BITS_OFFS;
8586*4882a593Smuzhiyun 
8587*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & PROT_BITS_OFFS)
8588*4882a593Smuzhiyun 								>> 7) << 2;
8589*4882a593Smuzhiyun 
8590*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_3 & 0x7F) >> 2);
8591*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET_4 & 0x7F) >> 2);
8592*4882a593Smuzhiyun 
8593*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8594*4882a593Smuzhiyun 
8595*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CP_STS_0 & ~0xFFF) + PROT_BITS_OFFS;
8596*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CP_STS_0 & PROT_BITS_OFFS) >> 7) << 2;
8597*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CP_STS_0 & 0x7F) >> 2);
8598*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_STS_1 & 0x7F) >> 2);
8599*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_STS_2 & 0x7F) >> 2);
8600*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_STS_3 & 0x7F) >> 2);
8601*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_STS_4 & 0x7F) >> 2);
8602*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_LO_0 & 0x7F) >> 2);
8603*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_LO_1 & 0x7F) >> 2);
8604*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_LO_2 & 0x7F) >> 2);
8605*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_LO_3 & 0x7F) >> 2);
8606*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_LO_4 & 0x7F) >> 2);
8607*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_HI_0 & 0x7F) >> 2);
8608*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_HI_1 & 0x7F) >> 2);
8609*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_HI_2 & 0x7F) >> 2);
8610*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_HI_3 & 0x7F) >> 2);
8611*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_CURRENT_INST_HI_4 & 0x7F) >> 2);
8612*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_BARRIER_CFG_0 & 0x7F) >> 2);
8613*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_BARRIER_CFG_1 & 0x7F) >> 2);
8614*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_BARRIER_CFG_2 & 0x7F) >> 2);
8615*4882a593Smuzhiyun 
8616*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8617*4882a593Smuzhiyun 
8618*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CP_BARRIER_CFG_3 & ~0xFFF) + PROT_BITS_OFFS;
8619*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CP_BARRIER_CFG_3 & PROT_BITS_OFFS) >> 7) << 2;
8620*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CP_BARRIER_CFG_3 & 0x7F) >> 2);
8621*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_BARRIER_CFG_4 & 0x7F) >> 2);
8622*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_DBG_0_0 & 0x7F) >> 2);
8623*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_DBG_0_1 & 0x7F) >> 2);
8624*4882a593Smuzhiyun 
8625*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8626*4882a593Smuzhiyun 
8627*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CP_DBG_0_2 & ~0xFFF) + PROT_BITS_OFFS;
8628*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CP_DBG_0_2 & PROT_BITS_OFFS) >> 7) << 2;
8629*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_CP_DBG_0_2 & 0x7F) >> 2);
8630*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_DBG_0_3 & 0x7F) >> 2);
8631*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_DBG_0_4 & 0x7F) >> 2);
8632*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_ARUSER_31_11_0 & 0x7F) >> 2);
8633*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_ARUSER_31_11_1 & 0x7F) >> 2);
8634*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_ARUSER_31_11_2 & 0x7F) >> 2);
8635*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_ARUSER_31_11_3 & 0x7F) >> 2);
8636*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_ARUSER_31_11_4 & 0x7F) >> 2);
8637*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_AWUSER_31_11_0 & 0x7F) >> 2);
8638*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_AWUSER_31_11_1 & 0x7F) >> 2);
8639*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_AWUSER_31_11_2 & 0x7F) >> 2);
8640*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_AWUSER_31_11_3 & 0x7F) >> 2);
8641*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CP_AWUSER_31_11_4 & 0x7F) >> 2);
8642*4882a593Smuzhiyun 
8643*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8644*4882a593Smuzhiyun 
8645*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_ARB_CFG_0 & ~0xFFF) + PROT_BITS_OFFS;
8646*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_ARB_CFG_0 & PROT_BITS_OFFS) >> 7) << 2;
8647*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_ARB_CFG_1 & 0x7F) >> 2);
8648*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_0 & 0x7F) >> 2);
8649*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_1 & 0x7F) >> 2);
8650*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_2 & 0x7F) >> 2);
8651*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_3 & 0x7F) >> 2);
8652*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_4 & 0x7F) >> 2);
8653*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_5 & 0x7F) >> 2);
8654*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_6 & 0x7F) >> 2);
8655*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_7 & 0x7F) >> 2);
8656*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_8 & 0x7F) >> 2);
8657*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_9 & 0x7F) >> 2);
8658*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_10 & 0x7F) >> 2);
8659*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_11 & 0x7F) >> 2);
8660*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_12 & 0x7F) >> 2);
8661*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_13 & 0x7F) >> 2);
8662*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_14 & 0x7F) >> 2);
8663*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_15 & 0x7F) >> 2);
8664*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_16 & 0x7F) >> 2);
8665*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_17 & 0x7F) >> 2);
8666*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_18 & 0x7F) >> 2);
8667*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_19 & 0x7F) >> 2);
8668*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_20 & 0x7F) >> 2);
8669*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_21 & 0x7F) >> 2);
8670*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_22 & 0x7F) >> 2);
8671*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_23 & 0x7F) >> 2);
8672*4882a593Smuzhiyun 
8673*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8674*4882a593Smuzhiyun 
8675*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_ARB_MST_AVAIL_CRED_24 & ~0xFFF) + PROT_BITS_OFFS;
8676*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_ARB_MST_AVAIL_CRED_24 & PROT_BITS_OFFS) >> 7)
8677*4882a593Smuzhiyun 									<< 2;
8678*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_24 & 0x7F) >> 2);
8679*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_25 & 0x7F) >> 2);
8680*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_26 & 0x7F) >> 2);
8681*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_27 & 0x7F) >> 2);
8682*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_28 & 0x7F) >> 2);
8683*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_29 & 0x7F) >> 2);
8684*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_30 & 0x7F) >> 2);
8685*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_AVAIL_CRED_31 & 0x7F) >> 2);
8686*4882a593Smuzhiyun 
8687*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8688*4882a593Smuzhiyun 
8689*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_ARB_MST_CHOISE_PUSH_OFST_23 & ~0xFFF) +
8690*4882a593Smuzhiyun 			PROT_BITS_OFFS;
8691*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_ARB_MST_CHOISE_PUSH_OFST_23 & PROT_BITS_OFFS)
8692*4882a593Smuzhiyun 								>> 7) << 2;
8693*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_ARB_SLV_CHOISE_WDT & 0x7F) >> 2);
8694*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MSG_MAX_INFLIGHT & 0x7F) >> 2);
8695*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MSG_AWUSER_31_11 & 0x7F) >> 2);
8696*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MSG_AWUSER_SEC_PROP & 0x7F) >> 2);
8697*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MSG_AWUSER_NON_SEC_PROP & 0x7F) >> 2);
8698*4882a593Smuzhiyun 
8699*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8700*4882a593Smuzhiyun 
8701*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_ARB_STATE_STS & ~0xFFF) + PROT_BITS_OFFS;
8702*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_ARB_STATE_STS & PROT_BITS_OFFS) >> 7)	<< 2;
8703*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_ARB_STATE_STS & 0x7F) >> 2);
8704*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_CHOISE_FULLNESS_STS & 0x7F) >> 2);
8705*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MSG_STS & 0x7F) >> 2);
8706*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_SLV_CHOISE_Q_HEAD & 0x7F) >> 2);
8707*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_ERR_CAUSE & 0x7F) >> 2);
8708*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_ERR_MSG_EN & 0x7F) >> 2);
8709*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_ERR_STS_DRP & 0x7F) >> 2);
8710*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_0 & 0x7F) >> 2);
8711*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_1 & 0x7F) >> 2);
8712*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_2 & 0x7F) >> 2);
8713*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_3 & 0x7F) >> 2);
8714*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_4 & 0x7F) >> 2);
8715*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_5 & 0x7F) >> 2);
8716*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_6 & 0x7F) >> 2);
8717*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_7 & 0x7F) >> 2);
8718*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_8 & 0x7F) >> 2);
8719*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_9 & 0x7F) >> 2);
8720*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_10 & 0x7F) >> 2);
8721*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_11 & 0x7F) >> 2);
8722*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_12 & 0x7F) >> 2);
8723*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_13 & 0x7F) >> 2);
8724*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_14 & 0x7F) >> 2);
8725*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_15 & 0x7F) >> 2);
8726*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_16 & 0x7F) >> 2);
8727*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_17 & 0x7F) >> 2);
8728*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_18 & 0x7F) >> 2);
8729*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_19 & 0x7F) >> 2);
8730*4882a593Smuzhiyun 
8731*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8732*4882a593Smuzhiyun 
8733*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_ARB_MST_CRED_STS_20 & ~0xFFF) + PROT_BITS_OFFS;
8734*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_ARB_MST_CRED_STS_20 & PROT_BITS_OFFS)	>> 7)
8735*4882a593Smuzhiyun 									<< 2;
8736*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_20 & 0x7F) >> 2);
8737*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_21 & 0x7F) >> 2);
8738*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_22 & 0x7F) >> 2);
8739*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_23 & 0x7F) >> 2);
8740*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_24 & 0x7F) >> 2);
8741*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_25 & 0x7F) >> 2);
8742*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_26 & 0x7F) >> 2);
8743*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_27 & 0x7F) >> 2);
8744*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_28 & 0x7F) >> 2);
8745*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_29 & 0x7F) >> 2);
8746*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_30 & 0x7F) >> 2);
8747*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_ARB_MST_CRED_STS_31 & 0x7F) >> 2);
8748*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CGM_CFG & 0x7F) >> 2);
8749*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CGM_STS & 0x7F) >> 2);
8750*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CGM_CFG1 & 0x7F) >> 2);
8751*4882a593Smuzhiyun 
8752*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8753*4882a593Smuzhiyun 
8754*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_LOCAL_RANGE_BASE & ~0xFFF) + PROT_BITS_OFFS;
8755*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_LOCAL_RANGE_BASE & PROT_BITS_OFFS) >> 7) << 2;
8756*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_LOCAL_RANGE_BASE & 0x7F) >> 2);
8757*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_LOCAL_RANGE_SIZE & 0x7F) >> 2);
8758*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_CSMR_STRICT_PRIO_CFG & 0x7F) >> 2);
8759*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_HBW_RD_RATE_LIM_CFG_1 & 0x7F) >> 2);
8760*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_LBW_WR_RATE_LIM_CFG_0 & 0x7F) >> 2);
8761*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_LBW_WR_RATE_LIM_CFG_1 & 0x7F) >> 2);
8762*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_HBW_RD_RATE_LIM_CFG_0 & 0x7F) >> 2);
8763*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_AXCACHE & 0x7F) >> 2);
8764*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_IND_GW_APB_CFG & 0x7F) >> 2);
8765*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_IND_GW_APB_WDATA & 0x7F) >> 2);
8766*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_IND_GW_APB_RDATA & 0x7F) >> 2);
8767*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_IND_GW_APB_STATUS & 0x7F) >> 2);
8768*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
8769*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
8770*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
8771*4882a593Smuzhiyun 
8772*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8773*4882a593Smuzhiyun 
8774*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_GLBL_MEM_INIT_BUSY & ~0xFFF) + PROT_BITS_OFFS;
8775*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_GLBL_MEM_INIT_BUSY & PROT_BITS_OFFS) >> 7)
8776*4882a593Smuzhiyun 									<< 2;
8777*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_QM_GLBL_MEM_INIT_BUSY & 0x7F) >> 2);
8778*4882a593Smuzhiyun 
8779*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8780*4882a593Smuzhiyun 
8781*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_ROUND_CSR & ~0xFFF) + PROT_BITS_OFFS;
8782*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_ROUND_CSR & PROT_BITS_OFFS) >> 7) << 2;
8783*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_CFG_ROUND_CSR & 0x7F) >> 2);
8784*4882a593Smuzhiyun 
8785*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8786*4882a593Smuzhiyun 
8787*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_PROT & ~0xFFF) + PROT_BITS_OFFS;
8788*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_PROT & PROT_BITS_OFFS) >> 7) << 2;
8789*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_CFG_PROT & 0x7F) >> 2);
8790*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_VFLAGS & 0x7F) >> 2);
8791*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_SFLAGS & 0x7F) >> 2);
8792*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_STATUS & 0x7F) >> 2);
8793*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
8794*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
8795*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_TPC_STALL & 0x7F) >> 2);
8796*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_RD_RATE_LIMIT & 0x7F) >> 2);
8797*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_WR_RATE_LIMIT & 0x7F) >> 2);
8798*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_MSS_CONFIG & 0x7F) >> 2);
8799*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
8800*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_TPC_INTR_MASK & 0x7F) >> 2);
8801*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_WQ_CREDITS & 0x7F) >> 2);
8802*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_ARUSER_LO & 0x7F) >> 2);
8803*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_ARUSER_HI & 0x7F) >> 2);
8804*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_AWUSER_LO & 0x7F) >> 2);
8805*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_AWUSER_HI & 0x7F) >> 2);
8806*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_OPCODE_EXEC & 0x7F) >> 2);
8807*4882a593Smuzhiyun 
8808*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8809*4882a593Smuzhiyun 
8810*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_TSB_CFG_MAX_SIZE & ~0xFFF) + PROT_BITS_OFFS;
8811*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_TSB_CFG_MAX_SIZE & PROT_BITS_OFFS) >> 7)
8812*4882a593Smuzhiyun 									<< 2;
8813*4882a593Smuzhiyun 	mask = 1U << ((mmTPC7_CFG_TSB_CFG_MAX_SIZE & 0x7F) >> 2);
8814*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_DBGMEM_ADD & 0x7F) >> 2);
8815*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_DBGMEM_DATA_WR & 0x7F) >> 2);
8816*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_DBGMEM_DATA_RD & 0x7F) >> 2);
8817*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_DBGMEM_CTRL & 0x7F) >> 2);
8818*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_DBGMEM_RC & 0x7F) >> 2);
8819*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_TSB_INFLIGHT_CNTR & 0x7F) >> 2);
8820*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_WQ_INFLIGHT_CNTR & 0x7F) >> 2);
8821*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_WQ_LBW_TOTAL_CNTR & 0x7F) >> 2);
8822*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_WQ_HBW_TOTAL_CNTR & 0x7F) >> 2);
8823*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_IRQ_OCCOUPY_CNTR & 0x7F) >> 2);
8824*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
8825*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
8826*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
8827*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
8828*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
8829*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
8830*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
8831*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
8832*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
8833*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
8834*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
8835*4882a593Smuzhiyun 	mask |= 1U << ((mmTPC7_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
8836*4882a593Smuzhiyun 
8837*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
8838*4882a593Smuzhiyun }
8839*4882a593Smuzhiyun 
8840*4882a593Smuzhiyun /**
8841*4882a593Smuzhiyun  * gaudi_init_protection_bits - Initialize protection bits of specific registers
8842*4882a593Smuzhiyun  *
8843*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
8844*4882a593Smuzhiyun  *
8845*4882a593Smuzhiyun  * All protection bits are 1 by default, means not protected. Need to set to 0
8846*4882a593Smuzhiyun  * each bit that belongs to a protected register.
8847*4882a593Smuzhiyun  *
8848*4882a593Smuzhiyun  */
gaudi_init_protection_bits(struct hl_device * hdev)8849*4882a593Smuzhiyun static void gaudi_init_protection_bits(struct hl_device *hdev)
8850*4882a593Smuzhiyun {
8851*4882a593Smuzhiyun 	/*
8852*4882a593Smuzhiyun 	 * In each 4K block of registers, the last 128 bytes are protection
8853*4882a593Smuzhiyun 	 * bits - total of 1024 bits, one for each register. Each bit is related
8854*4882a593Smuzhiyun 	 * to a specific register, by the order of the registers.
8855*4882a593Smuzhiyun 	 * So in order to calculate the bit that is related to a given register,
8856*4882a593Smuzhiyun 	 * we need to calculate its word offset and then the exact bit inside
8857*4882a593Smuzhiyun 	 * the word (which is 4 bytes).
8858*4882a593Smuzhiyun 	 *
8859*4882a593Smuzhiyun 	 * Register address:
8860*4882a593Smuzhiyun 	 *
8861*4882a593Smuzhiyun 	 * 31                 12 11           7   6             2  1      0
8862*4882a593Smuzhiyun 	 * -----------------------------------------------------------------
8863*4882a593Smuzhiyun 	 * |      Don't         |    word       |  bit location  |    0    |
8864*4882a593Smuzhiyun 	 * |      care          |   offset      |  inside word   |         |
8865*4882a593Smuzhiyun 	 * -----------------------------------------------------------------
8866*4882a593Smuzhiyun 	 *
8867*4882a593Smuzhiyun 	 * Bits 7-11 represents the word offset inside the 128 bytes.
8868*4882a593Smuzhiyun 	 * Bits 2-6 represents the bit location inside the word.
8869*4882a593Smuzhiyun 	 *
8870*4882a593Smuzhiyun 	 * When a bit is cleared, it means the register it represents can only
8871*4882a593Smuzhiyun 	 * be accessed by a secured entity. When the bit is set, any entity can
8872*4882a593Smuzhiyun 	 * access the register.
8873*4882a593Smuzhiyun 	 *
8874*4882a593Smuzhiyun 	 * The last 4 bytes in the block of the PBs control the security of
8875*4882a593Smuzhiyun 	 * the PBs themselves, so they always need to be configured to be
8876*4882a593Smuzhiyun 	 * secured
8877*4882a593Smuzhiyun 	 */
8878*4882a593Smuzhiyun 
8879*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmIF_E_PLL_BASE);
8880*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMESH_W_PLL_BASE);
8881*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmSRAM_W_PLL_BASE);
8882*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmMESH_E_PLL_BASE);
8883*4882a593Smuzhiyun 	gaudi_pb_set_block(hdev, mmSRAM_E_PLL_BASE);
8884*4882a593Smuzhiyun 
8885*4882a593Smuzhiyun 	gaudi_init_dma_protection_bits(hdev);
8886*4882a593Smuzhiyun 
8887*4882a593Smuzhiyun 	gaudi_init_mme_protection_bits(hdev);
8888*4882a593Smuzhiyun 
8889*4882a593Smuzhiyun 	gaudi_init_tpc_protection_bits(hdev);
8890*4882a593Smuzhiyun }
8891*4882a593Smuzhiyun 
gaudi_init_range_registers_lbw(struct hl_device * hdev)8892*4882a593Smuzhiyun static void gaudi_init_range_registers_lbw(struct hl_device *hdev)
8893*4882a593Smuzhiyun {
8894*4882a593Smuzhiyun 	u32 lbw_rng_start[GAUDI_NUMBER_OF_LBW_RANGES];
8895*4882a593Smuzhiyun 	u32 lbw_rng_end[GAUDI_NUMBER_OF_LBW_RANGES];
8896*4882a593Smuzhiyun 	int i, j;
8897*4882a593Smuzhiyun 
8898*4882a593Smuzhiyun 	lbw_rng_start[0]  = (0xFC0E8000 & 0x3FFFFFF) - 1; /* 0x000E7FFF */
8899*4882a593Smuzhiyun 	lbw_rng_end[0]    = (0xFC11FFFF & 0x3FFFFFF) + 1; /* 0x00120000 */
8900*4882a593Smuzhiyun 
8901*4882a593Smuzhiyun 	lbw_rng_start[1]  = (0xFC1E8000 & 0x3FFFFFF) - 1; /* 0x001E7FFF */
8902*4882a593Smuzhiyun 	lbw_rng_end[1]    = (0xFC48FFFF & 0x3FFFFFF) + 1; /* 0x00490000 */
8903*4882a593Smuzhiyun 
8904*4882a593Smuzhiyun 	lbw_rng_start[2]  = (0xFC600000 & 0x3FFFFFF) - 1; /* 0x005FFFFF */
8905*4882a593Smuzhiyun 	lbw_rng_end[2]    = (0xFCC48FFF & 0x3FFFFFF) + 1; /* 0x00C49000 */
8906*4882a593Smuzhiyun 
8907*4882a593Smuzhiyun 	lbw_rng_start[3]  = (0xFCC4A000 & 0x3FFFFFF) - 1; /* 0x00C49FFF */
8908*4882a593Smuzhiyun 	lbw_rng_end[3]    = (0xFCCDFFFF & 0x3FFFFFF) + 1; /* 0x00CE0000 */
8909*4882a593Smuzhiyun 
8910*4882a593Smuzhiyun 	lbw_rng_start[4]  = (0xFCCE4000 & 0x3FFFFFF) - 1; /* 0x00CE3FFF */
8911*4882a593Smuzhiyun 	lbw_rng_end[4]    = (0xFCD1FFFF & 0x3FFFFFF) + 1; /* 0x00D20000 */
8912*4882a593Smuzhiyun 
8913*4882a593Smuzhiyun 	lbw_rng_start[5]  = (0xFCD24000 & 0x3FFFFFF) - 1; /* 0x00D23FFF */
8914*4882a593Smuzhiyun 	lbw_rng_end[5]    = (0xFCD5FFFF & 0x3FFFFFF) + 1; /* 0x00D60000 */
8915*4882a593Smuzhiyun 
8916*4882a593Smuzhiyun 	lbw_rng_start[6]  = (0xFCD64000 & 0x3FFFFFF) - 1; /* 0x00D63FFF */
8917*4882a593Smuzhiyun 	lbw_rng_end[6]    = (0xFCD9FFFF & 0x3FFFFFF) + 1; /* 0x00DA0000 */
8918*4882a593Smuzhiyun 
8919*4882a593Smuzhiyun 	lbw_rng_start[7]  = (0xFCDA4000 & 0x3FFFFFF) - 1; /* 0x00DA3FFF */
8920*4882a593Smuzhiyun 	lbw_rng_end[7]    = (0xFCDDFFFF & 0x3FFFFFF) + 1; /* 0x00DE0000 */
8921*4882a593Smuzhiyun 
8922*4882a593Smuzhiyun 	lbw_rng_start[8]  = (0xFCDE4000 & 0x3FFFFFF) - 1; /* 0x00DE3FFF */
8923*4882a593Smuzhiyun 	lbw_rng_end[8]    = (0xFCE05FFF & 0x3FFFFFF) + 1; /* 0x00E06000 */
8924*4882a593Smuzhiyun 
8925*4882a593Smuzhiyun 	lbw_rng_start[9]  = (0xFCFC9000 & 0x3FFFFFF) - 1; /* 0x00FC8FFF */
8926*4882a593Smuzhiyun 	lbw_rng_end[9]    = (0xFFFFFFFE & 0x3FFFFFF) + 1; /* 0x03FFFFFF */
8927*4882a593Smuzhiyun 
8928*4882a593Smuzhiyun 	for (i = 0 ; i < GAUDI_NUMBER_OF_LBW_RR_REGS ; i++) {
8929*4882a593Smuzhiyun 		WREG32(gaudi_rr_lbw_hit_aw_regs[i],
8930*4882a593Smuzhiyun 				(1 << GAUDI_NUMBER_OF_LBW_RANGES) - 1);
8931*4882a593Smuzhiyun 		WREG32(gaudi_rr_lbw_hit_ar_regs[i],
8932*4882a593Smuzhiyun 				(1 << GAUDI_NUMBER_OF_LBW_RANGES) - 1);
8933*4882a593Smuzhiyun 	}
8934*4882a593Smuzhiyun 
8935*4882a593Smuzhiyun 	for (i = 0 ; i < GAUDI_NUMBER_OF_LBW_RR_REGS ; i++)
8936*4882a593Smuzhiyun 		for (j = 0 ; j < GAUDI_NUMBER_OF_LBW_RANGES ; j++) {
8937*4882a593Smuzhiyun 			WREG32(gaudi_rr_lbw_min_aw_regs[i] + (j << 2),
8938*4882a593Smuzhiyun 							lbw_rng_start[j]);
8939*4882a593Smuzhiyun 
8940*4882a593Smuzhiyun 			WREG32(gaudi_rr_lbw_min_ar_regs[i] + (j << 2),
8941*4882a593Smuzhiyun 							lbw_rng_start[j]);
8942*4882a593Smuzhiyun 
8943*4882a593Smuzhiyun 			WREG32(gaudi_rr_lbw_max_aw_regs[i] + (j << 2),
8944*4882a593Smuzhiyun 							lbw_rng_end[j]);
8945*4882a593Smuzhiyun 
8946*4882a593Smuzhiyun 			WREG32(gaudi_rr_lbw_max_ar_regs[i] + (j << 2),
8947*4882a593Smuzhiyun 							lbw_rng_end[j]);
8948*4882a593Smuzhiyun 		}
8949*4882a593Smuzhiyun }
8950*4882a593Smuzhiyun 
gaudi_init_range_registers_hbw(struct hl_device * hdev)8951*4882a593Smuzhiyun static void gaudi_init_range_registers_hbw(struct hl_device *hdev)
8952*4882a593Smuzhiyun {
8953*4882a593Smuzhiyun 	struct gaudi_device *gaudi = hdev->asic_specific;
8954*4882a593Smuzhiyun 
8955*4882a593Smuzhiyun 	u32 dram_addr_lo = lower_32_bits(DRAM_PHYS_BASE);
8956*4882a593Smuzhiyun 	u32 dram_addr_hi = upper_32_bits(DRAM_PHYS_BASE);
8957*4882a593Smuzhiyun 
8958*4882a593Smuzhiyun 	u32 sram_addr_lo = lower_32_bits(SRAM_BASE_ADDR);
8959*4882a593Smuzhiyun 	u32 sram_addr_hi = upper_32_bits(SRAM_BASE_ADDR);
8960*4882a593Smuzhiyun 
8961*4882a593Smuzhiyun 	u32 scratch_addr_lo = lower_32_bits(PSOC_SCRATCHPAD_ADDR);
8962*4882a593Smuzhiyun 	u32 scratch_addr_hi = upper_32_bits(PSOC_SCRATCHPAD_ADDR);
8963*4882a593Smuzhiyun 
8964*4882a593Smuzhiyun 	u32 pcie_fw_addr_lo = lower_32_bits(PCIE_FW_SRAM_ADDR);
8965*4882a593Smuzhiyun 	u32 pcie_fw_addr_hi = upper_32_bits(PCIE_FW_SRAM_ADDR);
8966*4882a593Smuzhiyun 
8967*4882a593Smuzhiyun 	u32 spi_addr_lo = lower_32_bits(SPI_FLASH_BASE_ADDR);
8968*4882a593Smuzhiyun 	u32 spi_addr_hi = upper_32_bits(SPI_FLASH_BASE_ADDR);
8969*4882a593Smuzhiyun 
8970*4882a593Smuzhiyun 	int i;
8971*4882a593Smuzhiyun 
8972*4882a593Smuzhiyun 	/* Configure HBW RR:
8973*4882a593Smuzhiyun 	 * 1st range is the DRAM (first 512MB)
8974*4882a593Smuzhiyun 	 * 2nd range is the 1st 128 bytes in SRAM (for tensor DMA). This area
8975*4882a593Smuzhiyun 	 * is defined as read-only for user
8976*4882a593Smuzhiyun 	 * 3rd range is the PSOC scratch-pad
8977*4882a593Smuzhiyun 	 * 4th range is the PCIe F/W SRAM area
8978*4882a593Smuzhiyun 	 * 5th range is the SPI FLASH area
8979*4882a593Smuzhiyun 	 * 6th range is the host
8980*4882a593Smuzhiyun 	 */
8981*4882a593Smuzhiyun 
8982*4882a593Smuzhiyun 	for (i = 0 ; i < GAUDI_NUMBER_OF_HBW_RR_REGS ; i++) {
8983*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_hit_aw_regs[i], 0x1F);
8984*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_hit_ar_regs[i], 0x1D);
8985*4882a593Smuzhiyun 	}
8986*4882a593Smuzhiyun 
8987*4882a593Smuzhiyun 	for (i = 0 ; i < GAUDI_NUMBER_OF_HBW_RR_REGS ; i++) {
8988*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i], dram_addr_lo);
8989*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_ar_regs[i], dram_addr_lo);
8990*4882a593Smuzhiyun 
8991*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i], dram_addr_hi);
8992*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_ar_regs[i], dram_addr_hi);
8993*4882a593Smuzhiyun 
8994*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i], 0xE0000000);
8995*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_ar_regs[i], 0xE0000000);
8996*4882a593Smuzhiyun 
8997*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i], 0x3FFFF);
8998*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_ar_regs[i], 0x3FFFF);
8999*4882a593Smuzhiyun 
9000*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i] + 4, sram_addr_lo);
9001*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i] + 4, sram_addr_hi);
9002*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i] + 4, 0xFFFFFF80);
9003*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i] + 4, 0x3FFFF);
9004*4882a593Smuzhiyun 
9005*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i] + 8, scratch_addr_lo);
9006*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_ar_regs[i] + 8, scratch_addr_lo);
9007*4882a593Smuzhiyun 
9008*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i] + 8, scratch_addr_hi);
9009*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_ar_regs[i] + 8, scratch_addr_hi);
9010*4882a593Smuzhiyun 
9011*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i] + 8, 0xFFFF0000);
9012*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_ar_regs[i] + 8, 0xFFFF0000);
9013*4882a593Smuzhiyun 
9014*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i] + 8, 0x3FFFF);
9015*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_ar_regs[i] + 8, 0x3FFFF);
9016*4882a593Smuzhiyun 
9017*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i] + 12, pcie_fw_addr_lo);
9018*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_ar_regs[i] + 12, pcie_fw_addr_lo);
9019*4882a593Smuzhiyun 
9020*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i] + 12, pcie_fw_addr_hi);
9021*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_ar_regs[i] + 12, pcie_fw_addr_hi);
9022*4882a593Smuzhiyun 
9023*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i] + 12, 0xFFFF8000);
9024*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_ar_regs[i] + 12, 0xFFFF8000);
9025*4882a593Smuzhiyun 
9026*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i] + 12, 0x3FFFF);
9027*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_ar_regs[i] + 12, 0x3FFFF);
9028*4882a593Smuzhiyun 
9029*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i] + 16, spi_addr_lo);
9030*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_ar_regs[i] + 16, spi_addr_lo);
9031*4882a593Smuzhiyun 
9032*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i] + 16, spi_addr_hi);
9033*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_ar_regs[i] + 16, spi_addr_hi);
9034*4882a593Smuzhiyun 
9035*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i] + 16, 0xFE000000);
9036*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_ar_regs[i] + 16, 0xFE000000);
9037*4882a593Smuzhiyun 
9038*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i] + 16, 0x3FFFF);
9039*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_ar_regs[i] + 16, 0x3FFFF);
9040*4882a593Smuzhiyun 
9041*4882a593Smuzhiyun 		if (gaudi->hw_cap_initialized & HW_CAP_MMU)
9042*4882a593Smuzhiyun 			continue;
9043*4882a593Smuzhiyun 
9044*4882a593Smuzhiyun 		/* Protect HOST */
9045*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_aw_regs[i] + 20, 0);
9046*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_low_ar_regs[i] + 20, 0);
9047*4882a593Smuzhiyun 
9048*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_aw_regs[i] + 20, 0);
9049*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_base_high_ar_regs[i] + 20, 0);
9050*4882a593Smuzhiyun 
9051*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_aw_regs[i] + 20, 0);
9052*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_low_ar_regs[i] + 20, 0);
9053*4882a593Smuzhiyun 
9054*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_aw_regs[i] + 20, 0xFFF80);
9055*4882a593Smuzhiyun 		WREG32(gaudi_rr_hbw_mask_high_ar_regs[i] + 20, 0xFFF80);
9056*4882a593Smuzhiyun 	}
9057*4882a593Smuzhiyun }
9058*4882a593Smuzhiyun 
9059*4882a593Smuzhiyun /**
9060*4882a593Smuzhiyun  * gaudi_init_security - Initialize security model
9061*4882a593Smuzhiyun  *
9062*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
9063*4882a593Smuzhiyun  *
9064*4882a593Smuzhiyun  * Initialize the security model of the device
9065*4882a593Smuzhiyun  * That includes range registers and protection bit per register
9066*4882a593Smuzhiyun  *
9067*4882a593Smuzhiyun  */
gaudi_init_security(struct hl_device * hdev)9068*4882a593Smuzhiyun void gaudi_init_security(struct hl_device *hdev)
9069*4882a593Smuzhiyun {
9070*4882a593Smuzhiyun 	/* Due to H/W errata GAUDI0500, need to override default security
9071*4882a593Smuzhiyun 	 * property configuration of MME SBAB and ACC to be non-privileged and
9072*4882a593Smuzhiyun 	 * non-secured
9073*4882a593Smuzhiyun 	 */
9074*4882a593Smuzhiyun 	WREG32(mmMME0_SBAB_PROT, 0x2);
9075*4882a593Smuzhiyun 	WREG32(mmMME0_ACC_PROT, 0x2);
9076*4882a593Smuzhiyun 	WREG32(mmMME1_SBAB_PROT, 0x2);
9077*4882a593Smuzhiyun 	WREG32(mmMME1_ACC_PROT, 0x2);
9078*4882a593Smuzhiyun 	WREG32(mmMME2_SBAB_PROT, 0x2);
9079*4882a593Smuzhiyun 	WREG32(mmMME2_ACC_PROT, 0x2);
9080*4882a593Smuzhiyun 	WREG32(mmMME3_SBAB_PROT, 0x2);
9081*4882a593Smuzhiyun 	WREG32(mmMME3_ACC_PROT, 0x2);
9082*4882a593Smuzhiyun 
9083*4882a593Smuzhiyun 	/* On RAZWI, 0 will be returned from RR and 0xBABA0BAD from PB */
9084*4882a593Smuzhiyun 	WREG32(0xC01B28, 0x1);
9085*4882a593Smuzhiyun 
9086*4882a593Smuzhiyun 	gaudi_init_range_registers_lbw(hdev);
9087*4882a593Smuzhiyun 
9088*4882a593Smuzhiyun 	gaudi_init_range_registers_hbw(hdev);
9089*4882a593Smuzhiyun 
9090*4882a593Smuzhiyun 	gaudi_init_protection_bits(hdev);
9091*4882a593Smuzhiyun }
9092