xref: /OK3568_Linux_fs/kernel/drivers/misc/habanalabs/common/irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Copyright 2016-2019 HabanaLabs, Ltd.
5*4882a593Smuzhiyun  * All Rights Reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "habanalabs.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /**
13*4882a593Smuzhiyun  * struct hl_eqe_work - This structure is used to schedule work of EQ
14*4882a593Smuzhiyun  *                      entry and cpucp_reset event
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * @eq_work:          workqueue object to run when EQ entry is received
17*4882a593Smuzhiyun  * @hdev:             pointer to device structure
18*4882a593Smuzhiyun  * @eq_entry:         copy of the EQ entry
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun struct hl_eqe_work {
21*4882a593Smuzhiyun 	struct work_struct	eq_work;
22*4882a593Smuzhiyun 	struct hl_device	*hdev;
23*4882a593Smuzhiyun 	struct hl_eq_entry	eq_entry;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /**
27*4882a593Smuzhiyun  * hl_cq_inc_ptr - increment ci or pi of cq
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * @ptr: the current ci or pi value of the completion queue
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * Increment ptr by 1. If it reaches the number of completion queue
32*4882a593Smuzhiyun  * entries, set it to 0
33*4882a593Smuzhiyun  */
hl_cq_inc_ptr(u32 ptr)34*4882a593Smuzhiyun inline u32 hl_cq_inc_ptr(u32 ptr)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	ptr++;
37*4882a593Smuzhiyun 	if (unlikely(ptr == HL_CQ_LENGTH))
38*4882a593Smuzhiyun 		ptr = 0;
39*4882a593Smuzhiyun 	return ptr;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /**
43*4882a593Smuzhiyun  * hl_eq_inc_ptr - increment ci of eq
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * @ptr: the current ci value of the event queue
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * Increment ptr by 1. If it reaches the number of event queue
48*4882a593Smuzhiyun  * entries, set it to 0
49*4882a593Smuzhiyun  */
hl_eq_inc_ptr(u32 ptr)50*4882a593Smuzhiyun inline u32 hl_eq_inc_ptr(u32 ptr)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	ptr++;
53*4882a593Smuzhiyun 	if (unlikely(ptr == HL_EQ_LENGTH))
54*4882a593Smuzhiyun 		ptr = 0;
55*4882a593Smuzhiyun 	return ptr;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
irq_handle_eqe(struct work_struct * work)58*4882a593Smuzhiyun static void irq_handle_eqe(struct work_struct *work)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct hl_eqe_work *eqe_work = container_of(work, struct hl_eqe_work,
61*4882a593Smuzhiyun 							eq_work);
62*4882a593Smuzhiyun 	struct hl_device *hdev = eqe_work->hdev;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	hdev->asic_funcs->handle_eqe(hdev, &eqe_work->eq_entry);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	kfree(eqe_work);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /**
70*4882a593Smuzhiyun  * hl_irq_handler_cq - irq handler for completion queue
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * @irq: irq number
73*4882a593Smuzhiyun  * @arg: pointer to completion queue structure
74*4882a593Smuzhiyun  *
75*4882a593Smuzhiyun  */
hl_irq_handler_cq(int irq,void * arg)76*4882a593Smuzhiyun irqreturn_t hl_irq_handler_cq(int irq, void *arg)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct hl_cq *cq = arg;
79*4882a593Smuzhiyun 	struct hl_device *hdev = cq->hdev;
80*4882a593Smuzhiyun 	struct hl_hw_queue *queue;
81*4882a593Smuzhiyun 	struct hl_cs_job *job;
82*4882a593Smuzhiyun 	bool shadow_index_valid;
83*4882a593Smuzhiyun 	u16 shadow_index;
84*4882a593Smuzhiyun 	struct hl_cq_entry *cq_entry, *cq_base;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (hdev->disabled) {
87*4882a593Smuzhiyun 		dev_dbg(hdev->dev,
88*4882a593Smuzhiyun 			"Device disabled but received IRQ %d for CQ %d\n",
89*4882a593Smuzhiyun 			irq, cq->hw_queue_id);
90*4882a593Smuzhiyun 		return IRQ_HANDLED;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	cq_base = cq->kernel_address;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	while (1) {
96*4882a593Smuzhiyun 		bool entry_ready = ((le32_to_cpu(cq_base[cq->ci].data) &
97*4882a593Smuzhiyun 					CQ_ENTRY_READY_MASK)
98*4882a593Smuzhiyun 						>> CQ_ENTRY_READY_SHIFT);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		if (!entry_ready)
101*4882a593Smuzhiyun 			break;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		cq_entry = (struct hl_cq_entry *) &cq_base[cq->ci];
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		/* Make sure we read CQ entry contents after we've
106*4882a593Smuzhiyun 		 * checked the ownership bit.
107*4882a593Smuzhiyun 		 */
108*4882a593Smuzhiyun 		dma_rmb();
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		shadow_index_valid = ((le32_to_cpu(cq_entry->data) &
111*4882a593Smuzhiyun 					CQ_ENTRY_SHADOW_INDEX_VALID_MASK)
112*4882a593Smuzhiyun 					>> CQ_ENTRY_SHADOW_INDEX_VALID_SHIFT);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 		shadow_index = (u16) ((le32_to_cpu(cq_entry->data) &
115*4882a593Smuzhiyun 					CQ_ENTRY_SHADOW_INDEX_MASK)
116*4882a593Smuzhiyun 					>> CQ_ENTRY_SHADOW_INDEX_SHIFT);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		queue = &hdev->kernel_queues[cq->hw_queue_id];
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 		if ((shadow_index_valid) && (!hdev->disabled)) {
121*4882a593Smuzhiyun 			job = queue->shadow_queue[hl_pi_2_offset(shadow_index)];
122*4882a593Smuzhiyun 			queue_work(hdev->cq_wq[cq->cq_idx], &job->finish_work);
123*4882a593Smuzhiyun 		}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		atomic_inc(&queue->ci);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		/* Clear CQ entry ready bit */
128*4882a593Smuzhiyun 		cq_entry->data = cpu_to_le32(le32_to_cpu(cq_entry->data) &
129*4882a593Smuzhiyun 						~CQ_ENTRY_READY_MASK);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		cq->ci = hl_cq_inc_ptr(cq->ci);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		/* Increment free slots */
134*4882a593Smuzhiyun 		atomic_inc(&cq->free_slots_cnt);
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return IRQ_HANDLED;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /**
141*4882a593Smuzhiyun  * hl_irq_handler_eq - irq handler for event queue
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  * @irq: irq number
144*4882a593Smuzhiyun  * @arg: pointer to event queue structure
145*4882a593Smuzhiyun  *
146*4882a593Smuzhiyun  */
hl_irq_handler_eq(int irq,void * arg)147*4882a593Smuzhiyun irqreturn_t hl_irq_handler_eq(int irq, void *arg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct hl_eq *eq = arg;
150*4882a593Smuzhiyun 	struct hl_device *hdev = eq->hdev;
151*4882a593Smuzhiyun 	struct hl_eq_entry *eq_entry;
152*4882a593Smuzhiyun 	struct hl_eq_entry *eq_base;
153*4882a593Smuzhiyun 	struct hl_eqe_work *handle_eqe_work;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	eq_base = eq->kernel_address;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	while (1) {
158*4882a593Smuzhiyun 		bool entry_ready =
159*4882a593Smuzhiyun 			((le32_to_cpu(eq_base[eq->ci].hdr.ctl) &
160*4882a593Smuzhiyun 				EQ_CTL_READY_MASK) >> EQ_CTL_READY_SHIFT);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		if (!entry_ready)
163*4882a593Smuzhiyun 			break;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		eq_entry = &eq_base[eq->ci];
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 		/*
168*4882a593Smuzhiyun 		 * Make sure we read EQ entry contents after we've
169*4882a593Smuzhiyun 		 * checked the ownership bit.
170*4882a593Smuzhiyun 		 */
171*4882a593Smuzhiyun 		dma_rmb();
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		if (hdev->disabled) {
174*4882a593Smuzhiyun 			dev_warn(hdev->dev,
175*4882a593Smuzhiyun 				"Device disabled but received IRQ %d for EQ\n",
176*4882a593Smuzhiyun 					irq);
177*4882a593Smuzhiyun 			goto skip_irq;
178*4882a593Smuzhiyun 		}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		handle_eqe_work = kmalloc(sizeof(*handle_eqe_work), GFP_ATOMIC);
181*4882a593Smuzhiyun 		if (handle_eqe_work) {
182*4882a593Smuzhiyun 			INIT_WORK(&handle_eqe_work->eq_work, irq_handle_eqe);
183*4882a593Smuzhiyun 			handle_eqe_work->hdev = hdev;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 			memcpy(&handle_eqe_work->eq_entry, eq_entry,
186*4882a593Smuzhiyun 					sizeof(*eq_entry));
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 			queue_work(hdev->eq_wq, &handle_eqe_work->eq_work);
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun skip_irq:
191*4882a593Smuzhiyun 		/* Clear EQ entry ready bit */
192*4882a593Smuzhiyun 		eq_entry->hdr.ctl =
193*4882a593Smuzhiyun 			cpu_to_le32(le32_to_cpu(eq_entry->hdr.ctl) &
194*4882a593Smuzhiyun 							~EQ_CTL_READY_MASK);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		eq->ci = hl_eq_inc_ptr(eq->ci);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		hdev->asic_funcs->update_eq_ci(hdev, eq->ci);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return IRQ_HANDLED;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun  * hl_cq_init - main initialization function for an cq object
206*4882a593Smuzhiyun  *
207*4882a593Smuzhiyun  * @hdev: pointer to device structure
208*4882a593Smuzhiyun  * @q: pointer to cq structure
209*4882a593Smuzhiyun  * @hw_queue_id: The H/W queue ID this completion queue belongs to
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * Allocate dma-able memory for the completion queue and initialize fields
212*4882a593Smuzhiyun  * Returns 0 on success
213*4882a593Smuzhiyun  */
hl_cq_init(struct hl_device * hdev,struct hl_cq * q,u32 hw_queue_id)214*4882a593Smuzhiyun int hl_cq_init(struct hl_device *hdev, struct hl_cq *q, u32 hw_queue_id)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	void *p;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	p = hdev->asic_funcs->asic_dma_alloc_coherent(hdev, HL_CQ_SIZE_IN_BYTES,
219*4882a593Smuzhiyun 				&q->bus_address, GFP_KERNEL | __GFP_ZERO);
220*4882a593Smuzhiyun 	if (!p)
221*4882a593Smuzhiyun 		return -ENOMEM;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	q->hdev = hdev;
224*4882a593Smuzhiyun 	q->kernel_address = p;
225*4882a593Smuzhiyun 	q->hw_queue_id = hw_queue_id;
226*4882a593Smuzhiyun 	q->ci = 0;
227*4882a593Smuzhiyun 	q->pi = 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	atomic_set(&q->free_slots_cnt, HL_CQ_LENGTH);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /**
235*4882a593Smuzhiyun  * hl_cq_fini - destroy completion queue
236*4882a593Smuzhiyun  *
237*4882a593Smuzhiyun  * @hdev: pointer to device structure
238*4882a593Smuzhiyun  * @q: pointer to cq structure
239*4882a593Smuzhiyun  *
240*4882a593Smuzhiyun  * Free the completion queue memory
241*4882a593Smuzhiyun  */
hl_cq_fini(struct hl_device * hdev,struct hl_cq * q)242*4882a593Smuzhiyun void hl_cq_fini(struct hl_device *hdev, struct hl_cq *q)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	hdev->asic_funcs->asic_dma_free_coherent(hdev, HL_CQ_SIZE_IN_BYTES,
245*4882a593Smuzhiyun 						 q->kernel_address,
246*4882a593Smuzhiyun 						 q->bus_address);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
hl_cq_reset(struct hl_device * hdev,struct hl_cq * q)249*4882a593Smuzhiyun void hl_cq_reset(struct hl_device *hdev, struct hl_cq *q)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	q->ci = 0;
252*4882a593Smuzhiyun 	q->pi = 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	atomic_set(&q->free_slots_cnt, HL_CQ_LENGTH);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * It's not enough to just reset the PI/CI because the H/W may have
258*4882a593Smuzhiyun 	 * written valid completion entries before it was halted and therefore
259*4882a593Smuzhiyun 	 * we need to clean the actual queues so we won't process old entries
260*4882a593Smuzhiyun 	 * when the device is operational again
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	memset(q->kernel_address, 0, HL_CQ_SIZE_IN_BYTES);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun  * hl_eq_init - main initialization function for an event queue object
268*4882a593Smuzhiyun  *
269*4882a593Smuzhiyun  * @hdev: pointer to device structure
270*4882a593Smuzhiyun  * @q: pointer to eq structure
271*4882a593Smuzhiyun  *
272*4882a593Smuzhiyun  * Allocate dma-able memory for the event queue and initialize fields
273*4882a593Smuzhiyun  * Returns 0 on success
274*4882a593Smuzhiyun  */
hl_eq_init(struct hl_device * hdev,struct hl_eq * q)275*4882a593Smuzhiyun int hl_eq_init(struct hl_device *hdev, struct hl_eq *q)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	void *p;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	p = hdev->asic_funcs->cpu_accessible_dma_pool_alloc(hdev,
280*4882a593Smuzhiyun 							HL_EQ_SIZE_IN_BYTES,
281*4882a593Smuzhiyun 							&q->bus_address);
282*4882a593Smuzhiyun 	if (!p)
283*4882a593Smuzhiyun 		return -ENOMEM;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	q->hdev = hdev;
286*4882a593Smuzhiyun 	q->kernel_address = p;
287*4882a593Smuzhiyun 	q->ci = 0;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /**
293*4882a593Smuzhiyun  * hl_eq_fini - destroy event queue
294*4882a593Smuzhiyun  *
295*4882a593Smuzhiyun  * @hdev: pointer to device structure
296*4882a593Smuzhiyun  * @q: pointer to eq structure
297*4882a593Smuzhiyun  *
298*4882a593Smuzhiyun  * Free the event queue memory
299*4882a593Smuzhiyun  */
hl_eq_fini(struct hl_device * hdev,struct hl_eq * q)300*4882a593Smuzhiyun void hl_eq_fini(struct hl_device *hdev, struct hl_eq *q)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	flush_workqueue(hdev->eq_wq);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	hdev->asic_funcs->cpu_accessible_dma_pool_free(hdev,
305*4882a593Smuzhiyun 					HL_EQ_SIZE_IN_BYTES,
306*4882a593Smuzhiyun 					q->kernel_address);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
hl_eq_reset(struct hl_device * hdev,struct hl_eq * q)309*4882a593Smuzhiyun void hl_eq_reset(struct hl_device *hdev, struct hl_eq *q)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	q->ci = 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * It's not enough to just reset the PI/CI because the H/W may have
315*4882a593Smuzhiyun 	 * written valid completion entries before it was halted and therefore
316*4882a593Smuzhiyun 	 * we need to clean the actual queues so we won't process old entries
317*4882a593Smuzhiyun 	 * when the device is operational again
318*4882a593Smuzhiyun 	 */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	memset(q->kernel_address, 0, HL_EQ_SIZE_IN_BYTES);
321*4882a593Smuzhiyun }
322