1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for 93xx46 EEPROMs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) 2011 DENX Software Engineering, Anatolij Gustschin <agust@denx.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
20*4882a593Smuzhiyun #include <linux/eeprom_93xx46.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define OP_START 0x4
23*4882a593Smuzhiyun #define OP_WRITE (OP_START | 0x1)
24*4882a593Smuzhiyun #define OP_READ (OP_START | 0x2)
25*4882a593Smuzhiyun #define ADDR_EWDS 0x00
26*4882a593Smuzhiyun #define ADDR_ERAL 0x20
27*4882a593Smuzhiyun #define ADDR_EWEN 0x30
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct eeprom_93xx46_devtype_data {
30*4882a593Smuzhiyun unsigned int quirks;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const struct eeprom_93xx46_devtype_data atmel_at93c46d_data = {
34*4882a593Smuzhiyun .quirks = EEPROM_93XX46_QUIRK_SINGLE_WORD_READ |
35*4882a593Smuzhiyun EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct eeprom_93xx46_devtype_data microchip_93lc46b_data = {
39*4882a593Smuzhiyun .quirks = EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct eeprom_93xx46_dev {
43*4882a593Smuzhiyun struct spi_device *spi;
44*4882a593Smuzhiyun struct eeprom_93xx46_platform_data *pdata;
45*4882a593Smuzhiyun struct mutex lock;
46*4882a593Smuzhiyun struct nvmem_config nvmem_config;
47*4882a593Smuzhiyun struct nvmem_device *nvmem;
48*4882a593Smuzhiyun int addrlen;
49*4882a593Smuzhiyun int size;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
has_quirk_single_word_read(struct eeprom_93xx46_dev * edev)52*4882a593Smuzhiyun static inline bool has_quirk_single_word_read(struct eeprom_93xx46_dev *edev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return edev->pdata->quirks & EEPROM_93XX46_QUIRK_SINGLE_WORD_READ;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
has_quirk_instruction_length(struct eeprom_93xx46_dev * edev)57*4882a593Smuzhiyun static inline bool has_quirk_instruction_length(struct eeprom_93xx46_dev *edev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return edev->pdata->quirks & EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
has_quirk_extra_read_cycle(struct eeprom_93xx46_dev * edev)62*4882a593Smuzhiyun static inline bool has_quirk_extra_read_cycle(struct eeprom_93xx46_dev *edev)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun return edev->pdata->quirks & EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
eeprom_93xx46_read(void * priv,unsigned int off,void * val,size_t count)67*4882a593Smuzhiyun static int eeprom_93xx46_read(void *priv, unsigned int off,
68*4882a593Smuzhiyun void *val, size_t count)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = priv;
71*4882a593Smuzhiyun char *buf = val;
72*4882a593Smuzhiyun int err = 0;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (unlikely(off >= edev->size))
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun if ((off + count) > edev->size)
77*4882a593Smuzhiyun count = edev->size - off;
78*4882a593Smuzhiyun if (unlikely(!count))
79*4882a593Smuzhiyun return count;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun mutex_lock(&edev->lock);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (edev->pdata->prepare)
84*4882a593Smuzhiyun edev->pdata->prepare(edev);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun while (count) {
87*4882a593Smuzhiyun struct spi_message m;
88*4882a593Smuzhiyun struct spi_transfer t[2] = { { 0 } };
89*4882a593Smuzhiyun u16 cmd_addr = OP_READ << edev->addrlen;
90*4882a593Smuzhiyun size_t nbytes = count;
91*4882a593Smuzhiyun int bits;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (edev->addrlen == 7) {
94*4882a593Smuzhiyun cmd_addr |= off & 0x7f;
95*4882a593Smuzhiyun bits = 10;
96*4882a593Smuzhiyun if (has_quirk_single_word_read(edev))
97*4882a593Smuzhiyun nbytes = 1;
98*4882a593Smuzhiyun } else {
99*4882a593Smuzhiyun cmd_addr |= (off >> 1) & 0x3f;
100*4882a593Smuzhiyun bits = 9;
101*4882a593Smuzhiyun if (has_quirk_single_word_read(edev))
102*4882a593Smuzhiyun nbytes = 2;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun dev_dbg(&edev->spi->dev, "read cmd 0x%x, %d Hz\n",
106*4882a593Smuzhiyun cmd_addr, edev->spi->max_speed_hz);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (has_quirk_extra_read_cycle(edev)) {
109*4882a593Smuzhiyun cmd_addr <<= 1;
110*4882a593Smuzhiyun bits += 1;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun spi_message_init(&m);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun t[0].tx_buf = (char *)&cmd_addr;
116*4882a593Smuzhiyun t[0].len = 2;
117*4882a593Smuzhiyun t[0].bits_per_word = bits;
118*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun t[1].rx_buf = buf;
121*4882a593Smuzhiyun t[1].len = count;
122*4882a593Smuzhiyun t[1].bits_per_word = 8;
123*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun err = spi_sync(edev->spi, &m);
126*4882a593Smuzhiyun /* have to wait at least Tcsl ns */
127*4882a593Smuzhiyun ndelay(250);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (err) {
130*4882a593Smuzhiyun dev_err(&edev->spi->dev, "read %zu bytes at %d: err. %d\n",
131*4882a593Smuzhiyun nbytes, (int)off, err);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun buf += nbytes;
136*4882a593Smuzhiyun off += nbytes;
137*4882a593Smuzhiyun count -= nbytes;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (edev->pdata->finish)
141*4882a593Smuzhiyun edev->pdata->finish(edev);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun mutex_unlock(&edev->lock);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return err;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
eeprom_93xx46_ew(struct eeprom_93xx46_dev * edev,int is_on)148*4882a593Smuzhiyun static int eeprom_93xx46_ew(struct eeprom_93xx46_dev *edev, int is_on)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct spi_message m;
151*4882a593Smuzhiyun struct spi_transfer t;
152*4882a593Smuzhiyun int bits, ret;
153*4882a593Smuzhiyun u16 cmd_addr;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun cmd_addr = OP_START << edev->addrlen;
156*4882a593Smuzhiyun if (edev->addrlen == 7) {
157*4882a593Smuzhiyun cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS) << 1;
158*4882a593Smuzhiyun bits = 10;
159*4882a593Smuzhiyun } else {
160*4882a593Smuzhiyun cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS);
161*4882a593Smuzhiyun bits = 9;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (has_quirk_instruction_length(edev)) {
165*4882a593Smuzhiyun cmd_addr <<= 2;
166*4882a593Smuzhiyun bits += 2;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun dev_dbg(&edev->spi->dev, "ew%s cmd 0x%04x, %d bits\n",
170*4882a593Smuzhiyun is_on ? "en" : "ds", cmd_addr, bits);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun spi_message_init(&m);
173*4882a593Smuzhiyun memset(&t, 0, sizeof(t));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun t.tx_buf = &cmd_addr;
176*4882a593Smuzhiyun t.len = 2;
177*4882a593Smuzhiyun t.bits_per_word = bits;
178*4882a593Smuzhiyun spi_message_add_tail(&t, &m);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun mutex_lock(&edev->lock);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (edev->pdata->prepare)
183*4882a593Smuzhiyun edev->pdata->prepare(edev);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = spi_sync(edev->spi, &m);
186*4882a593Smuzhiyun /* have to wait at least Tcsl ns */
187*4882a593Smuzhiyun ndelay(250);
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun dev_err(&edev->spi->dev, "erase/write %sable error %d\n",
190*4882a593Smuzhiyun is_on ? "en" : "dis", ret);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (edev->pdata->finish)
193*4882a593Smuzhiyun edev->pdata->finish(edev);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun mutex_unlock(&edev->lock);
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static ssize_t
eeprom_93xx46_write_word(struct eeprom_93xx46_dev * edev,const char * buf,unsigned off)200*4882a593Smuzhiyun eeprom_93xx46_write_word(struct eeprom_93xx46_dev *edev,
201*4882a593Smuzhiyun const char *buf, unsigned off)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct spi_message m;
204*4882a593Smuzhiyun struct spi_transfer t[2];
205*4882a593Smuzhiyun int bits, data_len, ret;
206*4882a593Smuzhiyun u16 cmd_addr;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun cmd_addr = OP_WRITE << edev->addrlen;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (edev->addrlen == 7) {
211*4882a593Smuzhiyun cmd_addr |= off & 0x7f;
212*4882a593Smuzhiyun bits = 10;
213*4882a593Smuzhiyun data_len = 1;
214*4882a593Smuzhiyun } else {
215*4882a593Smuzhiyun cmd_addr |= (off >> 1) & 0x3f;
216*4882a593Smuzhiyun bits = 9;
217*4882a593Smuzhiyun data_len = 2;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun dev_dbg(&edev->spi->dev, "write cmd 0x%x\n", cmd_addr);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun spi_message_init(&m);
223*4882a593Smuzhiyun memset(t, 0, sizeof(t));
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun t[0].tx_buf = (char *)&cmd_addr;
226*4882a593Smuzhiyun t[0].len = 2;
227*4882a593Smuzhiyun t[0].bits_per_word = bits;
228*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun t[1].tx_buf = buf;
231*4882a593Smuzhiyun t[1].len = data_len;
232*4882a593Smuzhiyun t[1].bits_per_word = 8;
233*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = spi_sync(edev->spi, &m);
236*4882a593Smuzhiyun /* have to wait program cycle time Twc ms */
237*4882a593Smuzhiyun mdelay(6);
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
eeprom_93xx46_write(void * priv,unsigned int off,void * val,size_t count)241*4882a593Smuzhiyun static int eeprom_93xx46_write(void *priv, unsigned int off,
242*4882a593Smuzhiyun void *val, size_t count)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = priv;
245*4882a593Smuzhiyun char *buf = val;
246*4882a593Smuzhiyun int i, ret, step = 1;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (unlikely(off >= edev->size))
249*4882a593Smuzhiyun return -EFBIG;
250*4882a593Smuzhiyun if ((off + count) > edev->size)
251*4882a593Smuzhiyun count = edev->size - off;
252*4882a593Smuzhiyun if (unlikely(!count))
253*4882a593Smuzhiyun return count;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* only write even number of bytes on 16-bit devices */
256*4882a593Smuzhiyun if (edev->addrlen == 6) {
257*4882a593Smuzhiyun step = 2;
258*4882a593Smuzhiyun count &= ~1;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* erase/write enable */
262*4882a593Smuzhiyun ret = eeprom_93xx46_ew(edev, 1);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun return ret;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mutex_lock(&edev->lock);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (edev->pdata->prepare)
269*4882a593Smuzhiyun edev->pdata->prepare(edev);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun for (i = 0; i < count; i += step) {
272*4882a593Smuzhiyun ret = eeprom_93xx46_write_word(edev, &buf[i], off + i);
273*4882a593Smuzhiyun if (ret) {
274*4882a593Smuzhiyun dev_err(&edev->spi->dev, "write failed at %d: %d\n",
275*4882a593Smuzhiyun (int)off + i, ret);
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (edev->pdata->finish)
281*4882a593Smuzhiyun edev->pdata->finish(edev);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_unlock(&edev->lock);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* erase/write disable */
286*4882a593Smuzhiyun eeprom_93xx46_ew(edev, 0);
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
eeprom_93xx46_eral(struct eeprom_93xx46_dev * edev)290*4882a593Smuzhiyun static int eeprom_93xx46_eral(struct eeprom_93xx46_dev *edev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct eeprom_93xx46_platform_data *pd = edev->pdata;
293*4882a593Smuzhiyun struct spi_message m;
294*4882a593Smuzhiyun struct spi_transfer t;
295*4882a593Smuzhiyun int bits, ret;
296*4882a593Smuzhiyun u16 cmd_addr;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun cmd_addr = OP_START << edev->addrlen;
299*4882a593Smuzhiyun if (edev->addrlen == 7) {
300*4882a593Smuzhiyun cmd_addr |= ADDR_ERAL << 1;
301*4882a593Smuzhiyun bits = 10;
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun cmd_addr |= ADDR_ERAL;
304*4882a593Smuzhiyun bits = 9;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (has_quirk_instruction_length(edev)) {
308*4882a593Smuzhiyun cmd_addr <<= 2;
309*4882a593Smuzhiyun bits += 2;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun dev_dbg(&edev->spi->dev, "eral cmd 0x%04x, %d bits\n", cmd_addr, bits);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun spi_message_init(&m);
315*4882a593Smuzhiyun memset(&t, 0, sizeof(t));
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun t.tx_buf = &cmd_addr;
318*4882a593Smuzhiyun t.len = 2;
319*4882a593Smuzhiyun t.bits_per_word = bits;
320*4882a593Smuzhiyun spi_message_add_tail(&t, &m);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun mutex_lock(&edev->lock);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (edev->pdata->prepare)
325*4882a593Smuzhiyun edev->pdata->prepare(edev);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun ret = spi_sync(edev->spi, &m);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun dev_err(&edev->spi->dev, "erase error %d\n", ret);
330*4882a593Smuzhiyun /* have to wait erase cycle time Tec ms */
331*4882a593Smuzhiyun mdelay(6);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (pd->finish)
334*4882a593Smuzhiyun pd->finish(edev);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun mutex_unlock(&edev->lock);
337*4882a593Smuzhiyun return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
eeprom_93xx46_store_erase(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)340*4882a593Smuzhiyun static ssize_t eeprom_93xx46_store_erase(struct device *dev,
341*4882a593Smuzhiyun struct device_attribute *attr,
342*4882a593Smuzhiyun const char *buf, size_t count)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = dev_get_drvdata(dev);
345*4882a593Smuzhiyun int erase = 0, ret;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun sscanf(buf, "%d", &erase);
348*4882a593Smuzhiyun if (erase) {
349*4882a593Smuzhiyun ret = eeprom_93xx46_ew(edev, 1);
350*4882a593Smuzhiyun if (ret)
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun ret = eeprom_93xx46_eral(edev);
353*4882a593Smuzhiyun if (ret)
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun ret = eeprom_93xx46_ew(edev, 0);
356*4882a593Smuzhiyun if (ret)
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun return count;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun static DEVICE_ATTR(erase, S_IWUSR, NULL, eeprom_93xx46_store_erase);
362*4882a593Smuzhiyun
select_assert(void * context)363*4882a593Smuzhiyun static void select_assert(void *context)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = context;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun gpiod_set_value_cansleep(edev->pdata->select, 1);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
select_deassert(void * context)370*4882a593Smuzhiyun static void select_deassert(void *context)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = context;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun gpiod_set_value_cansleep(edev->pdata->select, 0);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static const struct of_device_id eeprom_93xx46_of_table[] = {
378*4882a593Smuzhiyun { .compatible = "eeprom-93xx46", },
379*4882a593Smuzhiyun { .compatible = "atmel,at93c46d", .data = &atmel_at93c46d_data, },
380*4882a593Smuzhiyun { .compatible = "microchip,93lc46b", .data = µchip_93lc46b_data, },
381*4882a593Smuzhiyun {}
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, eeprom_93xx46_of_table);
384*4882a593Smuzhiyun
eeprom_93xx46_probe_dt(struct spi_device * spi)385*4882a593Smuzhiyun static int eeprom_93xx46_probe_dt(struct spi_device *spi)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun const struct of_device_id *of_id =
388*4882a593Smuzhiyun of_match_device(eeprom_93xx46_of_table, &spi->dev);
389*4882a593Smuzhiyun struct device_node *np = spi->dev.of_node;
390*4882a593Smuzhiyun struct eeprom_93xx46_platform_data *pd;
391*4882a593Smuzhiyun u32 tmp;
392*4882a593Smuzhiyun int ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun pd = devm_kzalloc(&spi->dev, sizeof(*pd), GFP_KERNEL);
395*4882a593Smuzhiyun if (!pd)
396*4882a593Smuzhiyun return -ENOMEM;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = of_property_read_u32(np, "data-size", &tmp);
399*4882a593Smuzhiyun if (ret < 0) {
400*4882a593Smuzhiyun dev_err(&spi->dev, "data-size property not found\n");
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (tmp == 8) {
405*4882a593Smuzhiyun pd->flags |= EE_ADDR8;
406*4882a593Smuzhiyun } else if (tmp == 16) {
407*4882a593Smuzhiyun pd->flags |= EE_ADDR16;
408*4882a593Smuzhiyun } else {
409*4882a593Smuzhiyun dev_err(&spi->dev, "invalid data-size (%d)\n", tmp);
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (of_property_read_bool(np, "read-only"))
414*4882a593Smuzhiyun pd->flags |= EE_READONLY;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun pd->select = devm_gpiod_get_optional(&spi->dev, "select",
417*4882a593Smuzhiyun GPIOD_OUT_LOW);
418*4882a593Smuzhiyun if (IS_ERR(pd->select))
419*4882a593Smuzhiyun return PTR_ERR(pd->select);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun pd->prepare = select_assert;
422*4882a593Smuzhiyun pd->finish = select_deassert;
423*4882a593Smuzhiyun gpiod_direction_output(pd->select, 0);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (of_id->data) {
426*4882a593Smuzhiyun const struct eeprom_93xx46_devtype_data *data = of_id->data;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pd->quirks = data->quirks;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spi->dev.platform_data = pd;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
eeprom_93xx46_probe(struct spi_device * spi)436*4882a593Smuzhiyun static int eeprom_93xx46_probe(struct spi_device *spi)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct eeprom_93xx46_platform_data *pd;
439*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev;
440*4882a593Smuzhiyun int err;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (spi->dev.of_node) {
443*4882a593Smuzhiyun err = eeprom_93xx46_probe_dt(spi);
444*4882a593Smuzhiyun if (err < 0)
445*4882a593Smuzhiyun return err;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun pd = spi->dev.platform_data;
449*4882a593Smuzhiyun if (!pd) {
450*4882a593Smuzhiyun dev_err(&spi->dev, "missing platform data\n");
451*4882a593Smuzhiyun return -ENODEV;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun edev = devm_kzalloc(&spi->dev, sizeof(*edev), GFP_KERNEL);
455*4882a593Smuzhiyun if (!edev)
456*4882a593Smuzhiyun return -ENOMEM;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (pd->flags & EE_ADDR8)
459*4882a593Smuzhiyun edev->addrlen = 7;
460*4882a593Smuzhiyun else if (pd->flags & EE_ADDR16)
461*4882a593Smuzhiyun edev->addrlen = 6;
462*4882a593Smuzhiyun else {
463*4882a593Smuzhiyun dev_err(&spi->dev, "unspecified address type\n");
464*4882a593Smuzhiyun return -EINVAL;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun mutex_init(&edev->lock);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun edev->spi = spi;
470*4882a593Smuzhiyun edev->pdata = pd;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun edev->size = 128;
473*4882a593Smuzhiyun edev->nvmem_config.type = NVMEM_TYPE_EEPROM;
474*4882a593Smuzhiyun edev->nvmem_config.name = dev_name(&spi->dev);
475*4882a593Smuzhiyun edev->nvmem_config.dev = &spi->dev;
476*4882a593Smuzhiyun edev->nvmem_config.read_only = pd->flags & EE_READONLY;
477*4882a593Smuzhiyun edev->nvmem_config.root_only = true;
478*4882a593Smuzhiyun edev->nvmem_config.owner = THIS_MODULE;
479*4882a593Smuzhiyun edev->nvmem_config.compat = true;
480*4882a593Smuzhiyun edev->nvmem_config.base_dev = &spi->dev;
481*4882a593Smuzhiyun edev->nvmem_config.reg_read = eeprom_93xx46_read;
482*4882a593Smuzhiyun edev->nvmem_config.reg_write = eeprom_93xx46_write;
483*4882a593Smuzhiyun edev->nvmem_config.priv = edev;
484*4882a593Smuzhiyun edev->nvmem_config.stride = 4;
485*4882a593Smuzhiyun edev->nvmem_config.word_size = 1;
486*4882a593Smuzhiyun edev->nvmem_config.size = edev->size;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun edev->nvmem = devm_nvmem_register(&spi->dev, &edev->nvmem_config);
489*4882a593Smuzhiyun if (IS_ERR(edev->nvmem))
490*4882a593Smuzhiyun return PTR_ERR(edev->nvmem);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun dev_info(&spi->dev, "%d-bit eeprom %s\n",
493*4882a593Smuzhiyun (pd->flags & EE_ADDR8) ? 8 : 16,
494*4882a593Smuzhiyun (pd->flags & EE_READONLY) ? "(readonly)" : "");
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (!(pd->flags & EE_READONLY)) {
497*4882a593Smuzhiyun if (device_create_file(&spi->dev, &dev_attr_erase))
498*4882a593Smuzhiyun dev_err(&spi->dev, "can't create erase interface\n");
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun spi_set_drvdata(spi, edev);
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
eeprom_93xx46_remove(struct spi_device * spi)505*4882a593Smuzhiyun static int eeprom_93xx46_remove(struct spi_device *spi)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct eeprom_93xx46_dev *edev = spi_get_drvdata(spi);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (!(edev->pdata->flags & EE_READONLY))
510*4882a593Smuzhiyun device_remove_file(&spi->dev, &dev_attr_erase);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun return 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static struct spi_driver eeprom_93xx46_driver = {
516*4882a593Smuzhiyun .driver = {
517*4882a593Smuzhiyun .name = "93xx46",
518*4882a593Smuzhiyun .of_match_table = of_match_ptr(eeprom_93xx46_of_table),
519*4882a593Smuzhiyun },
520*4882a593Smuzhiyun .probe = eeprom_93xx46_probe,
521*4882a593Smuzhiyun .remove = eeprom_93xx46_remove,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun module_spi_driver(eeprom_93xx46_driver);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun MODULE_LICENSE("GPL");
527*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for 93xx46 EEPROMs");
528*4882a593Smuzhiyun MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
529*4882a593Smuzhiyun MODULE_ALIAS("spi:93xx46");
530*4882a593Smuzhiyun MODULE_ALIAS("spi:eeprom-93xx46");
531