1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the CS5535/CS5536 Multi-Function General Purpose Timers (MFGPT)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006, Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun * Copyright (C) 2007 Andres Salomon <dilinger@debian.org>
7*4882a593Smuzhiyun * Copyright (C) 2009 Andres Salomon <dilinger@collabora.co.uk>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * The MFGPTs are documented in AMD Geode CS5536 Companion Device Data Book.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/cs5535.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DRV_NAME "cs5535-mfgpt"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static int mfgpt_reset_timers;
23*4882a593Smuzhiyun module_param_named(mfgptfix, mfgpt_reset_timers, int, 0644);
24*4882a593Smuzhiyun MODULE_PARM_DESC(mfgptfix, "Try to reset the MFGPT timers during init; "
25*4882a593Smuzhiyun "required by some broken BIOSes (ie, TinyBIOS < 0.99) or kexec "
26*4882a593Smuzhiyun "(1 = reset the MFGPT using an undocumented bit, "
27*4882a593Smuzhiyun "2 = perform a soft reset by unconfiguring all timers); "
28*4882a593Smuzhiyun "use what works best for you.");
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct cs5535_mfgpt_timer {
31*4882a593Smuzhiyun struct cs5535_mfgpt_chip *chip;
32*4882a593Smuzhiyun int nr;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct cs5535_mfgpt_chip {
36*4882a593Smuzhiyun DECLARE_BITMAP(avail, MFGPT_MAX_TIMERS);
37*4882a593Smuzhiyun resource_size_t base;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct platform_device *pdev;
40*4882a593Smuzhiyun spinlock_t lock;
41*4882a593Smuzhiyun int initialized;
42*4882a593Smuzhiyun } cs5535_mfgpt_chip;
43*4882a593Smuzhiyun
cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer * timer,int cmp,int event,int enable)44*4882a593Smuzhiyun int cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer *timer, int cmp,
45*4882a593Smuzhiyun int event, int enable)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun uint32_t msr, mask, value, dummy;
48*4882a593Smuzhiyun int shift = (cmp == MFGPT_CMP1) ? 0 : 8;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (!timer) {
51*4882a593Smuzhiyun WARN_ON(1);
52*4882a593Smuzhiyun return -EIO;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * The register maps for these are described in sections 6.17.1.x of
57*4882a593Smuzhiyun * the AMD Geode CS5536 Companion Device Data Book.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun switch (event) {
60*4882a593Smuzhiyun case MFGPT_EVENT_RESET:
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * XXX: According to the docs, we cannot reset timers above
63*4882a593Smuzhiyun * 6; that is, resets for 7 and 8 will be ignored. Is this
64*4882a593Smuzhiyun * a problem? -dilinger
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun msr = MSR_MFGPT_NR;
67*4882a593Smuzhiyun mask = 1 << (timer->nr + 24);
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun case MFGPT_EVENT_NMI:
71*4882a593Smuzhiyun msr = MSR_MFGPT_NR;
72*4882a593Smuzhiyun mask = 1 << (timer->nr + shift);
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun case MFGPT_EVENT_IRQ:
76*4882a593Smuzhiyun msr = MSR_MFGPT_IRQ;
77*4882a593Smuzhiyun mask = 1 << (timer->nr + shift);
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun default:
81*4882a593Smuzhiyun return -EIO;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun rdmsr(msr, value, dummy);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (enable)
87*4882a593Smuzhiyun value |= mask;
88*4882a593Smuzhiyun else
89*4882a593Smuzhiyun value &= ~mask;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun wrmsr(msr, value, dummy);
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_toggle_event);
95*4882a593Smuzhiyun
cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer * timer,int cmp,int * irq,int enable)96*4882a593Smuzhiyun int cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer *timer, int cmp, int *irq,
97*4882a593Smuzhiyun int enable)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun uint32_t zsel, lpc, dummy;
100*4882a593Smuzhiyun int shift;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (!timer) {
103*4882a593Smuzhiyun WARN_ON(1);
104*4882a593Smuzhiyun return -EIO;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * Unfortunately, MFGPTs come in pairs sharing their IRQ lines. If VSA
109*4882a593Smuzhiyun * is using the same CMP of the timer's Siamese twin, the IRQ is set to
110*4882a593Smuzhiyun * 2, and we mustn't use nor change it.
111*4882a593Smuzhiyun * XXX: Likewise, 2 Linux drivers might clash if the 2nd overwrites the
112*4882a593Smuzhiyun * IRQ of the 1st. This can only happen if forcing an IRQ, calling this
113*4882a593Smuzhiyun * with *irq==0 is safe. Currently there _are_ no 2 drivers.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun rdmsr(MSR_PIC_ZSEL_LOW, zsel, dummy);
116*4882a593Smuzhiyun shift = ((cmp == MFGPT_CMP1 ? 0 : 4) + timer->nr % 4) * 4;
117*4882a593Smuzhiyun if (((zsel >> shift) & 0xF) == 2)
118*4882a593Smuzhiyun return -EIO;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Choose IRQ: if none supplied, keep IRQ already set or use default */
121*4882a593Smuzhiyun if (!*irq)
122*4882a593Smuzhiyun *irq = (zsel >> shift) & 0xF;
123*4882a593Smuzhiyun if (!*irq)
124*4882a593Smuzhiyun *irq = CONFIG_CS5535_MFGPT_DEFAULT_IRQ;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Can't use IRQ if it's 0 (=disabled), 2, or routed to LPC */
127*4882a593Smuzhiyun if (*irq < 1 || *irq == 2 || *irq > 15)
128*4882a593Smuzhiyun return -EIO;
129*4882a593Smuzhiyun rdmsr(MSR_PIC_IRQM_LPC, lpc, dummy);
130*4882a593Smuzhiyun if (lpc & (1 << *irq))
131*4882a593Smuzhiyun return -EIO;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* All chosen and checked - go for it */
134*4882a593Smuzhiyun if (cs5535_mfgpt_toggle_event(timer, cmp, MFGPT_EVENT_IRQ, enable))
135*4882a593Smuzhiyun return -EIO;
136*4882a593Smuzhiyun if (enable) {
137*4882a593Smuzhiyun zsel = (zsel & ~(0xF << shift)) | (*irq << shift);
138*4882a593Smuzhiyun wrmsr(MSR_PIC_ZSEL_LOW, zsel, dummy);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_set_irq);
144*4882a593Smuzhiyun
cs5535_mfgpt_alloc_timer(int timer_nr,int domain)145*4882a593Smuzhiyun struct cs5535_mfgpt_timer *cs5535_mfgpt_alloc_timer(int timer_nr, int domain)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct cs5535_mfgpt_chip *mfgpt = &cs5535_mfgpt_chip;
148*4882a593Smuzhiyun struct cs5535_mfgpt_timer *timer = NULL;
149*4882a593Smuzhiyun unsigned long flags;
150*4882a593Smuzhiyun int max;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!mfgpt->initialized)
153*4882a593Smuzhiyun goto done;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* only allocate timers from the working domain if requested */
156*4882a593Smuzhiyun if (domain == MFGPT_DOMAIN_WORKING)
157*4882a593Smuzhiyun max = 6;
158*4882a593Smuzhiyun else
159*4882a593Smuzhiyun max = MFGPT_MAX_TIMERS;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (timer_nr >= max) {
162*4882a593Smuzhiyun /* programmer error. silly programmers! */
163*4882a593Smuzhiyun WARN_ON(1);
164*4882a593Smuzhiyun goto done;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun spin_lock_irqsave(&mfgpt->lock, flags);
168*4882a593Smuzhiyun if (timer_nr < 0) {
169*4882a593Smuzhiyun unsigned long t;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* try to find any available timer */
172*4882a593Smuzhiyun t = find_first_bit(mfgpt->avail, max);
173*4882a593Smuzhiyun /* set timer_nr to -1 if no timers available */
174*4882a593Smuzhiyun timer_nr = t < max ? (int) t : -1;
175*4882a593Smuzhiyun } else {
176*4882a593Smuzhiyun /* check if the requested timer's available */
177*4882a593Smuzhiyun if (!test_bit(timer_nr, mfgpt->avail))
178*4882a593Smuzhiyun timer_nr = -1;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (timer_nr >= 0)
182*4882a593Smuzhiyun /* if timer_nr is not -1, it's an available timer */
183*4882a593Smuzhiyun __clear_bit(timer_nr, mfgpt->avail);
184*4882a593Smuzhiyun spin_unlock_irqrestore(&mfgpt->lock, flags);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (timer_nr < 0)
187*4882a593Smuzhiyun goto done;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun timer = kmalloc(sizeof(*timer), GFP_KERNEL);
190*4882a593Smuzhiyun if (!timer) {
191*4882a593Smuzhiyun /* aw hell */
192*4882a593Smuzhiyun spin_lock_irqsave(&mfgpt->lock, flags);
193*4882a593Smuzhiyun __set_bit(timer_nr, mfgpt->avail);
194*4882a593Smuzhiyun spin_unlock_irqrestore(&mfgpt->lock, flags);
195*4882a593Smuzhiyun goto done;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun timer->chip = mfgpt;
198*4882a593Smuzhiyun timer->nr = timer_nr;
199*4882a593Smuzhiyun dev_info(&mfgpt->pdev->dev, "registered timer %d\n", timer_nr);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun done:
202*4882a593Smuzhiyun return timer;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_alloc_timer);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * XXX: This frees the timer memory, but never resets the actual hardware
208*4882a593Smuzhiyun * timer. The old geode_mfgpt code did this; it would be good to figure
209*4882a593Smuzhiyun * out a way to actually release the hardware timer. See comments below.
210*4882a593Smuzhiyun */
cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer * timer)211*4882a593Smuzhiyun void cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer *timer)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun unsigned long flags;
214*4882a593Smuzhiyun uint16_t val;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* timer can be made available again only if never set up */
217*4882a593Smuzhiyun val = cs5535_mfgpt_read(timer, MFGPT_REG_SETUP);
218*4882a593Smuzhiyun if (!(val & MFGPT_SETUP_SETUP)) {
219*4882a593Smuzhiyun spin_lock_irqsave(&timer->chip->lock, flags);
220*4882a593Smuzhiyun __set_bit(timer->nr, timer->chip->avail);
221*4882a593Smuzhiyun spin_unlock_irqrestore(&timer->chip->lock, flags);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun kfree(timer);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_free_timer);
227*4882a593Smuzhiyun
cs5535_mfgpt_read(struct cs5535_mfgpt_timer * timer,uint16_t reg)228*4882a593Smuzhiyun uint16_t cs5535_mfgpt_read(struct cs5535_mfgpt_timer *timer, uint16_t reg)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun return inw(timer->chip->base + reg + (timer->nr * 8));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_read);
233*4882a593Smuzhiyun
cs5535_mfgpt_write(struct cs5535_mfgpt_timer * timer,uint16_t reg,uint16_t value)234*4882a593Smuzhiyun void cs5535_mfgpt_write(struct cs5535_mfgpt_timer *timer, uint16_t reg,
235*4882a593Smuzhiyun uint16_t value)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun outw(value, timer->chip->base + reg + (timer->nr * 8));
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cs5535_mfgpt_write);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * This is a sledgehammer that resets all MFGPT timers. This is required by
243*4882a593Smuzhiyun * some broken BIOSes which leave the system in an unstable state
244*4882a593Smuzhiyun * (TinyBIOS 0.98, for example; fixed in 0.99). It's uncertain as to
245*4882a593Smuzhiyun * whether or not this secret MSR can be used to release individual timers.
246*4882a593Smuzhiyun * Jordan tells me that he and Mitch once played w/ it, but it's unclear
247*4882a593Smuzhiyun * what the results of that were (and they experienced some instability).
248*4882a593Smuzhiyun */
reset_all_timers(void)249*4882a593Smuzhiyun static void reset_all_timers(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun uint32_t val, dummy;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* The following undocumented bit resets the MFGPT timers */
254*4882a593Smuzhiyun val = 0xFF; dummy = 0;
255*4882a593Smuzhiyun wrmsr(MSR_MFGPT_SETUP, val, dummy);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * This is another sledgehammer to reset all MFGPT timers.
260*4882a593Smuzhiyun * Instead of using the undocumented bit method it clears
261*4882a593Smuzhiyun * IRQ, NMI and RESET settings.
262*4882a593Smuzhiyun */
soft_reset(void)263*4882a593Smuzhiyun static void soft_reset(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun int i;
266*4882a593Smuzhiyun struct cs5535_mfgpt_timer t;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
269*4882a593Smuzhiyun t.nr = i;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_RESET, 0);
272*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_RESET, 0);
273*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_NMI, 0);
274*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_NMI, 0);
275*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_IRQ, 0);
276*4882a593Smuzhiyun cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_IRQ, 0);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * Check whether any MFGPTs are available for the kernel to use. In most
282*4882a593Smuzhiyun * cases, firmware that uses AMD's VSA code will claim all timers during
283*4882a593Smuzhiyun * bootup; we certainly don't want to take them if they're already in use.
284*4882a593Smuzhiyun * In other cases (such as with VSAless OpenFirmware), the system firmware
285*4882a593Smuzhiyun * leaves timers available for us to use.
286*4882a593Smuzhiyun */
scan_timers(struct cs5535_mfgpt_chip * mfgpt)287*4882a593Smuzhiyun static int scan_timers(struct cs5535_mfgpt_chip *mfgpt)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct cs5535_mfgpt_timer timer = { .chip = mfgpt };
290*4882a593Smuzhiyun unsigned long flags;
291*4882a593Smuzhiyun int timers = 0;
292*4882a593Smuzhiyun uint16_t val;
293*4882a593Smuzhiyun int i;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* bios workaround */
296*4882a593Smuzhiyun if (mfgpt_reset_timers == 1)
297*4882a593Smuzhiyun reset_all_timers();
298*4882a593Smuzhiyun else if (mfgpt_reset_timers == 2)
299*4882a593Smuzhiyun soft_reset();
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* just to be safe, protect this section w/ lock */
302*4882a593Smuzhiyun spin_lock_irqsave(&mfgpt->lock, flags);
303*4882a593Smuzhiyun for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
304*4882a593Smuzhiyun timer.nr = i;
305*4882a593Smuzhiyun val = cs5535_mfgpt_read(&timer, MFGPT_REG_SETUP);
306*4882a593Smuzhiyun if (!(val & MFGPT_SETUP_SETUP) || mfgpt_reset_timers == 2) {
307*4882a593Smuzhiyun __set_bit(i, mfgpt->avail);
308*4882a593Smuzhiyun timers++;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun spin_unlock_irqrestore(&mfgpt->lock, flags);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return timers;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
cs5535_mfgpt_probe(struct platform_device * pdev)316*4882a593Smuzhiyun static int cs5535_mfgpt_probe(struct platform_device *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct resource *res;
319*4882a593Smuzhiyun int err = -EIO, t;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (mfgpt_reset_timers < 0 || mfgpt_reset_timers > 2) {
322*4882a593Smuzhiyun dev_err(&pdev->dev, "Bad mfgpt_reset_timers value: %i\n",
323*4882a593Smuzhiyun mfgpt_reset_timers);
324*4882a593Smuzhiyun goto done;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* There are two ways to get the MFGPT base address; one is by
328*4882a593Smuzhiyun * fetching it from MSR_LBAR_MFGPT, the other is by reading the
329*4882a593Smuzhiyun * PCI BAR info. The latter method is easier (especially across
330*4882a593Smuzhiyun * different architectures), so we'll stick with that for now. If
331*4882a593Smuzhiyun * it turns out to be unreliable in the face of crappy BIOSes, we
332*4882a593Smuzhiyun * can always go back to using MSRs.. */
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IO, 0);
335*4882a593Smuzhiyun if (!res) {
336*4882a593Smuzhiyun dev_err(&pdev->dev, "can't fetch device resource info\n");
337*4882a593Smuzhiyun goto done;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (!request_region(res->start, resource_size(res), pdev->name)) {
341*4882a593Smuzhiyun dev_err(&pdev->dev, "can't request region\n");
342*4882a593Smuzhiyun goto done;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* set up the driver-specific struct */
346*4882a593Smuzhiyun cs5535_mfgpt_chip.base = res->start;
347*4882a593Smuzhiyun cs5535_mfgpt_chip.pdev = pdev;
348*4882a593Smuzhiyun spin_lock_init(&cs5535_mfgpt_chip.lock);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun dev_info(&pdev->dev, "reserved resource region %pR\n", res);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* detect the available timers */
353*4882a593Smuzhiyun t = scan_timers(&cs5535_mfgpt_chip);
354*4882a593Smuzhiyun dev_info(&pdev->dev, "%d MFGPT timers available\n", t);
355*4882a593Smuzhiyun cs5535_mfgpt_chip.initialized = 1;
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun done:
359*4882a593Smuzhiyun return err;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct platform_driver cs5535_mfgpt_driver = {
363*4882a593Smuzhiyun .driver = {
364*4882a593Smuzhiyun .name = DRV_NAME,
365*4882a593Smuzhiyun },
366*4882a593Smuzhiyun .probe = cs5535_mfgpt_probe,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun
cs5535_mfgpt_init(void)370*4882a593Smuzhiyun static int __init cs5535_mfgpt_init(void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun return platform_driver_register(&cs5535_mfgpt_driver);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun module_init(cs5535_mfgpt_init);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun MODULE_AUTHOR("Andres Salomon <dilinger@queued.net>");
378*4882a593Smuzhiyun MODULE_DESCRIPTION("CS5535/CS5536 MFGPT timer driver");
379*4882a593Smuzhiyun MODULE_LICENSE("GPL");
380*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_NAME);
381