1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2016-2017 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Steven FENG <steven_feng@realsil.com.cn>
8*4882a593Smuzhiyun * Rui FENG <rui_feng@realsil.com.cn>
9*4882a593Smuzhiyun * Wei WANG <wei_wang@realsil.com.cn>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "rts5260.h"
17*4882a593Smuzhiyun #include "rtsx_pcr.h"
18*4882a593Smuzhiyun
rts5260_get_ic_version(struct rtsx_pcr * pcr)19*4882a593Smuzhiyun static u8 rts5260_get_ic_version(struct rtsx_pcr *pcr)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun u8 val;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
24*4882a593Smuzhiyun return val & IC_VERSION_MASK;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
rts5260_fill_driving(struct rtsx_pcr * pcr,u8 voltage)27*4882a593Smuzhiyun static void rts5260_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun u8 driving_3v3[4][3] = {
30*4882a593Smuzhiyun {0x11, 0x11, 0x11},
31*4882a593Smuzhiyun {0x22, 0x22, 0x22},
32*4882a593Smuzhiyun {0x55, 0x55, 0x55},
33*4882a593Smuzhiyun {0x33, 0x33, 0x33},
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun u8 driving_1v8[4][3] = {
36*4882a593Smuzhiyun {0x35, 0x33, 0x33},
37*4882a593Smuzhiyun {0x8A, 0x88, 0x88},
38*4882a593Smuzhiyun {0xBD, 0xBB, 0xBB},
39*4882a593Smuzhiyun {0x9B, 0x99, 0x99},
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun u8 (*driving)[3], drive_sel;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
44*4882a593Smuzhiyun driving = driving_3v3;
45*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_3v3;
46*4882a593Smuzhiyun } else {
47*4882a593Smuzhiyun driving = driving_1v8;
48*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_1v8;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_CLK_DRIVE_SEL,
52*4882a593Smuzhiyun 0xFF, driving[drive_sel][0]);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL,
55*4882a593Smuzhiyun 0xFF, driving[drive_sel][1]);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_DAT_DRIVE_SEL,
58*4882a593Smuzhiyun 0xFF, driving[drive_sel][2]);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
rtsx_base_fetch_vendor_settings(struct rtsx_pcr * pcr)61*4882a593Smuzhiyun static void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
64*4882a593Smuzhiyun u32 reg;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG1, ®);
67*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (!rtsx_vendor_setting_valid(reg)) {
70*4882a593Smuzhiyun pcr_dbg(pcr, "skip fetch vendor setting\n");
71*4882a593Smuzhiyun return;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun pcr->aspm_en = rtsx_reg_to_aspm(reg);
75*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
76*4882a593Smuzhiyun pcr->card_drive_sel &= 0x3F;
77*4882a593Smuzhiyun pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG2, ®);
80*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
81*4882a593Smuzhiyun if (rtsx_check_mmc_support(reg))
82*4882a593Smuzhiyun pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
83*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
84*4882a593Smuzhiyun if (rtsx_reg_check_reverse_socket(reg))
85*4882a593Smuzhiyun pcr->flags |= PCR_REVERSE_SOCKET;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
rtsx_base_enable_auto_blink(struct rtsx_pcr * pcr)88*4882a593Smuzhiyun static int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL,
91*4882a593Smuzhiyun LED_SHINE_MASK, LED_SHINE_EN);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
rtsx_base_disable_auto_blink(struct rtsx_pcr * pcr)94*4882a593Smuzhiyun static int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL,
97*4882a593Smuzhiyun LED_SHINE_MASK, LED_SHINE_DISABLE);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
rts5260_turn_on_led(struct rtsx_pcr * pcr)100*4882a593Smuzhiyun static int rts5260_turn_on_led(struct rtsx_pcr *pcr)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
103*4882a593Smuzhiyun RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_ON);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
rts5260_turn_off_led(struct rtsx_pcr * pcr)106*4882a593Smuzhiyun static int rts5260_turn_off_led(struct rtsx_pcr *pcr)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
109*4882a593Smuzhiyun RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_OFF);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* SD Pull Control Enable:
113*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull up
114*4882a593Smuzhiyun * SD_CD ==> pull up
115*4882a593Smuzhiyun * SD_WP ==> pull up
116*4882a593Smuzhiyun * SD_CMD ==> pull up
117*4882a593Smuzhiyun * SD_CLK ==> pull down
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun static const u32 rts5260_sd_pull_ctl_enable_tbl[] = {
120*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
121*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
122*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
123*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
124*4882a593Smuzhiyun 0,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* SD Pull Control Disable:
128*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull down
129*4882a593Smuzhiyun * SD_CD ==> pull up
130*4882a593Smuzhiyun * SD_WP ==> pull down
131*4882a593Smuzhiyun * SD_CMD ==> pull down
132*4882a593Smuzhiyun * SD_CLK ==> pull down
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static const u32 rts5260_sd_pull_ctl_disable_tbl[] = {
135*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
136*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
137*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
138*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
139*4882a593Smuzhiyun 0,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* MS Pull Control Enable:
143*4882a593Smuzhiyun * MS CD ==> pull up
144*4882a593Smuzhiyun * others ==> pull down
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun static const u32 rts5260_ms_pull_ctl_enable_tbl[] = {
147*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
148*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
149*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
150*4882a593Smuzhiyun 0,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* MS Pull Control Disable:
154*4882a593Smuzhiyun * MS CD ==> pull up
155*4882a593Smuzhiyun * others ==> pull down
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun static const u32 rts5260_ms_pull_ctl_disable_tbl[] = {
158*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
159*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
160*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
161*4882a593Smuzhiyun 0,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
sd_set_sample_push_timing_sd30(struct rtsx_pcr * pcr)164*4882a593Smuzhiyun static int sd_set_sample_push_timing_sd30(struct rtsx_pcr *pcr)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG1, SD_MODE_SELECT_MASK
167*4882a593Smuzhiyun | SD_ASYNC_FIFO_NOT_RST, SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
168*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, CLK_LOW_FREQ);
169*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_CLK_SOURCE, 0xFF,
170*4882a593Smuzhiyun CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
171*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
rts5260_card_power_on(struct rtsx_pcr * pcr,int card)176*4882a593Smuzhiyun static int rts5260_card_power_on(struct rtsx_pcr *pcr, int card)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (option->ocp_en)
181*4882a593Smuzhiyun rtsx_pci_enable_ocp(pcr);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2, DV331812_VDD1, DV331812_VDD1);
185*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
186*4882a593Smuzhiyun RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_POW_SDVDD1_MASK,
189*4882a593Smuzhiyun LDO_POW_SDVDD1_ON);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2,
192*4882a593Smuzhiyun DV331812_POWERON, DV331812_POWERON);
193*4882a593Smuzhiyun msleep(20);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50 ||
196*4882a593Smuzhiyun pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
197*4882a593Smuzhiyun sd_set_sample_push_timing_sd30(pcr);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Initialize SD_CFG1 register */
200*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG1, 0xFF,
201*4882a593Smuzhiyun SD_CLK_DIVIDE_128 | SD_20_MODE);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_SAMPLE_POINT_CTL,
204*4882a593Smuzhiyun 0xFF, SD20_RX_POS_EDGE);
205*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PUSH_POINT_CTL, 0xFF, 0);
206*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_STOP, SD_STOP | SD_CLR_ERR,
207*4882a593Smuzhiyun SD_STOP | SD_CLR_ERR);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Reset SD_CFG3 register */
210*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG3, SD30_CLK_END_EN, 0);
211*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_SD_STOP_SDCLK_CFG,
212*4882a593Smuzhiyun SD30_CLK_STOP_CFG_EN | SD30_CLK_STOP_CFG1 |
213*4882a593Smuzhiyun SD30_CLK_STOP_CFG0, 0);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_PRE_RW_MODE, EN_INFINITE_MODE, 0);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
rts5260_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)220*4882a593Smuzhiyun static int rts5260_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun switch (voltage) {
223*4882a593Smuzhiyun case OUTPUT_3V3:
224*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2,
225*4882a593Smuzhiyun DV331812_VDD1, DV331812_VDD1);
226*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_DV18_CFG,
227*4882a593Smuzhiyun DV331812_MASK, DV331812_33);
228*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case OUTPUT_1V8:
231*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2,
232*4882a593Smuzhiyun DV331812_VDD1, DV331812_VDD1);
233*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_DV18_CFG,
234*4882a593Smuzhiyun DV331812_MASK, DV331812_17);
235*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8,
236*4882a593Smuzhiyun SD_IO_USING_1V8);
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun default:
239*4882a593Smuzhiyun return -EINVAL;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* set pad drive */
243*4882a593Smuzhiyun rts5260_fill_driving(pcr, voltage);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
rts5260_stop_cmd(struct rtsx_pcr * pcr)248*4882a593Smuzhiyun static void rts5260_stop_cmd(struct rtsx_pcr *pcr)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
251*4882a593Smuzhiyun rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
252*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DMA_RST_CTL_0,
253*4882a593Smuzhiyun RTS5260_DMA_RST | RTS5260_ADMA3_RST,
254*4882a593Smuzhiyun RTS5260_DMA_RST | RTS5260_ADMA3_RST);
255*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RBCTL, RB_FLUSH, RB_FLUSH);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
rts5260_card_before_power_off(struct rtsx_pcr * pcr)258*4882a593Smuzhiyun static void rts5260_card_before_power_off(struct rtsx_pcr *pcr)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun rts5260_stop_cmd(pcr);
261*4882a593Smuzhiyun rts5260_switch_output_voltage(pcr, OUTPUT_3V3);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
rts5260_card_power_off(struct rtsx_pcr * pcr,int card)265*4882a593Smuzhiyun static int rts5260_card_power_off(struct rtsx_pcr *pcr, int card)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun int err = 0;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun rts5260_card_before_power_off(pcr);
270*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
271*4882a593Smuzhiyun LDO_POW_SDVDD1_MASK, LDO_POW_SDVDD1_OFF);
272*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, LDO_CONFIG2,
273*4882a593Smuzhiyun DV331812_POWERON, DV331812_POWEROFF);
274*4882a593Smuzhiyun if (pcr->option.ocp_en)
275*4882a593Smuzhiyun rtsx_pci_disable_ocp(pcr);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return err;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
rts5260_init_ocp(struct rtsx_pcr * pcr)280*4882a593Smuzhiyun static void rts5260_init_ocp(struct rtsx_pcr *pcr)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (option->ocp_en) {
285*4882a593Smuzhiyun u8 mask, val;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
289*4882a593Smuzhiyun RTS5260_DVCC_OCP_THD_MASK,
290*4882a593Smuzhiyun option->sd_800mA_ocp_thd);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DV331812_CFG,
293*4882a593Smuzhiyun RTS5260_DV331812_OCP_THD_MASK,
294*4882a593Smuzhiyun RTS5260_DV331812_OCP_THD_270);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun mask = SD_OCP_GLITCH_MASK;
297*4882a593Smuzhiyun val = pcr->hw_param.ocp_glitch;
298*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPGLITCH, mask, val);
299*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
300*4882a593Smuzhiyun RTS5260_DVCC_OCP_EN |
301*4882a593Smuzhiyun RTS5260_DVCC_OCP_CL_EN,
302*4882a593Smuzhiyun RTS5260_DVCC_OCP_EN |
303*4882a593Smuzhiyun RTS5260_DVCC_OCP_CL_EN);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun rtsx_pci_enable_ocp(pcr);
306*4882a593Smuzhiyun } else {
307*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
308*4882a593Smuzhiyun RTS5260_DVCC_OCP_EN |
309*4882a593Smuzhiyun RTS5260_DVCC_OCP_CL_EN, 0);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
rts5260_enable_ocp(struct rtsx_pcr * pcr)313*4882a593Smuzhiyun static void rts5260_enable_ocp(struct rtsx_pcr *pcr)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun u8 val = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun val = SD_OCP_INT_EN | SD_DETECT_EN;
318*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
rts5260_disable_ocp(struct rtsx_pcr * pcr)322*4882a593Smuzhiyun static void rts5260_disable_ocp(struct rtsx_pcr *pcr)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun u8 mask = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun mask = SD_OCP_INT_EN | SD_DETECT_EN;
327*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun
rts5260_get_ocpstat(struct rtsx_pcr * pcr,u8 * val)332*4882a593Smuzhiyun static int rts5260_get_ocpstat(struct rtsx_pcr *pcr, u8 *val)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return rtsx_pci_read_register(pcr, REG_OCPSTAT, val);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
rts5260_get_ocpstat2(struct rtsx_pcr * pcr,u8 * val)337*4882a593Smuzhiyun static int rts5260_get_ocpstat2(struct rtsx_pcr *pcr, u8 *val)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun return rtsx_pci_read_register(pcr, REG_DV3318_OCPSTAT, val);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
rts5260_clear_ocpstat(struct rtsx_pcr * pcr)342*4882a593Smuzhiyun static void rts5260_clear_ocpstat(struct rtsx_pcr *pcr)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun u8 mask = 0;
345*4882a593Smuzhiyun u8 val = 0;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun mask = SD_OCP_INT_CLR | SD_OC_CLR;
348*4882a593Smuzhiyun val = SD_OCP_INT_CLR | SD_OC_CLR;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val);
351*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
352*4882a593Smuzhiyun DV3318_OCP_INT_CLR | DV3318_OCP_CLR,
353*4882a593Smuzhiyun DV3318_OCP_INT_CLR | DV3318_OCP_CLR);
354*4882a593Smuzhiyun udelay(10);
355*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
356*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
357*4882a593Smuzhiyun DV3318_OCP_INT_CLR | DV3318_OCP_CLR, 0);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
rts5260_process_ocp(struct rtsx_pcr * pcr)360*4882a593Smuzhiyun static void rts5260_process_ocp(struct rtsx_pcr *pcr)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun if (!pcr->option.ocp_en)
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat);
366*4882a593Smuzhiyun rts5260_get_ocpstat2(pcr, &pcr->ocp_stat2);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if ((pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) ||
369*4882a593Smuzhiyun (pcr->ocp_stat2 & (DV3318_OCP_NOW | DV3318_OCP_EVER))) {
370*4882a593Smuzhiyun rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
371*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
372*4882a593Smuzhiyun rtsx_pci_clear_ocpstat(pcr);
373*4882a593Smuzhiyun pcr->ocp_stat = 0;
374*4882a593Smuzhiyun pcr->ocp_stat2 = 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
rts5260_init_hw(struct rtsx_pcr * pcr)379*4882a593Smuzhiyun static int rts5260_init_hw(struct rtsx_pcr *pcr)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun int err;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG1,
386*4882a593Smuzhiyun AUX_CLK_ACTIVE_SEL_MASK, MAC_CKSW_DONE);
387*4882a593Smuzhiyun /* Rest L1SUB Config */
388*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00);
389*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PM_CLK_FORCE_CTL,
390*4882a593Smuzhiyun CLK_PM_EN, CLK_PM_EN);
391*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWD_SUSPEND_EN, 0xFF, 0xFF);
392*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
393*4882a593Smuzhiyun PWR_GATE_EN, PWR_GATE_EN);
394*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, REG_VREF,
395*4882a593Smuzhiyun PWD_SUSPND_EN, PWD_SUSPND_EN);
396*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RBCTL,
397*4882a593Smuzhiyun U_AUTO_DMA_EN_MASK, U_AUTO_DMA_DISABLE);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (pcr->flags & PCR_REVERSE_SOCKET)
400*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0);
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OBFF_CFG,
405*4882a593Smuzhiyun OBFF_EN_MASK, OBFF_DISABLE);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun err = rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF);
408*4882a593Smuzhiyun if (err < 0)
409*4882a593Smuzhiyun return err;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun rtsx_pci_init_ocp(pcr);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
rts5260_pwr_saving_setting(struct rtsx_pcr * pcr)416*4882a593Smuzhiyun static void rts5260_pwr_saving_setting(struct rtsx_pcr *pcr)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun int lss_l1_1, lss_l1_2;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun lss_l1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN)
421*4882a593Smuzhiyun | rtsx_check_dev_flag(pcr, PM_L1_1_EN);
422*4882a593Smuzhiyun lss_l1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN)
423*4882a593Smuzhiyun | rtsx_check_dev_flag(pcr, PM_L1_2_EN);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0xFF, 0);
426*4882a593Smuzhiyun if (lss_l1_2) {
427*4882a593Smuzhiyun pcr_dbg(pcr, "Set parameters for L1.2.");
428*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
429*4882a593Smuzhiyun 0xFF, PCIE_L1_2_EN);
430*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
431*4882a593Smuzhiyun RTS5260_DVCC_OCP_EN |
432*4882a593Smuzhiyun RTS5260_DVCC_OCP_CL_EN,
433*4882a593Smuzhiyun RTS5260_DVCC_OCP_EN |
434*4882a593Smuzhiyun RTS5260_DVCC_OCP_CL_EN);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_FE_CTL,
437*4882a593Smuzhiyun 0xFF, PCIE_L1_2_PD_FE_EN);
438*4882a593Smuzhiyun } else if (lss_l1_1) {
439*4882a593Smuzhiyun pcr_dbg(pcr, "Set parameters for L1.1.");
440*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
441*4882a593Smuzhiyun 0xFF, PCIE_L1_1_EN);
442*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_FE_CTL,
443*4882a593Smuzhiyun 0xFF, PCIE_L1_1_PD_FE_EN);
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun pcr_dbg(pcr, "Set parameters for L1.");
446*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
447*4882a593Smuzhiyun 0xFF, PCIE_L1_0_EN);
448*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_FE_CTL,
449*4882a593Smuzhiyun 0xFF, PCIE_L1_0_PD_FE_EN);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_DPHY_RET_VALUE,
453*4882a593Smuzhiyun 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
454*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_MAC_RET_VALUE,
455*4882a593Smuzhiyun 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
456*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD30_RET_VALUE,
457*4882a593Smuzhiyun 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
458*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD40_RET_VALUE,
459*4882a593Smuzhiyun 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
460*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_SYS_RET_VALUE,
461*4882a593Smuzhiyun 0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
462*4882a593Smuzhiyun /*Option cut APHY*/
463*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_0,
464*4882a593Smuzhiyun 0xFF, CFG_PCIE_APHY_OFF_0_DEFAULT);
465*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_1,
466*4882a593Smuzhiyun 0xFF, CFG_PCIE_APHY_OFF_1_DEFAULT);
467*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_2,
468*4882a593Smuzhiyun 0xFF, CFG_PCIE_APHY_OFF_2_DEFAULT);
469*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_3,
470*4882a593Smuzhiyun 0xFF, CFG_PCIE_APHY_OFF_3_DEFAULT);
471*4882a593Smuzhiyun /*CDR DEC*/
472*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWC_CDR, 0xFF, PWC_CDR_DEFAULT);
473*4882a593Smuzhiyun /*PWMPFM*/
474*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_LP_FPWM_VALUE,
475*4882a593Smuzhiyun 0xFF, CFG_LP_FPWM_VALUE_DEFAULT);
476*4882a593Smuzhiyun /*No Power Saving WA*/
477*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CFG_L1_0_CRC_MISC_RET_VALUE,
478*4882a593Smuzhiyun 0xFF, CFG_L1_0_CRC_MISC_RET_VALUE_DEFAULT);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
rts5260_init_from_cfg(struct rtsx_pcr * pcr)481*4882a593Smuzhiyun static void rts5260_init_from_cfg(struct rtsx_pcr *pcr)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
484*4882a593Smuzhiyun int l1ss;
485*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
486*4882a593Smuzhiyun u32 lval;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
489*4882a593Smuzhiyun if (!l1ss)
490*4882a593Smuzhiyun return;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
495*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
498*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
501*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_1_EN);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
504*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_2_EN);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun rts5260_pwr_saving_setting(pcr);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (option->ltr_en) {
509*4882a593Smuzhiyun u16 val;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val);
512*4882a593Smuzhiyun if (val & PCI_EXP_DEVCTL2_LTR_EN) {
513*4882a593Smuzhiyun option->ltr_enabled = true;
514*4882a593Smuzhiyun option->ltr_active = true;
515*4882a593Smuzhiyun rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
516*4882a593Smuzhiyun } else {
517*4882a593Smuzhiyun option->ltr_enabled = false;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
522*4882a593Smuzhiyun | PM_L1_1_EN | PM_L1_2_EN))
523*4882a593Smuzhiyun option->force_clkreq_0 = false;
524*4882a593Smuzhiyun else
525*4882a593Smuzhiyun option->force_clkreq_0 = true;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
rts5260_extra_init_hw(struct rtsx_pcr * pcr)528*4882a593Smuzhiyun static int rts5260_extra_init_hw(struct rtsx_pcr *pcr)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Set mcu_cnt to 7 to ensure data can be sampled properly */
533*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFC03, 0x7F, 0x07);
534*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SSC_DIV_N_0, 0xFF, 0x5D);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun rts5260_init_from_cfg(pcr);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* force no MDIO*/
539*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_AUTOLOAD_CFG4,
540*4882a593Smuzhiyun 0xFF, RTS5260_MIMO_DISABLE);
541*4882a593Smuzhiyun /*Modify SDVCC Tune Default Parameters!*/
542*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
543*4882a593Smuzhiyun RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun rts5260_init_hw(pcr);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
551*4882a593Smuzhiyun * to drive low, and we forcibly request clock.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun if (option->force_clkreq_0)
554*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
555*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
556*4882a593Smuzhiyun else
557*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
558*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
rts5260_set_l1off_cfg_sub_d0(struct rtsx_pcr * pcr,int active)565*4882a593Smuzhiyun static void rts5260_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
568*4882a593Smuzhiyun u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR);
569*4882a593Smuzhiyun int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST);
570*4882a593Smuzhiyun int aspm_L1_1, aspm_L1_2;
571*4882a593Smuzhiyun u8 val = 0;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
574*4882a593Smuzhiyun aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (active) {
577*4882a593Smuzhiyun /* run, latency: 60us */
578*4882a593Smuzhiyun if (aspm_L1_1)
579*4882a593Smuzhiyun val = option->ltr_l1off_snooze_sspwrgate;
580*4882a593Smuzhiyun } else {
581*4882a593Smuzhiyun /* l1off, latency: 300us */
582*4882a593Smuzhiyun if (aspm_L1_2)
583*4882a593Smuzhiyun val = option->ltr_l1off_sspwrgate;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (aspm_L1_1 || aspm_L1_2) {
587*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr,
588*4882a593Smuzhiyun LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) {
589*4882a593Smuzhiyun if (card_exist)
590*4882a593Smuzhiyun val &= ~L1OFF_MBIAS2_EN_5250;
591*4882a593Smuzhiyun else
592*4882a593Smuzhiyun val |= L1OFF_MBIAS2_EN_5250;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun rtsx_set_l1off_sub(pcr, val);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static const struct pcr_ops rts5260_pcr_ops = {
599*4882a593Smuzhiyun .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
600*4882a593Smuzhiyun .turn_on_led = rts5260_turn_on_led,
601*4882a593Smuzhiyun .turn_off_led = rts5260_turn_off_led,
602*4882a593Smuzhiyun .extra_init_hw = rts5260_extra_init_hw,
603*4882a593Smuzhiyun .enable_auto_blink = rtsx_base_enable_auto_blink,
604*4882a593Smuzhiyun .disable_auto_blink = rtsx_base_disable_auto_blink,
605*4882a593Smuzhiyun .card_power_on = rts5260_card_power_on,
606*4882a593Smuzhiyun .card_power_off = rts5260_card_power_off,
607*4882a593Smuzhiyun .switch_output_voltage = rts5260_switch_output_voltage,
608*4882a593Smuzhiyun .stop_cmd = rts5260_stop_cmd,
609*4882a593Smuzhiyun .set_l1off_cfg_sub_d0 = rts5260_set_l1off_cfg_sub_d0,
610*4882a593Smuzhiyun .enable_ocp = rts5260_enable_ocp,
611*4882a593Smuzhiyun .disable_ocp = rts5260_disable_ocp,
612*4882a593Smuzhiyun .init_ocp = rts5260_init_ocp,
613*4882a593Smuzhiyun .process_ocp = rts5260_process_ocp,
614*4882a593Smuzhiyun .get_ocpstat = rts5260_get_ocpstat,
615*4882a593Smuzhiyun .clear_ocpstat = rts5260_clear_ocpstat,
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
rts5260_init_params(struct rtsx_pcr * pcr)618*4882a593Smuzhiyun void rts5260_init_params(struct rtsx_pcr *pcr)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
621*4882a593Smuzhiyun struct rtsx_hw_param *hw_param = &pcr->hw_param;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
624*4882a593Smuzhiyun pcr->num_slots = 2;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun pcr->flags = 0;
627*4882a593Smuzhiyun pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
628*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
629*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
630*4882a593Smuzhiyun pcr->aspm_en = ASPM_L1_EN;
631*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11);
632*4882a593Smuzhiyun pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun pcr->ic_version = rts5260_get_ic_version(pcr);
635*4882a593Smuzhiyun pcr->sd_pull_ctl_enable_tbl = rts5260_sd_pull_ctl_enable_tbl;
636*4882a593Smuzhiyun pcr->sd_pull_ctl_disable_tbl = rts5260_sd_pull_ctl_disable_tbl;
637*4882a593Smuzhiyun pcr->ms_pull_ctl_enable_tbl = rts5260_ms_pull_ctl_enable_tbl;
638*4882a593Smuzhiyun pcr->ms_pull_ctl_disable_tbl = rts5260_ms_pull_ctl_disable_tbl;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun pcr->ops = &rts5260_pcr_ops;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
645*4882a593Smuzhiyun | LTR_L1SS_PWR_GATE_EN);
646*4882a593Smuzhiyun option->ltr_en = true;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
649*4882a593Smuzhiyun option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
650*4882a593Smuzhiyun option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
651*4882a593Smuzhiyun option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
652*4882a593Smuzhiyun option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
653*4882a593Smuzhiyun option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
654*4882a593Smuzhiyun option->ltr_l1off_snooze_sspwrgate =
655*4882a593Smuzhiyun LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun option->ocp_en = 1;
658*4882a593Smuzhiyun if (option->ocp_en)
659*4882a593Smuzhiyun hw_param->interrupt_en |= SD_OC_INT_EN;
660*4882a593Smuzhiyun hw_param->ocp_glitch = SD_OCP_GLITCH_100U | SDVIO_OCP_GLITCH_800U;
661*4882a593Smuzhiyun option->sd_400mA_ocp_thd = RTS5260_DVCC_OCP_THD_550;
662*4882a593Smuzhiyun option->sd_800mA_ocp_thd = RTS5260_DVCC_OCP_THD_970;
663*4882a593Smuzhiyun }
664