1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Wei WANG <wei_wang@realsil.com.cn>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "rtsx_pcr.h"
15*4882a593Smuzhiyun
rts5249_get_ic_version(struct rtsx_pcr * pcr)16*4882a593Smuzhiyun static u8 rts5249_get_ic_version(struct rtsx_pcr *pcr)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun u8 val;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
21*4882a593Smuzhiyun return val & 0x0F;
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun
rts5249_fill_driving(struct rtsx_pcr * pcr,u8 voltage)24*4882a593Smuzhiyun static void rts5249_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun u8 driving_3v3[4][3] = {
27*4882a593Smuzhiyun {0x11, 0x11, 0x18},
28*4882a593Smuzhiyun {0x55, 0x55, 0x5C},
29*4882a593Smuzhiyun {0xFF, 0xFF, 0xFF},
30*4882a593Smuzhiyun {0x96, 0x96, 0x96},
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun u8 driving_1v8[4][3] = {
33*4882a593Smuzhiyun {0xC4, 0xC4, 0xC4},
34*4882a593Smuzhiyun {0x3C, 0x3C, 0x3C},
35*4882a593Smuzhiyun {0xFE, 0xFE, 0xFE},
36*4882a593Smuzhiyun {0xB3, 0xB3, 0xB3},
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun u8 (*driving)[3], drive_sel;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
41*4882a593Smuzhiyun driving = driving_3v3;
42*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_3v3;
43*4882a593Smuzhiyun } else {
44*4882a593Smuzhiyun driving = driving_1v8;
45*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_1v8;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL,
49*4882a593Smuzhiyun 0xFF, driving[drive_sel][0]);
50*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL,
51*4882a593Smuzhiyun 0xFF, driving[drive_sel][1]);
52*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL,
53*4882a593Smuzhiyun 0xFF, driving[drive_sel][2]);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
rtsx_base_fetch_vendor_settings(struct rtsx_pcr * pcr)56*4882a593Smuzhiyun static void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
59*4882a593Smuzhiyun u32 reg;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG1, ®);
62*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (!rtsx_vendor_setting_valid(reg)) {
65*4882a593Smuzhiyun pcr_dbg(pcr, "skip fetch vendor setting\n");
66*4882a593Smuzhiyun return;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun pcr->aspm_en = rtsx_reg_to_aspm(reg);
70*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
71*4882a593Smuzhiyun pcr->card_drive_sel &= 0x3F;
72*4882a593Smuzhiyun pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG2, ®);
75*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
76*4882a593Smuzhiyun if (rtsx_check_mmc_support(reg))
77*4882a593Smuzhiyun pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
78*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
79*4882a593Smuzhiyun if (rtsx_reg_check_reverse_socket(reg))
80*4882a593Smuzhiyun pcr->flags |= PCR_REVERSE_SOCKET;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
rts5249_init_from_cfg(struct rtsx_pcr * pcr)83*4882a593Smuzhiyun static void rts5249_init_from_cfg(struct rtsx_pcr *pcr)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
86*4882a593Smuzhiyun int l1ss;
87*4882a593Smuzhiyun struct rtsx_cr_option *option = &(pcr->option);
88*4882a593Smuzhiyun u32 lval;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
91*4882a593Smuzhiyun if (!l1ss)
92*4882a593Smuzhiyun return;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
97*4882a593Smuzhiyun if (0 == (lval & 0x0F))
98*4882a593Smuzhiyun rtsx_pci_enable_oobs_polling(pcr);
99*4882a593Smuzhiyun else
100*4882a593Smuzhiyun rtsx_pci_disable_oobs_polling(pcr);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
105*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
108*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
111*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_1_EN);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
114*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_2_EN);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (option->ltr_en) {
117*4882a593Smuzhiyun u16 val;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val);
120*4882a593Smuzhiyun if (val & PCI_EXP_DEVCTL2_LTR_EN) {
121*4882a593Smuzhiyun option->ltr_enabled = true;
122*4882a593Smuzhiyun option->ltr_active = true;
123*4882a593Smuzhiyun rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
124*4882a593Smuzhiyun } else {
125*4882a593Smuzhiyun option->ltr_enabled = false;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
rts5249_init_from_hw(struct rtsx_pcr * pcr)130*4882a593Smuzhiyun static int rts5249_init_from_hw(struct rtsx_pcr *pcr)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct rtsx_cr_option *option = &(pcr->option);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
135*4882a593Smuzhiyun | PM_L1_1_EN | PM_L1_2_EN))
136*4882a593Smuzhiyun option->force_clkreq_0 = false;
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun option->force_clkreq_0 = true;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
rts52xa_save_content_from_efuse(struct rtsx_pcr * pcr)143*4882a593Smuzhiyun static void rts52xa_save_content_from_efuse(struct rtsx_pcr *pcr)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u8 cnt, sv;
146*4882a593Smuzhiyun u16 j = 0;
147*4882a593Smuzhiyun u8 tmp;
148*4882a593Smuzhiyun u8 val;
149*4882a593Smuzhiyun int i;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
152*4882a593Smuzhiyun REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_POR);
153*4882a593Smuzhiyun udelay(1);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun pcr_dbg(pcr, "Enable efuse por!");
156*4882a593Smuzhiyun pcr_dbg(pcr, "save efuse to autoload");
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, REG_EFUSE_ADD_MASK, 0x00);
159*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
160*4882a593Smuzhiyun REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
161*4882a593Smuzhiyun /* Wait transfer end */
162*4882a593Smuzhiyun for (j = 0; j < 1024; j++) {
163*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
164*4882a593Smuzhiyun if ((tmp & 0x80) == 0)
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
168*4882a593Smuzhiyun cnt = val & 0x0F;
169*4882a593Smuzhiyun sv = val & 0x10;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (sv) {
172*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
173*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
174*4882a593Smuzhiyun REG_EFUSE_ADD_MASK, 0x04 + i);
175*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
176*4882a593Smuzhiyun REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
177*4882a593Smuzhiyun /* Wait transfer end */
178*4882a593Smuzhiyun for (j = 0; j < 1024; j++) {
179*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
180*4882a593Smuzhiyun if ((tmp & 0x80) == 0)
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
184*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF04 + i, 0xFF, val);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr));
188*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8));
189*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr));
190*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8));
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun for (i = 0; i < cnt * 4; i++) {
194*4882a593Smuzhiyun if (sv)
195*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
196*4882a593Smuzhiyun REG_EFUSE_ADD_MASK, 0x08 + i);
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
199*4882a593Smuzhiyun REG_EFUSE_ADD_MASK, 0x04 + i);
200*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
201*4882a593Smuzhiyun REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
202*4882a593Smuzhiyun /* Wait transfer end */
203*4882a593Smuzhiyun for (j = 0; j < 1024; j++) {
204*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
205*4882a593Smuzhiyun if ((tmp & 0x80) == 0)
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
209*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF08 + i, 0xFF, val);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF00, 0xFF, (cnt & 0x7F) | 0x80);
212*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
213*4882a593Smuzhiyun REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_BYPASS);
214*4882a593Smuzhiyun pcr_dbg(pcr, "Disable efuse por!");
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
rts52xa_save_content_to_autoload_space(struct rtsx_pcr * pcr)217*4882a593Smuzhiyun static void rts52xa_save_content_to_autoload_space(struct rtsx_pcr *pcr)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun u8 val;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RESET_LOAD_REG, &val);
222*4882a593Smuzhiyun if (val & 0x02) {
223*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS525A_BIOS_CFG, &val);
224*4882a593Smuzhiyun if (val & RTS525A_LOAD_BIOS_FLAG) {
225*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS525A_BIOS_CFG,
226*4882a593Smuzhiyun RTS525A_LOAD_BIOS_FLAG, RTS525A_CLEAR_BIOS_FLAG);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
229*4882a593Smuzhiyun REG_EFUSE_POWER_MASK, REG_EFUSE_POWERON);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun pcr_dbg(pcr, "Power ON efuse!");
232*4882a593Smuzhiyun mdelay(1);
233*4882a593Smuzhiyun rts52xa_save_content_from_efuse(pcr);
234*4882a593Smuzhiyun } else {
235*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS524A_PME_FORCE_CTL, &val);
236*4882a593Smuzhiyun if (!(val & 0x08))
237*4882a593Smuzhiyun rts52xa_save_content_from_efuse(pcr);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun } else {
240*4882a593Smuzhiyun pcr_dbg(pcr, "Load from autoload");
241*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF00, 0xFF, 0x80);
242*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr));
243*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8));
244*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr));
245*4882a593Smuzhiyun rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8));
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
rts5249_extra_init_hw(struct rtsx_pcr * pcr)249*4882a593Smuzhiyun static int rts5249_extra_init_hw(struct rtsx_pcr *pcr)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct rtsx_cr_option *option = &(pcr->option);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun rts5249_init_from_cfg(pcr);
254*4882a593Smuzhiyun rts5249_init_from_hw(pcr);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A))
259*4882a593Smuzhiyun rts52xa_save_content_to_autoload_space(pcr);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Rest L1SUB Config */
262*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00);
263*4882a593Smuzhiyun /* Configure GPIO as output */
264*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02);
265*4882a593Smuzhiyun /* Reset ASPM state to default value */
266*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
267*4882a593Smuzhiyun /* Switch LDO3318 source from DV33 to card_3v3 */
268*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00);
269*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01);
270*4882a593Smuzhiyun /* LED shine disabled, set initial shine cycle period */
271*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02);
272*4882a593Smuzhiyun /* Configure driving */
273*4882a593Smuzhiyun rts5249_fill_driving(pcr, OUTPUT_3V3);
274*4882a593Smuzhiyun if (pcr->flags & PCR_REVERSE_SOCKET)
275*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0);
276*4882a593Smuzhiyun else
277*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
282*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_VREF, PWD_SUSPND_EN, PWD_SUSPND_EN);
283*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 0x01, 0x00);
284*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 0x30, 0x20);
285*4882a593Smuzhiyun } else {
286*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PME_FORCE_CTL, 0xFF, 0x30);
287*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_CTRL3, 0x01, 0x00);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
292*4882a593Smuzhiyun * to drive low, and we forcibly request clock.
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun if (option->force_clkreq_0)
295*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
296*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
299*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00);
302*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
303*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
304*4882a593Smuzhiyun REG_EFUSE_POWER_MASK, REG_EFUSE_POWEROFF);
305*4882a593Smuzhiyun pcr_dbg(pcr, "Power OFF efuse!");
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
rts5249_optimize_phy(struct rtsx_pcr * pcr)311*4882a593Smuzhiyun static int rts5249_optimize_phy(struct rtsx_pcr *pcr)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun int err;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, PM_CTRL3, D3_DELINK_MODE_EN, 0x00);
316*4882a593Smuzhiyun if (err < 0)
317*4882a593Smuzhiyun return err;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_REV,
320*4882a593Smuzhiyun PHY_REV_RESV | PHY_REV_RXIDLE_LATCHED |
321*4882a593Smuzhiyun PHY_REV_P1_EN | PHY_REV_RXIDLE_EN |
322*4882a593Smuzhiyun PHY_REV_CLKREQ_TX_EN | PHY_REV_RX_PWST |
323*4882a593Smuzhiyun PHY_REV_CLKREQ_DT_1_0 | PHY_REV_STOP_CLKRD |
324*4882a593Smuzhiyun PHY_REV_STOP_CLKWR);
325*4882a593Smuzhiyun if (err < 0)
326*4882a593Smuzhiyun return err;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun msleep(1);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_BPCR,
331*4882a593Smuzhiyun PHY_BPCR_IBRXSEL | PHY_BPCR_IBTXSEL |
332*4882a593Smuzhiyun PHY_BPCR_IB_FILTER | PHY_BPCR_CMIRROR_EN);
333*4882a593Smuzhiyun if (err < 0)
334*4882a593Smuzhiyun return err;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_PCR,
337*4882a593Smuzhiyun PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 |
338*4882a593Smuzhiyun PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 |
339*4882a593Smuzhiyun PHY_PCR_RSSI_EN | PHY_PCR_RX10K);
340*4882a593Smuzhiyun if (err < 0)
341*4882a593Smuzhiyun return err;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_RCR2,
344*4882a593Smuzhiyun PHY_RCR2_EMPHASE_EN | PHY_RCR2_NADJR |
345*4882a593Smuzhiyun PHY_RCR2_CDR_SR_2 | PHY_RCR2_FREQSEL_12 |
346*4882a593Smuzhiyun PHY_RCR2_CDR_SC_12P | PHY_RCR2_CALIB_LATE);
347*4882a593Smuzhiyun if (err < 0)
348*4882a593Smuzhiyun return err;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_FLD4,
351*4882a593Smuzhiyun PHY_FLD4_FLDEN_SEL | PHY_FLD4_REQ_REF |
352*4882a593Smuzhiyun PHY_FLD4_RXAMP_OFF | PHY_FLD4_REQ_ADDA |
353*4882a593Smuzhiyun PHY_FLD4_BER_COUNT | PHY_FLD4_BER_TIMER |
354*4882a593Smuzhiyun PHY_FLD4_BER_CHK_EN);
355*4882a593Smuzhiyun if (err < 0)
356*4882a593Smuzhiyun return err;
357*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_RDR,
358*4882a593Smuzhiyun PHY_RDR_RXDSEL_1_9 | PHY_SSC_AUTO_PWD);
359*4882a593Smuzhiyun if (err < 0)
360*4882a593Smuzhiyun return err;
361*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_RCR1,
362*4882a593Smuzhiyun PHY_RCR1_ADP_TIME_4 | PHY_RCR1_VCO_COARSE);
363*4882a593Smuzhiyun if (err < 0)
364*4882a593Smuzhiyun return err;
365*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_FLD3,
366*4882a593Smuzhiyun PHY_FLD3_TIMER_4 | PHY_FLD3_TIMER_6 |
367*4882a593Smuzhiyun PHY_FLD3_RXDELINK);
368*4882a593Smuzhiyun if (err < 0)
369*4882a593Smuzhiyun return err;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return rtsx_pci_write_phy_register(pcr, PHY_TUNE,
372*4882a593Smuzhiyun PHY_TUNE_TUNEREF_1_0 | PHY_TUNE_VBGSEL_1252 |
373*4882a593Smuzhiyun PHY_TUNE_SDBUS_33 | PHY_TUNE_TUNED18 |
374*4882a593Smuzhiyun PHY_TUNE_TUNED12 | PHY_TUNE_TUNEA12);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
rtsx_base_turn_on_led(struct rtsx_pcr * pcr)377*4882a593Smuzhiyun static int rtsx_base_turn_on_led(struct rtsx_pcr *pcr)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
rtsx_base_turn_off_led(struct rtsx_pcr * pcr)382*4882a593Smuzhiyun static int rtsx_base_turn_off_led(struct rtsx_pcr *pcr)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
rtsx_base_enable_auto_blink(struct rtsx_pcr * pcr)387*4882a593Smuzhiyun static int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
rtsx_base_disable_auto_blink(struct rtsx_pcr * pcr)392*4882a593Smuzhiyun static int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
rtsx_base_card_power_on(struct rtsx_pcr * pcr,int card)397*4882a593Smuzhiyun static int rtsx_base_card_power_on(struct rtsx_pcr *pcr, int card)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun int err;
400*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (option->ocp_en)
403*4882a593Smuzhiyun rtsx_pci_enable_ocp(pcr);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
406*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
407*4882a593Smuzhiyun SD_POWER_MASK, SD_VCC_PARTIAL_POWER_ON);
408*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
409*4882a593Smuzhiyun LDO3318_PWR_MASK, 0x02);
410*4882a593Smuzhiyun err = rtsx_pci_send_cmd(pcr, 100);
411*4882a593Smuzhiyun if (err < 0)
412*4882a593Smuzhiyun return err;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun msleep(5);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
417*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
418*4882a593Smuzhiyun SD_POWER_MASK, SD_VCC_POWER_ON);
419*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
420*4882a593Smuzhiyun LDO3318_PWR_MASK, 0x06);
421*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
rtsx_base_card_power_off(struct rtsx_pcr * pcr,int card)424*4882a593Smuzhiyun static int rtsx_base_card_power_off(struct rtsx_pcr *pcr, int card)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (option->ocp_en)
429*4882a593Smuzhiyun rtsx_pci_disable_ocp(pcr);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_PWR_CTL, SD_POWER_MASK, SD_POWER_OFF);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_GATE_CTRL, LDO3318_PWR_MASK, 0x00);
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
rtsx_base_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)437*4882a593Smuzhiyun static int rtsx_base_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun int err;
440*4882a593Smuzhiyun u16 append;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun switch (voltage) {
443*4882a593Smuzhiyun case OUTPUT_3V3:
444*4882a593Smuzhiyun err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK,
445*4882a593Smuzhiyun PHY_TUNE_VOLTAGE_3V3);
446*4882a593Smuzhiyun if (err < 0)
447*4882a593Smuzhiyun return err;
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun case OUTPUT_1V8:
450*4882a593Smuzhiyun append = PHY_TUNE_D18_1V8;
451*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, 0x5249)) {
452*4882a593Smuzhiyun err = rtsx_pci_update_phy(pcr, PHY_BACR,
453*4882a593Smuzhiyun PHY_BACR_BASIC_MASK, 0);
454*4882a593Smuzhiyun if (err < 0)
455*4882a593Smuzhiyun return err;
456*4882a593Smuzhiyun append = PHY_TUNE_D18_1V7;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK,
460*4882a593Smuzhiyun append);
461*4882a593Smuzhiyun if (err < 0)
462*4882a593Smuzhiyun return err;
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun default:
465*4882a593Smuzhiyun pcr_dbg(pcr, "unknown output voltage %d\n", voltage);
466*4882a593Smuzhiyun return -EINVAL;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* set pad drive */
470*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
471*4882a593Smuzhiyun rts5249_fill_driving(pcr, voltage);
472*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct pcr_ops rts5249_pcr_ops = {
476*4882a593Smuzhiyun .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
477*4882a593Smuzhiyun .extra_init_hw = rts5249_extra_init_hw,
478*4882a593Smuzhiyun .optimize_phy = rts5249_optimize_phy,
479*4882a593Smuzhiyun .turn_on_led = rtsx_base_turn_on_led,
480*4882a593Smuzhiyun .turn_off_led = rtsx_base_turn_off_led,
481*4882a593Smuzhiyun .enable_auto_blink = rtsx_base_enable_auto_blink,
482*4882a593Smuzhiyun .disable_auto_blink = rtsx_base_disable_auto_blink,
483*4882a593Smuzhiyun .card_power_on = rtsx_base_card_power_on,
484*4882a593Smuzhiyun .card_power_off = rtsx_base_card_power_off,
485*4882a593Smuzhiyun .switch_output_voltage = rtsx_base_switch_output_voltage,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* SD Pull Control Enable:
489*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull up
490*4882a593Smuzhiyun * SD_CD ==> pull up
491*4882a593Smuzhiyun * SD_WP ==> pull up
492*4882a593Smuzhiyun * SD_CMD ==> pull up
493*4882a593Smuzhiyun * SD_CLK ==> pull down
494*4882a593Smuzhiyun */
495*4882a593Smuzhiyun static const u32 rts5249_sd_pull_ctl_enable_tbl[] = {
496*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
497*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
498*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
499*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
500*4882a593Smuzhiyun 0,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* SD Pull Control Disable:
504*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull down
505*4882a593Smuzhiyun * SD_CD ==> pull up
506*4882a593Smuzhiyun * SD_WP ==> pull down
507*4882a593Smuzhiyun * SD_CMD ==> pull down
508*4882a593Smuzhiyun * SD_CLK ==> pull down
509*4882a593Smuzhiyun */
510*4882a593Smuzhiyun static const u32 rts5249_sd_pull_ctl_disable_tbl[] = {
511*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
512*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
513*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
514*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
515*4882a593Smuzhiyun 0,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* MS Pull Control Enable:
519*4882a593Smuzhiyun * MS CD ==> pull up
520*4882a593Smuzhiyun * others ==> pull down
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun static const u32 rts5249_ms_pull_ctl_enable_tbl[] = {
523*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
524*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
525*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
526*4882a593Smuzhiyun 0,
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* MS Pull Control Disable:
530*4882a593Smuzhiyun * MS CD ==> pull up
531*4882a593Smuzhiyun * others ==> pull down
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun static const u32 rts5249_ms_pull_ctl_disable_tbl[] = {
534*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
535*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
536*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
537*4882a593Smuzhiyun 0,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
rts5249_init_params(struct rtsx_pcr * pcr)540*4882a593Smuzhiyun void rts5249_init_params(struct rtsx_pcr *pcr)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct rtsx_cr_option *option = &(pcr->option);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
545*4882a593Smuzhiyun pcr->num_slots = 2;
546*4882a593Smuzhiyun pcr->ops = &rts5249_pcr_ops;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun pcr->flags = 0;
549*4882a593Smuzhiyun pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
550*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
551*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
552*4882a593Smuzhiyun pcr->aspm_en = ASPM_L1_EN;
553*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(1, 29, 16);
554*4882a593Smuzhiyun pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun pcr->ic_version = rts5249_get_ic_version(pcr);
557*4882a593Smuzhiyun pcr->sd_pull_ctl_enable_tbl = rts5249_sd_pull_ctl_enable_tbl;
558*4882a593Smuzhiyun pcr->sd_pull_ctl_disable_tbl = rts5249_sd_pull_ctl_disable_tbl;
559*4882a593Smuzhiyun pcr->ms_pull_ctl_enable_tbl = rts5249_ms_pull_ctl_enable_tbl;
560*4882a593Smuzhiyun pcr->ms_pull_ctl_disable_tbl = rts5249_ms_pull_ctl_disable_tbl;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = PM_CTRL3;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
565*4882a593Smuzhiyun | LTR_L1SS_PWR_GATE_EN);
566*4882a593Smuzhiyun option->ltr_en = true;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Init latency of active, idle, L1OFF to 60us, 300us, 3ms */
569*4882a593Smuzhiyun option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
570*4882a593Smuzhiyun option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
571*4882a593Smuzhiyun option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
572*4882a593Smuzhiyun option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
573*4882a593Smuzhiyun option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5249_DEF;
574*4882a593Smuzhiyun option->ltr_l1off_snooze_sspwrgate =
575*4882a593Smuzhiyun LTR_L1OFF_SNOOZE_SSPWRGATE_5249_DEF;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
rts524a_write_phy(struct rtsx_pcr * pcr,u8 addr,u16 val)578*4882a593Smuzhiyun static int rts524a_write_phy(struct rtsx_pcr *pcr, u8 addr, u16 val)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun return __rtsx_pci_write_phy_register(pcr, addr, val);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
rts524a_read_phy(struct rtsx_pcr * pcr,u8 addr,u16 * val)585*4882a593Smuzhiyun static int rts524a_read_phy(struct rtsx_pcr *pcr, u8 addr, u16 *val)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return __rtsx_pci_read_phy_register(pcr, addr, val);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
rts524a_optimize_phy(struct rtsx_pcr * pcr)592*4882a593Smuzhiyun static int rts524a_optimize_phy(struct rtsx_pcr *pcr)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun int err;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3,
597*4882a593Smuzhiyun D3_DELINK_MODE_EN, 0x00);
598*4882a593Smuzhiyun if (err < 0)
599*4882a593Smuzhiyun return err;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_PCR,
602*4882a593Smuzhiyun PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 |
603*4882a593Smuzhiyun PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 | PHY_PCR_RSSI_EN);
604*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_SSCCR3,
605*4882a593Smuzhiyun PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (is_version(pcr, 0x524A, IC_VER_A)) {
608*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_SSCCR3,
609*4882a593Smuzhiyun PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY);
610*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_SSCCR2,
611*4882a593Smuzhiyun PHY_SSCCR2_PLL_NCODE | PHY_SSCCR2_TIME0 |
612*4882a593Smuzhiyun PHY_SSCCR2_TIME2_WIDTH);
613*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_ANA1A,
614*4882a593Smuzhiyun PHY_ANA1A_TXR_LOOPBACK | PHY_ANA1A_RXT_BIST |
615*4882a593Smuzhiyun PHY_ANA1A_TXR_BIST | PHY_ANA1A_REV);
616*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_ANA1D,
617*4882a593Smuzhiyun PHY_ANA1D_DEBUG_ADDR);
618*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_DIG1E,
619*4882a593Smuzhiyun PHY_DIG1E_REV | PHY_DIG1E_D0_X_D1 |
620*4882a593Smuzhiyun PHY_DIG1E_RX_ON_HOST | PHY_DIG1E_RCLK_REF_HOST |
621*4882a593Smuzhiyun PHY_DIG1E_RCLK_TX_EN_KEEP |
622*4882a593Smuzhiyun PHY_DIG1E_RCLK_TX_TERM_KEEP |
623*4882a593Smuzhiyun PHY_DIG1E_RCLK_RX_EIDLE_ON | PHY_DIG1E_TX_TERM_KEEP |
624*4882a593Smuzhiyun PHY_DIG1E_RX_TERM_KEEP | PHY_DIG1E_TX_EN_KEEP |
625*4882a593Smuzhiyun PHY_DIG1E_RX_EN_KEEP);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_ANA08,
629*4882a593Smuzhiyun PHY_ANA08_RX_EQ_DCGAIN | PHY_ANA08_SEL_RX_EN |
630*4882a593Smuzhiyun PHY_ANA08_RX_EQ_VAL | PHY_ANA08_SCP | PHY_ANA08_SEL_IPI);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
rts524a_extra_init_hw(struct rtsx_pcr * pcr)635*4882a593Smuzhiyun static int rts524a_extra_init_hw(struct rtsx_pcr *pcr)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun rts5249_extra_init_hw(pcr);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun rtsx_pci_write_register(pcr, FUNC_FORCE_CTL,
640*4882a593Smuzhiyun FORCE_ASPM_L1_EN, FORCE_ASPM_L1_EN);
641*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0);
642*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_VCC_LMT_EN,
643*4882a593Smuzhiyun LDO_VCC_LMT_EN);
644*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
645*4882a593Smuzhiyun if (is_version(pcr, 0x524A, IC_VER_A)) {
646*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_DV18_CFG,
647*4882a593Smuzhiyun LDO_DV18_SR_MASK, LDO_DV18_SR_DF);
648*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
649*4882a593Smuzhiyun LDO_VCC_REF_TUNE_MASK, LDO_VCC_REF_1V2);
650*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VIO_CFG,
651*4882a593Smuzhiyun LDO_VIO_REF_TUNE_MASK, LDO_VIO_REF_1V2);
652*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VIO_CFG,
653*4882a593Smuzhiyun LDO_VIO_SR_MASK, LDO_VIO_SR_DF);
654*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_DV12S_CFG,
655*4882a593Smuzhiyun LDO_REF12_TUNE_MASK, LDO_REF12_TUNE_DF);
656*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD40_LDO_CTL1,
657*4882a593Smuzhiyun SD40_VIO_TUNE_MASK, SD40_VIO_TUNE_1V7);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
rts5250_set_l1off_cfg_sub_d0(struct rtsx_pcr * pcr,int active)663*4882a593Smuzhiyun static void rts5250_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct rtsx_cr_option *option = &(pcr->option);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR);
668*4882a593Smuzhiyun int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST);
669*4882a593Smuzhiyun int aspm_L1_1, aspm_L1_2;
670*4882a593Smuzhiyun u8 val = 0;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
673*4882a593Smuzhiyun aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (active) {
676*4882a593Smuzhiyun /* Run, latency: 60us */
677*4882a593Smuzhiyun if (aspm_L1_1)
678*4882a593Smuzhiyun val = option->ltr_l1off_snooze_sspwrgate;
679*4882a593Smuzhiyun } else {
680*4882a593Smuzhiyun /* L1off, latency: 300us */
681*4882a593Smuzhiyun if (aspm_L1_2)
682*4882a593Smuzhiyun val = option->ltr_l1off_sspwrgate;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (aspm_L1_1 || aspm_L1_2) {
686*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr,
687*4882a593Smuzhiyun LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) {
688*4882a593Smuzhiyun if (card_exist)
689*4882a593Smuzhiyun val &= ~L1OFF_MBIAS2_EN_5250;
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun val |= L1OFF_MBIAS2_EN_5250;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun rtsx_set_l1off_sub(pcr, val);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct pcr_ops rts524a_pcr_ops = {
698*4882a593Smuzhiyun .write_phy = rts524a_write_phy,
699*4882a593Smuzhiyun .read_phy = rts524a_read_phy,
700*4882a593Smuzhiyun .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
701*4882a593Smuzhiyun .extra_init_hw = rts524a_extra_init_hw,
702*4882a593Smuzhiyun .optimize_phy = rts524a_optimize_phy,
703*4882a593Smuzhiyun .turn_on_led = rtsx_base_turn_on_led,
704*4882a593Smuzhiyun .turn_off_led = rtsx_base_turn_off_led,
705*4882a593Smuzhiyun .enable_auto_blink = rtsx_base_enable_auto_blink,
706*4882a593Smuzhiyun .disable_auto_blink = rtsx_base_disable_auto_blink,
707*4882a593Smuzhiyun .card_power_on = rtsx_base_card_power_on,
708*4882a593Smuzhiyun .card_power_off = rtsx_base_card_power_off,
709*4882a593Smuzhiyun .switch_output_voltage = rtsx_base_switch_output_voltage,
710*4882a593Smuzhiyun .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0,
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
rts524a_init_params(struct rtsx_pcr * pcr)713*4882a593Smuzhiyun void rts524a_init_params(struct rtsx_pcr *pcr)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun rts5249_init_params(pcr);
716*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11);
717*4882a593Smuzhiyun pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
718*4882a593Smuzhiyun pcr->option.ltr_l1off_snooze_sspwrgate =
719*4882a593Smuzhiyun LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
722*4882a593Smuzhiyun pcr->ops = &rts524a_pcr_ops;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun pcr->option.ocp_en = 1;
725*4882a593Smuzhiyun if (pcr->option.ocp_en)
726*4882a593Smuzhiyun pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
727*4882a593Smuzhiyun pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
728*4882a593Smuzhiyun pcr->option.sd_800mA_ocp_thd = RTS524A_OCP_THD_800;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
rts525a_card_power_on(struct rtsx_pcr * pcr,int card)732*4882a593Smuzhiyun static int rts525a_card_power_on(struct rtsx_pcr *pcr, int card)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
735*4882a593Smuzhiyun LDO_VCC_TUNE_MASK, LDO_VCC_3V3);
736*4882a593Smuzhiyun return rtsx_base_card_power_on(pcr, card);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
rts525a_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)739*4882a593Smuzhiyun static int rts525a_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun switch (voltage) {
742*4882a593Smuzhiyun case OUTPUT_3V3:
743*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2,
744*4882a593Smuzhiyun LDO_D3318_MASK, LDO_D3318_33V);
745*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0);
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun case OUTPUT_1V8:
748*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_CONFIG2,
749*4882a593Smuzhiyun LDO_D3318_MASK, LDO_D3318_18V);
750*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8,
751*4882a593Smuzhiyun SD_IO_USING_1V8);
752*4882a593Smuzhiyun break;
753*4882a593Smuzhiyun default:
754*4882a593Smuzhiyun return -EINVAL;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
758*4882a593Smuzhiyun rts5249_fill_driving(pcr, voltage);
759*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
rts525a_optimize_phy(struct rtsx_pcr * pcr)762*4882a593Smuzhiyun static int rts525a_optimize_phy(struct rtsx_pcr *pcr)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun int err;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3,
767*4882a593Smuzhiyun D3_DELINK_MODE_EN, 0x00);
768*4882a593Smuzhiyun if (err < 0)
769*4882a593Smuzhiyun return err;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, _PHY_FLD0,
772*4882a593Smuzhiyun _PHY_FLD0_CLK_REQ_20C | _PHY_FLD0_RX_IDLE_EN |
773*4882a593Smuzhiyun _PHY_FLD0_BIT_ERR_RSTN | _PHY_FLD0_BER_COUNT |
774*4882a593Smuzhiyun _PHY_FLD0_BER_TIMER | _PHY_FLD0_CHECK_EN);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, _PHY_ANA03,
777*4882a593Smuzhiyun _PHY_ANA03_TIMER_MAX | _PHY_ANA03_OOBS_DEB_EN |
778*4882a593Smuzhiyun _PHY_CMU_DEBUG_EN);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (is_version(pcr, 0x525A, IC_VER_A))
781*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, _PHY_REV0,
782*4882a593Smuzhiyun _PHY_REV0_FILTER_OUT | _PHY_REV0_CDR_BYPASS_PFD |
783*4882a593Smuzhiyun _PHY_REV0_CDR_RX_IDLE_BYPASS);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
rts525a_extra_init_hw(struct rtsx_pcr * pcr)788*4882a593Smuzhiyun static int rts525a_extra_init_hw(struct rtsx_pcr *pcr)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun rts5249_extra_init_hw(pcr);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5250_CLK_CFG3, RTS525A_CFG_MEM_PD, RTS525A_CFG_MEM_PD);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
795*4882a593Smuzhiyun if (is_version(pcr, 0x525A, IC_VER_A)) {
796*4882a593Smuzhiyun rtsx_pci_write_register(pcr, L1SUB_CONFIG2,
797*4882a593Smuzhiyun L1SUB_AUTO_CFG, L1SUB_AUTO_CFG);
798*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RREF_CFG,
799*4882a593Smuzhiyun RREF_VBGSEL_MASK, RREF_VBGSEL_1V25);
800*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VIO_CFG,
801*4882a593Smuzhiyun LDO_VIO_TUNE_MASK, LDO_VIO_1V7);
802*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_DV12S_CFG,
803*4882a593Smuzhiyun LDO_D12_TUNE_MASK, LDO_D12_TUNE_DF);
804*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_AV12S_CFG,
805*4882a593Smuzhiyun LDO_AV12S_TUNE_MASK, LDO_AV12S_TUNE_DF);
806*4882a593Smuzhiyun rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
807*4882a593Smuzhiyun LDO_VCC_LMTVTH_MASK, LDO_VCC_LMTVTH_2A);
808*4882a593Smuzhiyun rtsx_pci_write_register(pcr, OOBS_CONFIG,
809*4882a593Smuzhiyun OOBS_AUTOK_DIS | OOBS_VAL_MASK, 0x89);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun static const struct pcr_ops rts525a_pcr_ops = {
816*4882a593Smuzhiyun .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
817*4882a593Smuzhiyun .extra_init_hw = rts525a_extra_init_hw,
818*4882a593Smuzhiyun .optimize_phy = rts525a_optimize_phy,
819*4882a593Smuzhiyun .turn_on_led = rtsx_base_turn_on_led,
820*4882a593Smuzhiyun .turn_off_led = rtsx_base_turn_off_led,
821*4882a593Smuzhiyun .enable_auto_blink = rtsx_base_enable_auto_blink,
822*4882a593Smuzhiyun .disable_auto_blink = rtsx_base_disable_auto_blink,
823*4882a593Smuzhiyun .card_power_on = rts525a_card_power_on,
824*4882a593Smuzhiyun .card_power_off = rtsx_base_card_power_off,
825*4882a593Smuzhiyun .switch_output_voltage = rts525a_switch_output_voltage,
826*4882a593Smuzhiyun .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0,
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun
rts525a_init_params(struct rtsx_pcr * pcr)829*4882a593Smuzhiyun void rts525a_init_params(struct rtsx_pcr *pcr)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun rts5249_init_params(pcr);
832*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(25, 29, 11);
833*4882a593Smuzhiyun pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
834*4882a593Smuzhiyun pcr->option.ltr_l1off_snooze_sspwrgate =
835*4882a593Smuzhiyun LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
838*4882a593Smuzhiyun pcr->ops = &rts525a_pcr_ops;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun pcr->option.ocp_en = 1;
841*4882a593Smuzhiyun if (pcr->option.ocp_en)
842*4882a593Smuzhiyun pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
843*4882a593Smuzhiyun pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
844*4882a593Smuzhiyun pcr->option.sd_800mA_ocp_thd = RTS525A_OCP_THD_800;
845*4882a593Smuzhiyun }
846