1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2018-2019 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Ricky WU <ricky_wu@realtek.com>
8*4882a593Smuzhiyun * Rui FENG <rui_feng@realsil.com.cn>
9*4882a593Smuzhiyun * Wei WANG <wei_wang@realsil.com.cn>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "rts5228.h"
17*4882a593Smuzhiyun #include "rtsx_pcr.h"
18*4882a593Smuzhiyun
rts5228_get_ic_version(struct rtsx_pcr * pcr)19*4882a593Smuzhiyun static u8 rts5228_get_ic_version(struct rtsx_pcr *pcr)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun u8 val;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
24*4882a593Smuzhiyun return val & IC_VERSION_MASK;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
rts5228_fill_driving(struct rtsx_pcr * pcr,u8 voltage)27*4882a593Smuzhiyun static void rts5228_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun u8 driving_3v3[4][3] = {
30*4882a593Smuzhiyun {0x13, 0x13, 0x13},
31*4882a593Smuzhiyun {0x96, 0x96, 0x96},
32*4882a593Smuzhiyun {0x7F, 0x7F, 0x7F},
33*4882a593Smuzhiyun {0x96, 0x96, 0x96},
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun u8 driving_1v8[4][3] = {
36*4882a593Smuzhiyun {0x99, 0x99, 0x99},
37*4882a593Smuzhiyun {0xB5, 0xB5, 0xB5},
38*4882a593Smuzhiyun {0xE6, 0x7E, 0xFE},
39*4882a593Smuzhiyun {0x6B, 0x6B, 0x6B},
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun u8 (*driving)[3], drive_sel;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
44*4882a593Smuzhiyun driving = driving_3v3;
45*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_3v3;
46*4882a593Smuzhiyun } else {
47*4882a593Smuzhiyun driving = driving_1v8;
48*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_1v8;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_CLK_DRIVE_SEL,
52*4882a593Smuzhiyun 0xFF, driving[drive_sel][0]);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL,
55*4882a593Smuzhiyun 0xFF, driving[drive_sel][1]);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD30_DAT_DRIVE_SEL,
58*4882a593Smuzhiyun 0xFF, driving[drive_sel][2]);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
rtsx5228_fetch_vendor_settings(struct rtsx_pcr * pcr)61*4882a593Smuzhiyun static void rtsx5228_fetch_vendor_settings(struct rtsx_pcr *pcr)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
64*4882a593Smuzhiyun u32 reg;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* 0x724~0x727 */
67*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG1, ®);
68*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (!rtsx_vendor_setting_valid(reg)) {
71*4882a593Smuzhiyun pcr_dbg(pcr, "skip fetch vendor setting\n");
72*4882a593Smuzhiyun return;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
75*4882a593Smuzhiyun pcr->aspm_en = rtsx_reg_to_aspm(reg);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* 0x814~0x817 */
78*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG2, ®);
79*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun pcr->rtd3_en = rtsx_reg_to_rtd3(reg);
82*4882a593Smuzhiyun if (rtsx_check_mmc_support(reg))
83*4882a593Smuzhiyun pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
84*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
85*4882a593Smuzhiyun if (rtsx_reg_check_reverse_socket(reg))
86*4882a593Smuzhiyun pcr->flags |= PCR_REVERSE_SOCKET;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
rts5228_optimize_phy(struct rtsx_pcr * pcr)89*4882a593Smuzhiyun static int rts5228_optimize_phy(struct rtsx_pcr *pcr)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun return rtsx_pci_write_phy_register(pcr, 0x07, 0x8F40);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
rts5228_force_power_down(struct rtsx_pcr * pcr,u8 pm_state)94*4882a593Smuzhiyun static void rts5228_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun /* Set relink_time to 0 */
97*4882a593Smuzhiyun rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, MASK_8_BIT_DEF, 0);
98*4882a593Smuzhiyun rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, MASK_8_BIT_DEF, 0);
99*4882a593Smuzhiyun rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3,
100*4882a593Smuzhiyun RELINK_TIME_MASK, 0);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3,
103*4882a593Smuzhiyun D3_DELINK_MODE_EN, D3_DELINK_MODE_EN);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun rtsx_pci_write_register(pcr, FPDCTL,
106*4882a593Smuzhiyun SSC_POWER_DOWN, SSC_POWER_DOWN);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
rts5228_enable_auto_blink(struct rtsx_pcr * pcr)109*4882a593Smuzhiyun static int rts5228_enable_auto_blink(struct rtsx_pcr *pcr)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL,
112*4882a593Smuzhiyun LED_SHINE_MASK, LED_SHINE_EN);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
rts5228_disable_auto_blink(struct rtsx_pcr * pcr)115*4882a593Smuzhiyun static int rts5228_disable_auto_blink(struct rtsx_pcr *pcr)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL,
118*4882a593Smuzhiyun LED_SHINE_MASK, LED_SHINE_DISABLE);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
rts5228_turn_on_led(struct rtsx_pcr * pcr)121*4882a593Smuzhiyun static int rts5228_turn_on_led(struct rtsx_pcr *pcr)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL,
124*4882a593Smuzhiyun 0x02, 0x02);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
rts5228_turn_off_led(struct rtsx_pcr * pcr)127*4882a593Smuzhiyun static int rts5228_turn_off_led(struct rtsx_pcr *pcr)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL,
130*4882a593Smuzhiyun 0x02, 0x00);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* SD Pull Control Enable:
134*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull up
135*4882a593Smuzhiyun * SD_CD ==> pull up
136*4882a593Smuzhiyun * SD_WP ==> pull up
137*4882a593Smuzhiyun * SD_CMD ==> pull up
138*4882a593Smuzhiyun * SD_CLK ==> pull down
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun static const u32 rts5228_sd_pull_ctl_enable_tbl[] = {
141*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
142*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
143*4882a593Smuzhiyun 0,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* SD Pull Control Disable:
147*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull down
148*4882a593Smuzhiyun * SD_CD ==> pull up
149*4882a593Smuzhiyun * SD_WP ==> pull down
150*4882a593Smuzhiyun * SD_CMD ==> pull down
151*4882a593Smuzhiyun * SD_CLK ==> pull down
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun static const u32 rts5228_sd_pull_ctl_disable_tbl[] = {
154*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
155*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
156*4882a593Smuzhiyun 0,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
rts5228_sd_set_sample_push_timing_sd30(struct rtsx_pcr * pcr)159*4882a593Smuzhiyun static int rts5228_sd_set_sample_push_timing_sd30(struct rtsx_pcr *pcr)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG1, SD_MODE_SELECT_MASK
162*4882a593Smuzhiyun | SD_ASYNC_FIFO_NOT_RST, SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
163*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, CLK_LOW_FREQ);
164*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_CLK_SOURCE, 0xFF,
165*4882a593Smuzhiyun CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
166*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
rts5228_card_power_on(struct rtsx_pcr * pcr,int card)171*4882a593Smuzhiyun static int rts5228_card_power_on(struct rtsx_pcr *pcr, int card)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (option->ocp_en)
176*4882a593Smuzhiyun rtsx_pci_enable_ocp(pcr);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_CRC_DUMMY_0,
179*4882a593Smuzhiyun CFG_SD_POW_AUTO_PD, CFG_SD_POW_AUTO_PD);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG1,
182*4882a593Smuzhiyun RTS5228_LDO1_TUNE_MASK, RTS5228_LDO1_33);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1233318_POW_CTL,
185*4882a593Smuzhiyun RTS5228_LDO1_POWERON_MASK, RTS5228_LDO1_SOFTSTART);
186*4882a593Smuzhiyun mdelay(2);
187*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1233318_POW_CTL,
188*4882a593Smuzhiyun RTS5228_LDO1_POWERON_MASK, RTS5228_LDO1_FULLON);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1233318_POW_CTL,
192*4882a593Smuzhiyun RTS5228_LDO3318_POWERON, RTS5228_LDO3318_POWERON);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun msleep(20);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Initialize SD_CFG1 register */
199*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG1, 0xFF,
200*4882a593Smuzhiyun SD_CLK_DIVIDE_128 | SD_20_MODE | SD_BUS_WIDTH_1BIT);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_SAMPLE_POINT_CTL,
203*4882a593Smuzhiyun 0xFF, SD20_RX_POS_EDGE);
204*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PUSH_POINT_CTL, 0xFF, 0);
205*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_STOP, SD_STOP | SD_CLR_ERR,
206*4882a593Smuzhiyun SD_STOP | SD_CLR_ERR);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Reset SD_CFG3 register */
209*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG3, SD30_CLK_END_EN, 0);
210*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_SD_STOP_SDCLK_CFG,
211*4882a593Smuzhiyun SD30_CLK_STOP_CFG_EN | SD30_CLK_STOP_CFG1 |
212*4882a593Smuzhiyun SD30_CLK_STOP_CFG0, 0);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50 ||
215*4882a593Smuzhiyun pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
216*4882a593Smuzhiyun rts5228_sd_set_sample_push_timing_sd30(pcr);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
rts5228_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)221*4882a593Smuzhiyun static int rts5228_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun int err;
224*4882a593Smuzhiyun u16 val = 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_CARD_PWR_CTL,
227*4882a593Smuzhiyun RTS5228_PUPDC, RTS5228_PUPDC);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun switch (voltage) {
230*4882a593Smuzhiyun case OUTPUT_3V3:
231*4882a593Smuzhiyun rtsx_pci_read_phy_register(pcr, PHY_TUNE, &val);
232*4882a593Smuzhiyun val |= PHY_TUNE_SDBUS_33;
233*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, val);
234*4882a593Smuzhiyun if (err < 0)
235*4882a593Smuzhiyun return err;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_DV3318_CFG,
238*4882a593Smuzhiyun RTS5228_DV3318_TUNE_MASK, RTS5228_DV3318_33);
239*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL,
240*4882a593Smuzhiyun SD_IO_USING_1V8, 0);
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case OUTPUT_1V8:
243*4882a593Smuzhiyun rtsx_pci_read_phy_register(pcr, PHY_TUNE, &val);
244*4882a593Smuzhiyun val &= ~PHY_TUNE_SDBUS_33;
245*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, val);
246*4882a593Smuzhiyun if (err < 0)
247*4882a593Smuzhiyun return err;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_DV3318_CFG,
250*4882a593Smuzhiyun RTS5228_DV3318_TUNE_MASK, RTS5228_DV3318_18);
251*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_PAD_CTL,
252*4882a593Smuzhiyun SD_IO_USING_1V8, SD_IO_USING_1V8);
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun default:
255*4882a593Smuzhiyun return -EINVAL;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* set pad drive */
259*4882a593Smuzhiyun rts5228_fill_driving(pcr, voltage);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
rts5228_stop_cmd(struct rtsx_pcr * pcr)264*4882a593Smuzhiyun static void rts5228_stop_cmd(struct rtsx_pcr *pcr)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
267*4882a593Smuzhiyun rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
268*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5260_DMA_RST_CTL_0,
269*4882a593Smuzhiyun RTS5260_DMA_RST | RTS5260_ADMA3_RST,
270*4882a593Smuzhiyun RTS5260_DMA_RST | RTS5260_ADMA3_RST);
271*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RBCTL, RB_FLUSH, RB_FLUSH);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
rts5228_card_before_power_off(struct rtsx_pcr * pcr)274*4882a593Smuzhiyun static void rts5228_card_before_power_off(struct rtsx_pcr *pcr)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun rts5228_stop_cmd(pcr);
277*4882a593Smuzhiyun rts5228_switch_output_voltage(pcr, OUTPUT_3V3);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
rts5228_enable_ocp(struct rtsx_pcr * pcr)280*4882a593Smuzhiyun static void rts5228_enable_ocp(struct rtsx_pcr *pcr)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun u8 val = 0;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun val = SD_OCP_INT_EN | SD_DETECT_EN;
285*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val);
286*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
287*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN,
288*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
rts5228_disable_ocp(struct rtsx_pcr * pcr)291*4882a593Smuzhiyun static void rts5228_disable_ocp(struct rtsx_pcr *pcr)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun u8 mask = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mask = SD_OCP_INT_EN | SD_DETECT_EN;
296*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
297*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
298*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN, 0);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
rts5228_card_power_off(struct rtsx_pcr * pcr,int card)301*4882a593Smuzhiyun static int rts5228_card_power_off(struct rtsx_pcr *pcr, int card)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun int err = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun rts5228_card_before_power_off(pcr);
306*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, RTS5228_LDO1233318_POW_CTL,
307*4882a593Smuzhiyun RTS5228_LDO_POWERON_MASK, 0);
308*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_CRC_DUMMY_0, CFG_SD_POW_AUTO_PD, 0);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (pcr->option.ocp_en)
311*4882a593Smuzhiyun rtsx_pci_disable_ocp(pcr);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return err;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
rts5228_init_ocp(struct rtsx_pcr * pcr)316*4882a593Smuzhiyun static void rts5228_init_ocp(struct rtsx_pcr *pcr)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (option->ocp_en) {
321*4882a593Smuzhiyun u8 mask, val;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
324*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN,
325*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
328*4882a593Smuzhiyun RTS5228_LDO1_OCP_THD_MASK, option->sd_800mA_ocp_thd);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
331*4882a593Smuzhiyun RTS5228_LDO1_OCP_LMT_THD_MASK,
332*4882a593Smuzhiyun RTS5228_LDO1_LMT_THD_1500);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun rtsx_pci_read_register(pcr, RTS5228_LDO1_CFG0, &val);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun mask = SD_OCP_GLITCH_MASK;
337*4882a593Smuzhiyun val = pcr->hw_param.ocp_glitch;
338*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPGLITCH, mask, val);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun rts5228_enable_ocp(pcr);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_LDO1_CFG0,
344*4882a593Smuzhiyun RTS5228_LDO1_OCP_EN | RTS5228_LDO1_OCP_LMT_EN, 0);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
rts5228_clear_ocpstat(struct rtsx_pcr * pcr)348*4882a593Smuzhiyun static void rts5228_clear_ocpstat(struct rtsx_pcr *pcr)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun u8 mask = 0;
351*4882a593Smuzhiyun u8 val = 0;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mask = SD_OCP_INT_CLR | SD_OC_CLR;
354*4882a593Smuzhiyun val = SD_OCP_INT_CLR | SD_OC_CLR;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun udelay(1000);
359*4882a593Smuzhiyun rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
rts5228_process_ocp(struct rtsx_pcr * pcr)363*4882a593Smuzhiyun static void rts5228_process_ocp(struct rtsx_pcr *pcr)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun if (!pcr->option.ocp_en)
366*4882a593Smuzhiyun return;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) {
371*4882a593Smuzhiyun rts5228_clear_ocpstat(pcr);
372*4882a593Smuzhiyun rts5228_card_power_off(pcr, RTSX_SD_CARD);
373*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
374*4882a593Smuzhiyun pcr->ocp_stat = 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
rts5228_init_from_cfg(struct rtsx_pcr * pcr)379*4882a593Smuzhiyun static void rts5228_init_from_cfg(struct rtsx_pcr *pcr)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
382*4882a593Smuzhiyun int l1ss;
383*4882a593Smuzhiyun u32 lval;
384*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
387*4882a593Smuzhiyun if (!l1ss)
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (0 == (lval & 0x0F))
393*4882a593Smuzhiyun rtsx_pci_enable_oobs_polling(pcr);
394*4882a593Smuzhiyun else
395*4882a593Smuzhiyun rtsx_pci_disable_oobs_polling(pcr);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
398*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
399*4882a593Smuzhiyun else
400*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, ASPM_L1_1_EN);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
403*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, ASPM_L1_2_EN);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
408*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_1_EN);
409*4882a593Smuzhiyun else
410*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, PM_L1_1_EN);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
413*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_2_EN);
414*4882a593Smuzhiyun else
415*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, PM_L1_2_EN);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0xFF, 0);
418*4882a593Smuzhiyun if (option->ltr_en) {
419*4882a593Smuzhiyun u16 val;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun pcie_capability_read_word(pcr->pci, PCI_EXP_DEVCTL2, &val);
422*4882a593Smuzhiyun if (val & PCI_EXP_DEVCTL2_LTR_EN) {
423*4882a593Smuzhiyun option->ltr_enabled = true;
424*4882a593Smuzhiyun option->ltr_active = true;
425*4882a593Smuzhiyun rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
426*4882a593Smuzhiyun } else {
427*4882a593Smuzhiyun option->ltr_enabled = false;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
432*4882a593Smuzhiyun | PM_L1_1_EN | PM_L1_2_EN))
433*4882a593Smuzhiyun option->force_clkreq_0 = false;
434*4882a593Smuzhiyun else
435*4882a593Smuzhiyun option->force_clkreq_0 = true;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
rts5228_extra_init_hw(struct rtsx_pcr * pcr)438*4882a593Smuzhiyun static int rts5228_extra_init_hw(struct rtsx_pcr *pcr)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_AUTOLOAD_CFG1,
443*4882a593Smuzhiyun CD_RESUME_EN_MASK, CD_RESUME_EN_MASK);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun rts5228_init_from_cfg(pcr);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun rtsx_pci_write_register(pcr, L1SUB_CONFIG1,
448*4882a593Smuzhiyun AUX_CLK_ACTIVE_SEL_MASK, MAC_CKSW_DONE);
449*4882a593Smuzhiyun rtsx_pci_write_register(pcr, L1SUB_CONFIG3, 0xFF, 0);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun rtsx_pci_write_register(pcr, FUNC_FORCE_CTL,
452*4882a593Smuzhiyun FUNC_FORCE_UPME_XMT_DBG, FUNC_FORCE_UPME_XMT_DBG);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PCLK_CTL,
455*4882a593Smuzhiyun PCLK_MODE_SEL, PCLK_MODE_SEL);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0);
458*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_CLK_FORCE_CTL, CLK_PM_EN, CLK_PM_EN);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* LED shine disabled, set initial shine cycle period */
461*4882a593Smuzhiyun rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x0F, 0x02);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Configure driving */
464*4882a593Smuzhiyun rts5228_fill_driving(pcr, OUTPUT_3V3);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (pcr->flags & PCR_REVERSE_SOCKET)
467*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG, 0x30, 0x30);
468*4882a593Smuzhiyun else
469*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG, 0x30, 0x00);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /*
472*4882a593Smuzhiyun * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
473*4882a593Smuzhiyun * to drive low, and we forcibly request clock.
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun if (option->force_clkreq_0)
476*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
477*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
478*4882a593Smuzhiyun else
479*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PETXCFG,
480*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWD_SUSPEND_EN, 0xFF, 0xFB);
483*4882a593Smuzhiyun rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00);
484*4882a593Smuzhiyun rtsx_pci_write_register(pcr, RTS5228_REG_PME_FORCE_CTL,
485*4882a593Smuzhiyun FORCE_PM_CONTROL | FORCE_PM_VALUE, FORCE_PM_CONTROL);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
rts5228_enable_aspm(struct rtsx_pcr * pcr,bool enable)490*4882a593Smuzhiyun static void rts5228_enable_aspm(struct rtsx_pcr *pcr, bool enable)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun u8 mask, val;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (pcr->aspm_enabled == enable)
495*4882a593Smuzhiyun return;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun mask = FORCE_ASPM_VAL_MASK | FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1;
498*4882a593Smuzhiyun val = FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1;
499*4882a593Smuzhiyun val |= (pcr->aspm_en & 0x02);
500*4882a593Smuzhiyun rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, mask, val);
501*4882a593Smuzhiyun pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL,
502*4882a593Smuzhiyun PCI_EXP_LNKCTL_ASPMC, pcr->aspm_en);
503*4882a593Smuzhiyun pcr->aspm_enabled = enable;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
rts5228_disable_aspm(struct rtsx_pcr * pcr,bool enable)506*4882a593Smuzhiyun static void rts5228_disable_aspm(struct rtsx_pcr *pcr, bool enable)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun u8 mask, val;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (pcr->aspm_enabled == enable)
511*4882a593Smuzhiyun return;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL,
514*4882a593Smuzhiyun PCI_EXP_LNKCTL_ASPMC, 0);
515*4882a593Smuzhiyun mask = FORCE_ASPM_VAL_MASK | FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1;
516*4882a593Smuzhiyun val = FORCE_ASPM_CTL0 | FORCE_ASPM_CTL1;
517*4882a593Smuzhiyun rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, mask, val);
518*4882a593Smuzhiyun rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
519*4882a593Smuzhiyun mdelay(10);
520*4882a593Smuzhiyun pcr->aspm_enabled = enable;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
rts5228_set_aspm(struct rtsx_pcr * pcr,bool enable)523*4882a593Smuzhiyun static void rts5228_set_aspm(struct rtsx_pcr *pcr, bool enable)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun if (enable)
526*4882a593Smuzhiyun rts5228_enable_aspm(pcr, true);
527*4882a593Smuzhiyun else
528*4882a593Smuzhiyun rts5228_disable_aspm(pcr, false);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
rts5228_set_l1off_cfg_sub_d0(struct rtsx_pcr * pcr,int active)531*4882a593Smuzhiyun static void rts5228_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
534*4882a593Smuzhiyun int aspm_L1_1, aspm_L1_2;
535*4882a593Smuzhiyun u8 val = 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
538*4882a593Smuzhiyun aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (active) {
541*4882a593Smuzhiyun /* run, latency: 60us */
542*4882a593Smuzhiyun if (aspm_L1_1)
543*4882a593Smuzhiyun val = option->ltr_l1off_snooze_sspwrgate;
544*4882a593Smuzhiyun } else {
545*4882a593Smuzhiyun /* l1off, latency: 300us */
546*4882a593Smuzhiyun if (aspm_L1_2)
547*4882a593Smuzhiyun val = option->ltr_l1off_sspwrgate;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun rtsx_set_l1off_sub(pcr, val);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun static const struct pcr_ops rts5228_pcr_ops = {
554*4882a593Smuzhiyun .fetch_vendor_settings = rtsx5228_fetch_vendor_settings,
555*4882a593Smuzhiyun .turn_on_led = rts5228_turn_on_led,
556*4882a593Smuzhiyun .turn_off_led = rts5228_turn_off_led,
557*4882a593Smuzhiyun .extra_init_hw = rts5228_extra_init_hw,
558*4882a593Smuzhiyun .enable_auto_blink = rts5228_enable_auto_blink,
559*4882a593Smuzhiyun .disable_auto_blink = rts5228_disable_auto_blink,
560*4882a593Smuzhiyun .card_power_on = rts5228_card_power_on,
561*4882a593Smuzhiyun .card_power_off = rts5228_card_power_off,
562*4882a593Smuzhiyun .switch_output_voltage = rts5228_switch_output_voltage,
563*4882a593Smuzhiyun .force_power_down = rts5228_force_power_down,
564*4882a593Smuzhiyun .stop_cmd = rts5228_stop_cmd,
565*4882a593Smuzhiyun .set_aspm = rts5228_set_aspm,
566*4882a593Smuzhiyun .set_l1off_cfg_sub_d0 = rts5228_set_l1off_cfg_sub_d0,
567*4882a593Smuzhiyun .enable_ocp = rts5228_enable_ocp,
568*4882a593Smuzhiyun .disable_ocp = rts5228_disable_ocp,
569*4882a593Smuzhiyun .init_ocp = rts5228_init_ocp,
570*4882a593Smuzhiyun .process_ocp = rts5228_process_ocp,
571*4882a593Smuzhiyun .clear_ocpstat = rts5228_clear_ocpstat,
572*4882a593Smuzhiyun .optimize_phy = rts5228_optimize_phy,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun
double_ssc_depth(u8 depth)576*4882a593Smuzhiyun static inline u8 double_ssc_depth(u8 depth)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun return ((depth > 1) ? (depth - 1) : depth);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
rts5228_pci_switch_clock(struct rtsx_pcr * pcr,unsigned int card_clock,u8 ssc_depth,bool initial_mode,bool double_clk,bool vpclk)581*4882a593Smuzhiyun int rts5228_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
582*4882a593Smuzhiyun u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun int err, clk;
585*4882a593Smuzhiyun u16 n;
586*4882a593Smuzhiyun u8 clk_divider, mcu_cnt, div;
587*4882a593Smuzhiyun static const u8 depth[] = {
588*4882a593Smuzhiyun [RTSX_SSC_DEPTH_4M] = RTS5228_SSC_DEPTH_4M,
589*4882a593Smuzhiyun [RTSX_SSC_DEPTH_2M] = RTS5228_SSC_DEPTH_2M,
590*4882a593Smuzhiyun [RTSX_SSC_DEPTH_1M] = RTS5228_SSC_DEPTH_1M,
591*4882a593Smuzhiyun [RTSX_SSC_DEPTH_500K] = RTS5228_SSC_DEPTH_512K,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (initial_mode) {
595*4882a593Smuzhiyun /* We use 250k(around) here, in initial stage */
596*4882a593Smuzhiyun clk_divider = SD_CLK_DIVIDE_128;
597*4882a593Smuzhiyun card_clock = 30000000;
598*4882a593Smuzhiyun } else {
599*4882a593Smuzhiyun clk_divider = SD_CLK_DIVIDE_0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, SD_CFG1,
602*4882a593Smuzhiyun SD_CLK_DIVIDE_MASK, clk_divider);
603*4882a593Smuzhiyun if (err < 0)
604*4882a593Smuzhiyun return err;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun card_clock /= 1000000;
607*4882a593Smuzhiyun pcr_dbg(pcr, "Switch card clock to %dMHz\n", card_clock);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun clk = card_clock;
610*4882a593Smuzhiyun if (!initial_mode && double_clk)
611*4882a593Smuzhiyun clk = card_clock * 2;
612*4882a593Smuzhiyun pcr_dbg(pcr, "Internal SSC clock: %dMHz (cur_clock = %d)\n",
613*4882a593Smuzhiyun clk, pcr->cur_clock);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (clk == pcr->cur_clock)
616*4882a593Smuzhiyun return 0;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (pcr->ops->conv_clk_and_div_n)
619*4882a593Smuzhiyun n = pcr->ops->conv_clk_and_div_n(clk, CLK_TO_DIV_N);
620*4882a593Smuzhiyun else
621*4882a593Smuzhiyun n = clk - 4;
622*4882a593Smuzhiyun if ((clk <= 4) || (n > 396))
623*4882a593Smuzhiyun return -EINVAL;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun mcu_cnt = 125/clk + 3;
626*4882a593Smuzhiyun if (mcu_cnt > 15)
627*4882a593Smuzhiyun mcu_cnt = 15;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun div = CLK_DIV_1;
630*4882a593Smuzhiyun while ((n < MIN_DIV_N_PCR - 4) && (div < CLK_DIV_8)) {
631*4882a593Smuzhiyun if (pcr->ops->conv_clk_and_div_n) {
632*4882a593Smuzhiyun int dbl_clk = pcr->ops->conv_clk_and_div_n(n,
633*4882a593Smuzhiyun DIV_N_TO_CLK) * 2;
634*4882a593Smuzhiyun n = pcr->ops->conv_clk_and_div_n(dbl_clk,
635*4882a593Smuzhiyun CLK_TO_DIV_N);
636*4882a593Smuzhiyun } else {
637*4882a593Smuzhiyun n = (n + 4) * 2 - 4;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun div++;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun n = (n / 2) - 1;
643*4882a593Smuzhiyun pcr_dbg(pcr, "n = %d, div = %d\n", n, div);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun ssc_depth = depth[ssc_depth];
646*4882a593Smuzhiyun if (double_clk)
647*4882a593Smuzhiyun ssc_depth = double_ssc_depth(ssc_depth);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (ssc_depth) {
650*4882a593Smuzhiyun if (div == CLK_DIV_2) {
651*4882a593Smuzhiyun if (ssc_depth > 1)
652*4882a593Smuzhiyun ssc_depth -= 1;
653*4882a593Smuzhiyun else
654*4882a593Smuzhiyun ssc_depth = RTS5228_SSC_DEPTH_8M;
655*4882a593Smuzhiyun } else if (div == CLK_DIV_4) {
656*4882a593Smuzhiyun if (ssc_depth > 2)
657*4882a593Smuzhiyun ssc_depth -= 2;
658*4882a593Smuzhiyun else
659*4882a593Smuzhiyun ssc_depth = RTS5228_SSC_DEPTH_8M;
660*4882a593Smuzhiyun } else if (div == CLK_DIV_8) {
661*4882a593Smuzhiyun if (ssc_depth > 3)
662*4882a593Smuzhiyun ssc_depth -= 3;
663*4882a593Smuzhiyun else
664*4882a593Smuzhiyun ssc_depth = RTS5228_SSC_DEPTH_8M;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun } else {
667*4882a593Smuzhiyun ssc_depth = 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun pcr_dbg(pcr, "ssc_depth = %d\n", ssc_depth);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
672*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
673*4882a593Smuzhiyun CLK_LOW_FREQ, CLK_LOW_FREQ);
674*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV,
675*4882a593Smuzhiyun 0xFF, (div << 4) | mcu_cnt);
676*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0);
677*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2,
678*4882a593Smuzhiyun SSC_DEPTH_MASK, ssc_depth);
679*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, n);
680*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB);
681*4882a593Smuzhiyun if (vpclk) {
682*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
683*4882a593Smuzhiyun PHASE_NOT_RESET, 0);
684*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK1_CTL,
685*4882a593Smuzhiyun PHASE_NOT_RESET, 0);
686*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
687*4882a593Smuzhiyun PHASE_NOT_RESET, PHASE_NOT_RESET);
688*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK1_CTL,
689*4882a593Smuzhiyun PHASE_NOT_RESET, PHASE_NOT_RESET);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun err = rtsx_pci_send_cmd(pcr, 2000);
693*4882a593Smuzhiyun if (err < 0)
694*4882a593Smuzhiyun return err;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Wait SSC clock stable */
697*4882a593Smuzhiyun udelay(SSC_CLOCK_STABLE_WAIT);
698*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
699*4882a593Smuzhiyun if (err < 0)
700*4882a593Smuzhiyun return err;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun pcr->cur_clock = clk;
703*4882a593Smuzhiyun return 0;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
rts5228_init_params(struct rtsx_pcr * pcr)707*4882a593Smuzhiyun void rts5228_init_params(struct rtsx_pcr *pcr)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
710*4882a593Smuzhiyun struct rtsx_hw_param *hw_param = &pcr->hw_param;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
713*4882a593Smuzhiyun pcr->num_slots = 1;
714*4882a593Smuzhiyun pcr->ops = &rts5228_pcr_ops;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun pcr->flags = 0;
717*4882a593Smuzhiyun pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
718*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
719*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
720*4882a593Smuzhiyun pcr->aspm_en = ASPM_L1_EN;
721*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(28, 27, 11);
722*4882a593Smuzhiyun pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun pcr->ic_version = rts5228_get_ic_version(pcr);
725*4882a593Smuzhiyun pcr->sd_pull_ctl_enable_tbl = rts5228_sd_pull_ctl_enable_tbl;
726*4882a593Smuzhiyun pcr->sd_pull_ctl_disable_tbl = rts5228_sd_pull_ctl_disable_tbl;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = RTS5228_AUTOLOAD_CFG3;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
731*4882a593Smuzhiyun | LTR_L1SS_PWR_GATE_EN);
732*4882a593Smuzhiyun option->ltr_en = true;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
735*4882a593Smuzhiyun option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
736*4882a593Smuzhiyun option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
737*4882a593Smuzhiyun option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
738*4882a593Smuzhiyun option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
739*4882a593Smuzhiyun option->ltr_l1off_sspwrgate = 0x7F;
740*4882a593Smuzhiyun option->ltr_l1off_snooze_sspwrgate = 0x78;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun option->ocp_en = 1;
743*4882a593Smuzhiyun hw_param->interrupt_en |= SD_OC_INT_EN;
744*4882a593Smuzhiyun hw_param->ocp_glitch = SD_OCP_GLITCH_800U;
745*4882a593Smuzhiyun option->sd_800mA_ocp_thd = RTS5228_LDO1_OCP_THD_930;
746*4882a593Smuzhiyun }
747