1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author:
7*4882a593Smuzhiyun * Wei WANG <wei_wang@realsil.com.cn>
8*4882a593Smuzhiyun * Roger Tseng <rogerable@realtek.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "rtsx_pcr.h"
16*4882a593Smuzhiyun
rts5227_get_ic_version(struct rtsx_pcr * pcr)17*4882a593Smuzhiyun static u8 rts5227_get_ic_version(struct rtsx_pcr *pcr)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun u8 val;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
22*4882a593Smuzhiyun return val & 0x0F;
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
rts5227_fill_driving(struct rtsx_pcr * pcr,u8 voltage)25*4882a593Smuzhiyun static void rts5227_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun u8 driving_3v3[4][3] = {
28*4882a593Smuzhiyun {0x13, 0x13, 0x13},
29*4882a593Smuzhiyun {0x96, 0x96, 0x96},
30*4882a593Smuzhiyun {0x7F, 0x7F, 0x7F},
31*4882a593Smuzhiyun {0x96, 0x96, 0x96},
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun u8 driving_1v8[4][3] = {
34*4882a593Smuzhiyun {0x99, 0x99, 0x99},
35*4882a593Smuzhiyun {0xAA, 0xAA, 0xAA},
36*4882a593Smuzhiyun {0xFE, 0xFE, 0xFE},
37*4882a593Smuzhiyun {0xB3, 0xB3, 0xB3},
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun u8 (*driving)[3], drive_sel;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
42*4882a593Smuzhiyun driving = driving_3v3;
43*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_3v3;
44*4882a593Smuzhiyun } else {
45*4882a593Smuzhiyun driving = driving_1v8;
46*4882a593Smuzhiyun drive_sel = pcr->sd30_drive_sel_1v8;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL,
50*4882a593Smuzhiyun 0xFF, driving[drive_sel][0]);
51*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL,
52*4882a593Smuzhiyun 0xFF, driving[drive_sel][1]);
53*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL,
54*4882a593Smuzhiyun 0xFF, driving[drive_sel][2]);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
rts5227_fetch_vendor_settings(struct rtsx_pcr * pcr)57*4882a593Smuzhiyun static void rts5227_fetch_vendor_settings(struct rtsx_pcr *pcr)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
60*4882a593Smuzhiyun u32 reg;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG1, ®);
63*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!rtsx_vendor_setting_valid(reg))
66*4882a593Smuzhiyun return;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun pcr->aspm_en = rtsx_reg_to_aspm(reg);
69*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
70*4882a593Smuzhiyun pcr->card_drive_sel &= 0x3F;
71*4882a593Smuzhiyun pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun pci_read_config_dword(pdev, PCR_SETTING_REG2, ®);
74*4882a593Smuzhiyun pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
75*4882a593Smuzhiyun if (rtsx_check_mmc_support(reg))
76*4882a593Smuzhiyun pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
77*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
78*4882a593Smuzhiyun if (rtsx_reg_check_reverse_socket(reg))
79*4882a593Smuzhiyun pcr->flags |= PCR_REVERSE_SOCKET;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
rts5227_init_from_cfg(struct rtsx_pcr * pcr)82*4882a593Smuzhiyun static void rts5227_init_from_cfg(struct rtsx_pcr *pcr)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct pci_dev *pdev = pcr->pci;
85*4882a593Smuzhiyun int l1ss;
86*4882a593Smuzhiyun u32 lval;
87*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
90*4882a593Smuzhiyun if (!l1ss)
91*4882a593Smuzhiyun return;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (CHK_PCI_PID(pcr, 0x522A)) {
96*4882a593Smuzhiyun if (0 == (lval & 0x0F))
97*4882a593Smuzhiyun rtsx_pci_enable_oobs_polling(pcr);
98*4882a593Smuzhiyun else
99*4882a593Smuzhiyun rtsx_pci_disable_oobs_polling(pcr);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
103*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
104*4882a593Smuzhiyun else
105*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, ASPM_L1_1_EN);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
108*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
109*4882a593Smuzhiyun else
110*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, ASPM_L1_2_EN);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
113*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_1_EN);
114*4882a593Smuzhiyun else
115*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, PM_L1_1_EN);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
118*4882a593Smuzhiyun rtsx_set_dev_flag(pcr, PM_L1_2_EN);
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun rtsx_clear_dev_flag(pcr, PM_L1_2_EN);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (option->ltr_en) {
123*4882a593Smuzhiyun u16 val;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun pcie_capability_read_word(pcr->pci, PCI_EXP_DEVCTL2, &val);
126*4882a593Smuzhiyun if (val & PCI_EXP_DEVCTL2_LTR_EN) {
127*4882a593Smuzhiyun option->ltr_enabled = true;
128*4882a593Smuzhiyun option->ltr_active = true;
129*4882a593Smuzhiyun rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
130*4882a593Smuzhiyun } else {
131*4882a593Smuzhiyun option->ltr_enabled = false;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
136*4882a593Smuzhiyun | PM_L1_1_EN | PM_L1_2_EN))
137*4882a593Smuzhiyun option->force_clkreq_0 = false;
138*4882a593Smuzhiyun else
139*4882a593Smuzhiyun option->force_clkreq_0 = true;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
rts5227_extra_init_hw(struct rtsx_pcr * pcr)143*4882a593Smuzhiyun static int rts5227_extra_init_hw(struct rtsx_pcr *pcr)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u16 cap;
146*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun rts5227_init_from_cfg(pcr);
149*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Configure GPIO as output */
152*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02);
153*4882a593Smuzhiyun /* Reset ASPM state to default value */
154*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
155*4882a593Smuzhiyun /* Switch LDO3318 source from DV33 to card_3v3 */
156*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00);
157*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01);
158*4882a593Smuzhiyun /* LED shine disabled, set initial shine cycle period */
159*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02);
160*4882a593Smuzhiyun /* Configure LTR */
161*4882a593Smuzhiyun pcie_capability_read_word(pcr->pci, PCI_EXP_DEVCTL2, &cap);
162*4882a593Smuzhiyun if (cap & PCI_EXP_DEVCTL2_LTR_EN)
163*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LTR_CTL, 0xFF, 0xA3);
164*4882a593Smuzhiyun /* Configure OBFF */
165*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OBFF_CFG, 0x03, 0x03);
166*4882a593Smuzhiyun /* Configure driving */
167*4882a593Smuzhiyun rts5227_fill_driving(pcr, OUTPUT_3V3);
168*4882a593Smuzhiyun /* Configure force_clock_req */
169*4882a593Smuzhiyun if (pcr->flags & PCR_REVERSE_SOCKET)
170*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x30, 0x30);
171*4882a593Smuzhiyun else
172*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x30, 0x00);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (option->force_clkreq_0)
175*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG,
176*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
177*4882a593Smuzhiyun else
178*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG,
179*4882a593Smuzhiyun FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, pcr->reg_pm_ctrl3, 0x10, 0x00);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
rts5227_optimize_phy(struct rtsx_pcr * pcr)186*4882a593Smuzhiyun static int rts5227_optimize_phy(struct rtsx_pcr *pcr)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun int err;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, PM_CTRL3, D3_DELINK_MODE_EN, 0x00);
191*4882a593Smuzhiyun if (err < 0)
192*4882a593Smuzhiyun return err;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Optimize RX sensitivity */
195*4882a593Smuzhiyun return rtsx_pci_write_phy_register(pcr, 0x00, 0xBA42);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
rts5227_turn_on_led(struct rtsx_pcr * pcr)198*4882a593Smuzhiyun static int rts5227_turn_on_led(struct rtsx_pcr *pcr)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
rts5227_turn_off_led(struct rtsx_pcr * pcr)203*4882a593Smuzhiyun static int rts5227_turn_off_led(struct rtsx_pcr *pcr)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
rts5227_enable_auto_blink(struct rtsx_pcr * pcr)208*4882a593Smuzhiyun static int rts5227_enable_auto_blink(struct rtsx_pcr *pcr)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
rts5227_disable_auto_blink(struct rtsx_pcr * pcr)213*4882a593Smuzhiyun static int rts5227_disable_auto_blink(struct rtsx_pcr *pcr)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
rts5227_card_power_on(struct rtsx_pcr * pcr,int card)218*4882a593Smuzhiyun static int rts5227_card_power_on(struct rtsx_pcr *pcr, int card)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int err;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (pcr->option.ocp_en)
223*4882a593Smuzhiyun rtsx_pci_enable_ocp(pcr);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
226*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
227*4882a593Smuzhiyun SD_POWER_MASK, SD_PARTIAL_POWER_ON);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
230*4882a593Smuzhiyun LDO3318_PWR_MASK, 0x02);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun err = rtsx_pci_send_cmd(pcr, 100);
233*4882a593Smuzhiyun if (err < 0)
234*4882a593Smuzhiyun return err;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* To avoid too large in-rush current */
237*4882a593Smuzhiyun msleep(20);
238*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
239*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
240*4882a593Smuzhiyun SD_POWER_MASK, SD_POWER_ON);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
243*4882a593Smuzhiyun LDO3318_PWR_MASK, 0x06);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE,
246*4882a593Smuzhiyun SD_OUTPUT_EN, SD_OUTPUT_EN);
247*4882a593Smuzhiyun rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE,
248*4882a593Smuzhiyun MS_OUTPUT_EN, MS_OUTPUT_EN);
249*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
rts5227_card_power_off(struct rtsx_pcr * pcr,int card)252*4882a593Smuzhiyun static int rts5227_card_power_off(struct rtsx_pcr *pcr, int card)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun if (pcr->option.ocp_en)
255*4882a593Smuzhiyun rtsx_pci_disable_ocp(pcr);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun rtsx_pci_write_register(pcr, CARD_PWR_CTL, SD_POWER_MASK |
258*4882a593Smuzhiyun PMOS_STRG_MASK, SD_POWER_OFF | PMOS_STRG_400mA);
259*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PWR_GATE_CTRL, LDO3318_PWR_MASK, 0X00);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
rts5227_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)264*4882a593Smuzhiyun static int rts5227_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun int err;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
269*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4FC0 | 0x24);
270*4882a593Smuzhiyun if (err < 0)
271*4882a593Smuzhiyun return err;
272*4882a593Smuzhiyun } else if (voltage == OUTPUT_1V8) {
273*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x11, 0x3C02);
274*4882a593Smuzhiyun if (err < 0)
275*4882a593Smuzhiyun return err;
276*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4C80 | 0x24);
277*4882a593Smuzhiyun if (err < 0)
278*4882a593Smuzhiyun return err;
279*4882a593Smuzhiyun } else {
280*4882a593Smuzhiyun return -EINVAL;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* set pad drive */
284*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
285*4882a593Smuzhiyun rts5227_fill_driving(pcr, voltage);
286*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const struct pcr_ops rts5227_pcr_ops = {
290*4882a593Smuzhiyun .fetch_vendor_settings = rts5227_fetch_vendor_settings,
291*4882a593Smuzhiyun .extra_init_hw = rts5227_extra_init_hw,
292*4882a593Smuzhiyun .optimize_phy = rts5227_optimize_phy,
293*4882a593Smuzhiyun .turn_on_led = rts5227_turn_on_led,
294*4882a593Smuzhiyun .turn_off_led = rts5227_turn_off_led,
295*4882a593Smuzhiyun .enable_auto_blink = rts5227_enable_auto_blink,
296*4882a593Smuzhiyun .disable_auto_blink = rts5227_disable_auto_blink,
297*4882a593Smuzhiyun .card_power_on = rts5227_card_power_on,
298*4882a593Smuzhiyun .card_power_off = rts5227_card_power_off,
299*4882a593Smuzhiyun .switch_output_voltage = rts5227_switch_output_voltage,
300*4882a593Smuzhiyun .cd_deglitch = NULL,
301*4882a593Smuzhiyun .conv_clk_and_div_n = NULL,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* SD Pull Control Enable:
305*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull up
306*4882a593Smuzhiyun * SD_CD ==> pull up
307*4882a593Smuzhiyun * SD_WP ==> pull up
308*4882a593Smuzhiyun * SD_CMD ==> pull up
309*4882a593Smuzhiyun * SD_CLK ==> pull down
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun static const u32 rts5227_sd_pull_ctl_enable_tbl[] = {
312*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
313*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
314*4882a593Smuzhiyun 0,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* SD Pull Control Disable:
318*4882a593Smuzhiyun * SD_DAT[3:0] ==> pull down
319*4882a593Smuzhiyun * SD_CD ==> pull up
320*4882a593Smuzhiyun * SD_WP ==> pull down
321*4882a593Smuzhiyun * SD_CMD ==> pull down
322*4882a593Smuzhiyun * SD_CLK ==> pull down
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun static const u32 rts5227_sd_pull_ctl_disable_tbl[] = {
325*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
326*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
327*4882a593Smuzhiyun 0,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* MS Pull Control Enable:
331*4882a593Smuzhiyun * MS CD ==> pull up
332*4882a593Smuzhiyun * others ==> pull down
333*4882a593Smuzhiyun */
334*4882a593Smuzhiyun static const u32 rts5227_ms_pull_ctl_enable_tbl[] = {
335*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
336*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
337*4882a593Smuzhiyun 0,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* MS Pull Control Disable:
341*4882a593Smuzhiyun * MS CD ==> pull up
342*4882a593Smuzhiyun * others ==> pull down
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun static const u32 rts5227_ms_pull_ctl_disable_tbl[] = {
345*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
346*4882a593Smuzhiyun RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
347*4882a593Smuzhiyun 0,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
rts5227_init_params(struct rtsx_pcr * pcr)350*4882a593Smuzhiyun void rts5227_init_params(struct rtsx_pcr *pcr)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
353*4882a593Smuzhiyun pcr->num_slots = 2;
354*4882a593Smuzhiyun pcr->ops = &rts5227_pcr_ops;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun pcr->flags = 0;
357*4882a593Smuzhiyun pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
358*4882a593Smuzhiyun pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
359*4882a593Smuzhiyun pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
360*4882a593Smuzhiyun pcr->aspm_en = ASPM_L1_EN;
361*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 27, 15);
362*4882a593Smuzhiyun pcr->rx_initial_phase = SET_CLOCK_PHASE(30, 7, 7);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun pcr->ic_version = rts5227_get_ic_version(pcr);
365*4882a593Smuzhiyun pcr->sd_pull_ctl_enable_tbl = rts5227_sd_pull_ctl_enable_tbl;
366*4882a593Smuzhiyun pcr->sd_pull_ctl_disable_tbl = rts5227_sd_pull_ctl_disable_tbl;
367*4882a593Smuzhiyun pcr->ms_pull_ctl_enable_tbl = rts5227_ms_pull_ctl_enable_tbl;
368*4882a593Smuzhiyun pcr->ms_pull_ctl_disable_tbl = rts5227_ms_pull_ctl_disable_tbl;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = PM_CTRL3;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
rts522a_optimize_phy(struct rtsx_pcr * pcr)373*4882a593Smuzhiyun static int rts522a_optimize_phy(struct rtsx_pcr *pcr)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun int err;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun err = rtsx_pci_write_register(pcr, RTS522A_PM_CTRL3, D3_DELINK_MODE_EN,
378*4882a593Smuzhiyun 0x00);
379*4882a593Smuzhiyun if (err < 0)
380*4882a593Smuzhiyun return err;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (is_version(pcr, 0x522A, IC_VER_A)) {
383*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, PHY_RCR2,
384*4882a593Smuzhiyun PHY_RCR2_INIT_27S);
385*4882a593Smuzhiyun if (err)
386*4882a593Smuzhiyun return err;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_RCR1, PHY_RCR1_INIT_27S);
389*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_FLD0, PHY_FLD0_INIT_27S);
390*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_FLD3, PHY_FLD3_INIT_27S);
391*4882a593Smuzhiyun rtsx_pci_write_phy_register(pcr, PHY_FLD4, PHY_FLD4_INIT_27S);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
rts522a_extra_init_hw(struct rtsx_pcr * pcr)397*4882a593Smuzhiyun static int rts522a_extra_init_hw(struct rtsx_pcr *pcr)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun rts5227_extra_init_hw(pcr);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Power down OCP for power consumption */
402*4882a593Smuzhiyun if (!pcr->card_exist)
403*4882a593Smuzhiyun rtsx_pci_write_register(pcr, FPDCTL, OC_POWER_DOWN,
404*4882a593Smuzhiyun OC_POWER_DOWN);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun rtsx_pci_write_register(pcr, FUNC_FORCE_CTL, FUNC_FORCE_UPME_XMT_DBG,
407*4882a593Smuzhiyun FUNC_FORCE_UPME_XMT_DBG);
408*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PCLK_CTL, 0x04, 0x04);
409*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0);
410*4882a593Smuzhiyun rtsx_pci_write_register(pcr, PM_CLK_FORCE_CTL, 0xFF, 0x11);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
rts522a_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)415*4882a593Smuzhiyun static int rts522a_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun int err;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (voltage == OUTPUT_3V3) {
420*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x08, 0x57E4);
421*4882a593Smuzhiyun if (err < 0)
422*4882a593Smuzhiyun return err;
423*4882a593Smuzhiyun } else if (voltage == OUTPUT_1V8) {
424*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x11, 0x3C02);
425*4882a593Smuzhiyun if (err < 0)
426*4882a593Smuzhiyun return err;
427*4882a593Smuzhiyun err = rtsx_pci_write_phy_register(pcr, 0x08, 0x54A4);
428*4882a593Smuzhiyun if (err < 0)
429*4882a593Smuzhiyun return err;
430*4882a593Smuzhiyun } else {
431*4882a593Smuzhiyun return -EINVAL;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* set pad drive */
435*4882a593Smuzhiyun rtsx_pci_init_cmd(pcr);
436*4882a593Smuzhiyun rts5227_fill_driving(pcr, voltage);
437*4882a593Smuzhiyun return rtsx_pci_send_cmd(pcr, 100);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
rts522a_set_l1off_cfg_sub_d0(struct rtsx_pcr * pcr,int active)440*4882a593Smuzhiyun static void rts522a_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
443*4882a593Smuzhiyun int aspm_L1_1, aspm_L1_2;
444*4882a593Smuzhiyun u8 val = 0;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
447*4882a593Smuzhiyun aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (active) {
450*4882a593Smuzhiyun /* run, latency: 60us */
451*4882a593Smuzhiyun if (aspm_L1_1)
452*4882a593Smuzhiyun val = option->ltr_l1off_snooze_sspwrgate;
453*4882a593Smuzhiyun } else {
454*4882a593Smuzhiyun /* l1off, latency: 300us */
455*4882a593Smuzhiyun if (aspm_L1_2)
456*4882a593Smuzhiyun val = option->ltr_l1off_sspwrgate;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun rtsx_set_l1off_sub(pcr, val);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* rts522a operations mainly derived from rts5227, except phy/hw init setting.
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun static const struct pcr_ops rts522a_pcr_ops = {
465*4882a593Smuzhiyun .fetch_vendor_settings = rts5227_fetch_vendor_settings,
466*4882a593Smuzhiyun .extra_init_hw = rts522a_extra_init_hw,
467*4882a593Smuzhiyun .optimize_phy = rts522a_optimize_phy,
468*4882a593Smuzhiyun .turn_on_led = rts5227_turn_on_led,
469*4882a593Smuzhiyun .turn_off_led = rts5227_turn_off_led,
470*4882a593Smuzhiyun .enable_auto_blink = rts5227_enable_auto_blink,
471*4882a593Smuzhiyun .disable_auto_blink = rts5227_disable_auto_blink,
472*4882a593Smuzhiyun .card_power_on = rts5227_card_power_on,
473*4882a593Smuzhiyun .card_power_off = rts5227_card_power_off,
474*4882a593Smuzhiyun .switch_output_voltage = rts522a_switch_output_voltage,
475*4882a593Smuzhiyun .cd_deglitch = NULL,
476*4882a593Smuzhiyun .conv_clk_and_div_n = NULL,
477*4882a593Smuzhiyun .set_l1off_cfg_sub_d0 = rts522a_set_l1off_cfg_sub_d0,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
rts522a_init_params(struct rtsx_pcr * pcr)480*4882a593Smuzhiyun void rts522a_init_params(struct rtsx_pcr *pcr)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct rtsx_cr_option *option = &pcr->option;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun rts5227_init_params(pcr);
485*4882a593Smuzhiyun pcr->ops = &rts522a_pcr_ops;
486*4882a593Smuzhiyun pcr->tx_initial_phase = SET_CLOCK_PHASE(20, 20, 11);
487*4882a593Smuzhiyun pcr->reg_pm_ctrl3 = RTS522A_PM_CTRL3;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun option->dev_flags = LTR_L1SS_PWR_GATE_EN;
490*4882a593Smuzhiyun option->ltr_en = true;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
493*4882a593Smuzhiyun option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
494*4882a593Smuzhiyun option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
495*4882a593Smuzhiyun option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
496*4882a593Smuzhiyun option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
497*4882a593Smuzhiyun option->ltr_l1off_sspwrgate = 0x7F;
498*4882a593Smuzhiyun option->ltr_l1off_snooze_sspwrgate = 0x78;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pcr->option.ocp_en = 1;
501*4882a593Smuzhiyun if (pcr->option.ocp_en)
502*4882a593Smuzhiyun pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
503*4882a593Smuzhiyun pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
504*4882a593Smuzhiyun pcr->option.sd_800mA_ocp_thd = RTS522A_OCP_THD_800;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun }
507