xref: /OK3568_Linux_fs/kernel/drivers/misc/cardreader/rtl8411.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /* Driver for Realtek PCI-Express card reader
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author:
7*4882a593Smuzhiyun  *   Wei WANG <wei_wang@realsil.com.cn>
8*4882a593Smuzhiyun  *   Roger Tseng <rogerable@realtek.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/rtsx_pci.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "rtsx_pcr.h"
17*4882a593Smuzhiyun 
rtl8411_get_ic_version(struct rtsx_pcr * pcr)18*4882a593Smuzhiyun static u8 rtl8411_get_ic_version(struct rtsx_pcr *pcr)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u8 val;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	rtsx_pci_read_register(pcr, SYS_VER, &val);
23*4882a593Smuzhiyun 	return val & 0x0F;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
rtl8411b_is_qfn48(struct rtsx_pcr * pcr)26*4882a593Smuzhiyun static int rtl8411b_is_qfn48(struct rtsx_pcr *pcr)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	u8 val = 0;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	rtsx_pci_read_register(pcr, RTL8411B_PACKAGE_MODE, &val);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	if (val & 0x2)
33*4882a593Smuzhiyun 		return 1;
34*4882a593Smuzhiyun 	else
35*4882a593Smuzhiyun 		return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
rtl8411_fetch_vendor_settings(struct rtsx_pcr * pcr)38*4882a593Smuzhiyun static void rtl8411_fetch_vendor_settings(struct rtsx_pcr *pcr)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct pci_dev *pdev = pcr->pci;
41*4882a593Smuzhiyun 	u32 reg1 = 0;
42*4882a593Smuzhiyun 	u8 reg3 = 0;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg1);
45*4882a593Smuzhiyun 	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg1);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (!rtsx_vendor_setting_valid(reg1))
48*4882a593Smuzhiyun 		return;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	pcr->aspm_en = rtsx_reg_to_aspm(reg1);
51*4882a593Smuzhiyun 	pcr->sd30_drive_sel_1v8 =
52*4882a593Smuzhiyun 		map_sd_drive(rtsx_reg_to_sd30_drive_sel_1v8(reg1));
53*4882a593Smuzhiyun 	pcr->card_drive_sel &= 0x3F;
54*4882a593Smuzhiyun 	pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg1);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	pci_read_config_byte(pdev, PCR_SETTING_REG3, &reg3);
57*4882a593Smuzhiyun 	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG3, reg3);
58*4882a593Smuzhiyun 	pcr->sd30_drive_sel_3v3 = rtl8411_reg_to_sd30_drive_sel_3v3(reg3);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
rtl8411b_fetch_vendor_settings(struct rtsx_pcr * pcr)61*4882a593Smuzhiyun static void rtl8411b_fetch_vendor_settings(struct rtsx_pcr *pcr)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct pci_dev *pdev = pcr->pci;
64*4882a593Smuzhiyun 	u32 reg = 0;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg);
67*4882a593Smuzhiyun 	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (!rtsx_vendor_setting_valid(reg))
70*4882a593Smuzhiyun 		return;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	pcr->aspm_en = rtsx_reg_to_aspm(reg);
73*4882a593Smuzhiyun 	pcr->sd30_drive_sel_1v8 =
74*4882a593Smuzhiyun 		map_sd_drive(rtsx_reg_to_sd30_drive_sel_1v8(reg));
75*4882a593Smuzhiyun 	pcr->sd30_drive_sel_3v3 =
76*4882a593Smuzhiyun 		map_sd_drive(rtl8411b_reg_to_sd30_drive_sel_3v3(reg));
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
rtl8411_force_power_down(struct rtsx_pcr * pcr,u8 pm_state)79*4882a593Smuzhiyun static void rtl8411_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	rtsx_pci_write_register(pcr, FPDCTL, 0x07, 0x07);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
rtl8411_extra_init_hw(struct rtsx_pcr * pcr)84*4882a593Smuzhiyun static int rtl8411_extra_init_hw(struct rtsx_pcr *pcr)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
89*4882a593Smuzhiyun 			0xFF, pcr->sd30_drive_sel_3v3);
90*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CD_PAD_CTL,
91*4882a593Smuzhiyun 			CD_DISABLE_MASK | CD_AUTO_DISABLE, CD_ENABLE);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return rtsx_pci_send_cmd(pcr, 100);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
rtl8411b_extra_init_hw(struct rtsx_pcr * pcr)96*4882a593Smuzhiyun static int rtl8411b_extra_init_hw(struct rtsx_pcr *pcr)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (rtl8411b_is_qfn48(pcr))
101*4882a593Smuzhiyun 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
102*4882a593Smuzhiyun 				CARD_PULL_CTL3, 0xFF, 0xF5);
103*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
104*4882a593Smuzhiyun 			0xFF, pcr->sd30_drive_sel_3v3);
105*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CD_PAD_CTL,
106*4882a593Smuzhiyun 			CD_DISABLE_MASK | CD_AUTO_DISABLE, CD_ENABLE);
107*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, FUNC_FORCE_CTL,
108*4882a593Smuzhiyun 			0x06, 0x00);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return rtsx_pci_send_cmd(pcr, 100);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
rtl8411_turn_on_led(struct rtsx_pcr * pcr)113*4882a593Smuzhiyun static int rtl8411_turn_on_led(struct rtsx_pcr *pcr)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, CARD_GPIO, 0x01, 0x00);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
rtl8411_turn_off_led(struct rtsx_pcr * pcr)118*4882a593Smuzhiyun static int rtl8411_turn_off_led(struct rtsx_pcr *pcr)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, CARD_GPIO, 0x01, 0x01);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
rtl8411_enable_auto_blink(struct rtsx_pcr * pcr)123*4882a593Smuzhiyun static int rtl8411_enable_auto_blink(struct rtsx_pcr *pcr)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, CARD_AUTO_BLINK, 0xFF, 0x0D);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
rtl8411_disable_auto_blink(struct rtsx_pcr * pcr)128*4882a593Smuzhiyun static int rtl8411_disable_auto_blink(struct rtsx_pcr *pcr)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, CARD_AUTO_BLINK, 0x08, 0x00);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
rtl8411_card_power_on(struct rtsx_pcr * pcr,int card)133*4882a593Smuzhiyun static int rtl8411_card_power_on(struct rtsx_pcr *pcr, int card)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	int err;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	rtsx_pci_init_cmd(pcr);
138*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
139*4882a593Smuzhiyun 			BPP_POWER_MASK, BPP_POWER_5_PERCENT_ON);
140*4882a593Smuzhiyun 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_CTL,
141*4882a593Smuzhiyun 			BPP_LDO_POWB, BPP_LDO_SUSPEND);
142*4882a593Smuzhiyun 	err = rtsx_pci_send_cmd(pcr, 100);
143*4882a593Smuzhiyun 	if (err < 0)
144*4882a593Smuzhiyun 		return err;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* To avoid too large in-rush current */
147*4882a593Smuzhiyun 	udelay(150);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
150*4882a593Smuzhiyun 			BPP_POWER_MASK, BPP_POWER_10_PERCENT_ON);
151*4882a593Smuzhiyun 	if (err < 0)
152*4882a593Smuzhiyun 		return err;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	udelay(150);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
157*4882a593Smuzhiyun 			BPP_POWER_MASK, BPP_POWER_15_PERCENT_ON);
158*4882a593Smuzhiyun 	if (err < 0)
159*4882a593Smuzhiyun 		return err;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	udelay(150);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
164*4882a593Smuzhiyun 			BPP_POWER_MASK, BPP_POWER_ON);
165*4882a593Smuzhiyun 	if (err < 0)
166*4882a593Smuzhiyun 		return err;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, LDO_CTL, BPP_LDO_POWB, BPP_LDO_ON);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
rtl8411_card_power_off(struct rtsx_pcr * pcr,int card)171*4882a593Smuzhiyun static int rtl8411_card_power_off(struct rtsx_pcr *pcr, int card)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	int err;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	err = rtsx_pci_write_register(pcr, CARD_PWR_CTL,
176*4882a593Smuzhiyun 			BPP_POWER_MASK, BPP_POWER_OFF);
177*4882a593Smuzhiyun 	if (err < 0)
178*4882a593Smuzhiyun 		return err;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, LDO_CTL,
181*4882a593Smuzhiyun 			BPP_LDO_POWB, BPP_LDO_SUSPEND);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
rtl8411_do_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage,int bpp_tuned18_shift,int bpp_asic_1v8)184*4882a593Smuzhiyun static int rtl8411_do_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage,
185*4882a593Smuzhiyun 		int bpp_tuned18_shift, int bpp_asic_1v8)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u8 mask, val;
188*4882a593Smuzhiyun 	int err;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	mask = (BPP_REG_TUNED18 << bpp_tuned18_shift) | BPP_PAD_MASK;
191*4882a593Smuzhiyun 	if (voltage == OUTPUT_3V3) {
192*4882a593Smuzhiyun 		err = rtsx_pci_write_register(pcr,
193*4882a593Smuzhiyun 				SD30_DRIVE_SEL, 0x07, pcr->sd30_drive_sel_3v3);
194*4882a593Smuzhiyun 		if (err < 0)
195*4882a593Smuzhiyun 			return err;
196*4882a593Smuzhiyun 		val = (BPP_ASIC_3V3 << bpp_tuned18_shift) | BPP_PAD_3V3;
197*4882a593Smuzhiyun 	} else if (voltage == OUTPUT_1V8) {
198*4882a593Smuzhiyun 		err = rtsx_pci_write_register(pcr,
199*4882a593Smuzhiyun 				SD30_DRIVE_SEL, 0x07, pcr->sd30_drive_sel_1v8);
200*4882a593Smuzhiyun 		if (err < 0)
201*4882a593Smuzhiyun 			return err;
202*4882a593Smuzhiyun 		val = (bpp_asic_1v8 << bpp_tuned18_shift) | BPP_PAD_1V8;
203*4882a593Smuzhiyun 	} else {
204*4882a593Smuzhiyun 		return -EINVAL;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return rtsx_pci_write_register(pcr, LDO_CTL, mask, val);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
rtl8411_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)210*4882a593Smuzhiyun static int rtl8411_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	return rtl8411_do_switch_output_voltage(pcr, voltage,
213*4882a593Smuzhiyun 			BPP_TUNED18_SHIFT_8411, BPP_ASIC_1V8);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
rtl8402_switch_output_voltage(struct rtsx_pcr * pcr,u8 voltage)216*4882a593Smuzhiyun static int rtl8402_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	return rtl8411_do_switch_output_voltage(pcr, voltage,
219*4882a593Smuzhiyun 			BPP_TUNED18_SHIFT_8402, BPP_ASIC_2V0);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
rtl8411_cd_deglitch(struct rtsx_pcr * pcr)222*4882a593Smuzhiyun static unsigned int rtl8411_cd_deglitch(struct rtsx_pcr *pcr)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	unsigned int card_exist;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	card_exist = rtsx_pci_readl(pcr, RTSX_BIPR);
227*4882a593Smuzhiyun 	card_exist &= CARD_EXIST;
228*4882a593Smuzhiyun 	if (!card_exist) {
229*4882a593Smuzhiyun 		/* Enable card CD */
230*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CD_PAD_CTL,
231*4882a593Smuzhiyun 				CD_DISABLE_MASK, CD_ENABLE);
232*4882a593Smuzhiyun 		/* Enable card interrupt */
233*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x00);
234*4882a593Smuzhiyun 		return 0;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (hweight32(card_exist) > 1) {
238*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CARD_PWR_CTL,
239*4882a593Smuzhiyun 				BPP_POWER_MASK, BPP_POWER_5_PERCENT_ON);
240*4882a593Smuzhiyun 		msleep(100);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		card_exist = rtsx_pci_readl(pcr, RTSX_BIPR);
243*4882a593Smuzhiyun 		if (card_exist & MS_EXIST)
244*4882a593Smuzhiyun 			card_exist = MS_EXIST;
245*4882a593Smuzhiyun 		else if (card_exist & SD_EXIST)
246*4882a593Smuzhiyun 			card_exist = SD_EXIST;
247*4882a593Smuzhiyun 		else
248*4882a593Smuzhiyun 			card_exist = 0;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CARD_PWR_CTL,
251*4882a593Smuzhiyun 				BPP_POWER_MASK, BPP_POWER_OFF);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		pcr_dbg(pcr, "After CD deglitch, card_exist = 0x%x\n",
254*4882a593Smuzhiyun 			card_exist);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (card_exist & MS_EXIST) {
258*4882a593Smuzhiyun 		/* Disable SD interrupt */
259*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x40);
260*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CD_PAD_CTL,
261*4882a593Smuzhiyun 				CD_DISABLE_MASK, MS_CD_EN_ONLY);
262*4882a593Smuzhiyun 	} else if (card_exist & SD_EXIST) {
263*4882a593Smuzhiyun 		/* Disable MS interrupt */
264*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, EFUSE_CONTENT, 0xe0, 0x80);
265*4882a593Smuzhiyun 		rtsx_pci_write_register(pcr, CD_PAD_CTL,
266*4882a593Smuzhiyun 				CD_DISABLE_MASK, SD_CD_EN_ONLY);
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return card_exist;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
rtl8411_conv_clk_and_div_n(int input,int dir)272*4882a593Smuzhiyun static int rtl8411_conv_clk_and_div_n(int input, int dir)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	int output;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (dir == CLK_TO_DIV_N)
277*4882a593Smuzhiyun 		output = input * 4 / 5 - 2;
278*4882a593Smuzhiyun 	else
279*4882a593Smuzhiyun 		output = (input + 2) * 5 / 4;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return output;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct pcr_ops rtl8411_pcr_ops = {
285*4882a593Smuzhiyun 	.fetch_vendor_settings = rtl8411_fetch_vendor_settings,
286*4882a593Smuzhiyun 	.extra_init_hw = rtl8411_extra_init_hw,
287*4882a593Smuzhiyun 	.optimize_phy = NULL,
288*4882a593Smuzhiyun 	.turn_on_led = rtl8411_turn_on_led,
289*4882a593Smuzhiyun 	.turn_off_led = rtl8411_turn_off_led,
290*4882a593Smuzhiyun 	.enable_auto_blink = rtl8411_enable_auto_blink,
291*4882a593Smuzhiyun 	.disable_auto_blink = rtl8411_disable_auto_blink,
292*4882a593Smuzhiyun 	.card_power_on = rtl8411_card_power_on,
293*4882a593Smuzhiyun 	.card_power_off = rtl8411_card_power_off,
294*4882a593Smuzhiyun 	.switch_output_voltage = rtl8411_switch_output_voltage,
295*4882a593Smuzhiyun 	.cd_deglitch = rtl8411_cd_deglitch,
296*4882a593Smuzhiyun 	.conv_clk_and_div_n = rtl8411_conv_clk_and_div_n,
297*4882a593Smuzhiyun 	.force_power_down = rtl8411_force_power_down,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct pcr_ops rtl8402_pcr_ops = {
301*4882a593Smuzhiyun 	.fetch_vendor_settings = rtl8411_fetch_vendor_settings,
302*4882a593Smuzhiyun 	.extra_init_hw = rtl8411_extra_init_hw,
303*4882a593Smuzhiyun 	.optimize_phy = NULL,
304*4882a593Smuzhiyun 	.turn_on_led = rtl8411_turn_on_led,
305*4882a593Smuzhiyun 	.turn_off_led = rtl8411_turn_off_led,
306*4882a593Smuzhiyun 	.enable_auto_blink = rtl8411_enable_auto_blink,
307*4882a593Smuzhiyun 	.disable_auto_blink = rtl8411_disable_auto_blink,
308*4882a593Smuzhiyun 	.card_power_on = rtl8411_card_power_on,
309*4882a593Smuzhiyun 	.card_power_off = rtl8411_card_power_off,
310*4882a593Smuzhiyun 	.switch_output_voltage = rtl8402_switch_output_voltage,
311*4882a593Smuzhiyun 	.cd_deglitch = rtl8411_cd_deglitch,
312*4882a593Smuzhiyun 	.conv_clk_and_div_n = rtl8411_conv_clk_and_div_n,
313*4882a593Smuzhiyun 	.force_power_down = rtl8411_force_power_down,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const struct pcr_ops rtl8411b_pcr_ops = {
317*4882a593Smuzhiyun 	.fetch_vendor_settings = rtl8411b_fetch_vendor_settings,
318*4882a593Smuzhiyun 	.extra_init_hw = rtl8411b_extra_init_hw,
319*4882a593Smuzhiyun 	.optimize_phy = NULL,
320*4882a593Smuzhiyun 	.turn_on_led = rtl8411_turn_on_led,
321*4882a593Smuzhiyun 	.turn_off_led = rtl8411_turn_off_led,
322*4882a593Smuzhiyun 	.enable_auto_blink = rtl8411_enable_auto_blink,
323*4882a593Smuzhiyun 	.disable_auto_blink = rtl8411_disable_auto_blink,
324*4882a593Smuzhiyun 	.card_power_on = rtl8411_card_power_on,
325*4882a593Smuzhiyun 	.card_power_off = rtl8411_card_power_off,
326*4882a593Smuzhiyun 	.switch_output_voltage = rtl8411_switch_output_voltage,
327*4882a593Smuzhiyun 	.cd_deglitch = rtl8411_cd_deglitch,
328*4882a593Smuzhiyun 	.conv_clk_and_div_n = rtl8411_conv_clk_and_div_n,
329*4882a593Smuzhiyun 	.force_power_down = rtl8411_force_power_down,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* SD Pull Control Enable:
333*4882a593Smuzhiyun  *     SD_DAT[3:0] ==> pull up
334*4882a593Smuzhiyun  *     SD_CD       ==> pull up
335*4882a593Smuzhiyun  *     SD_WP       ==> pull up
336*4882a593Smuzhiyun  *     SD_CMD      ==> pull up
337*4882a593Smuzhiyun  *     SD_CLK      ==> pull down
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun static const u32 rtl8411_sd_pull_ctl_enable_tbl[] = {
340*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0xAA),
341*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
342*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0xA9),
343*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
344*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x09),
345*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
346*4882a593Smuzhiyun 	0,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* SD Pull Control Disable:
350*4882a593Smuzhiyun  *     SD_DAT[3:0] ==> pull down
351*4882a593Smuzhiyun  *     SD_CD       ==> pull up
352*4882a593Smuzhiyun  *     SD_WP       ==> pull down
353*4882a593Smuzhiyun  *     SD_CMD      ==> pull down
354*4882a593Smuzhiyun  *     SD_CLK      ==> pull down
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun static const u32 rtl8411_sd_pull_ctl_disable_tbl[] = {
357*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
358*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
359*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
360*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
361*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
362*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
363*4882a593Smuzhiyun 	0,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* MS Pull Control Enable:
367*4882a593Smuzhiyun  *     MS CD       ==> pull up
368*4882a593Smuzhiyun  *     others      ==> pull down
369*4882a593Smuzhiyun  */
370*4882a593Smuzhiyun static const u32 rtl8411_ms_pull_ctl_enable_tbl[] = {
371*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
372*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
373*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
374*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x05),
375*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
376*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
377*4882a593Smuzhiyun 	0,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /* MS Pull Control Disable:
381*4882a593Smuzhiyun  *     MS CD       ==> pull up
382*4882a593Smuzhiyun  *     others      ==> pull down
383*4882a593Smuzhiyun  */
384*4882a593Smuzhiyun static const u32 rtl8411_ms_pull_ctl_disable_tbl[] = {
385*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
386*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
387*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x95),
388*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09),
389*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05),
390*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04),
391*4882a593Smuzhiyun 	0,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const u32 rtl8411b_qfn64_sd_pull_ctl_enable_tbl[] = {
395*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0xAA),
396*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
397*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x09 | 0xD0),
398*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
399*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
400*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
401*4882a593Smuzhiyun 	0,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static const u32 rtl8411b_qfn48_sd_pull_ctl_enable_tbl[] = {
405*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
406*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x69 | 0x90),
407*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x08 | 0x11),
408*4882a593Smuzhiyun 	0,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const u32 rtl8411b_qfn64_sd_pull_ctl_disable_tbl[] = {
412*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
413*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
414*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
415*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
416*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
417*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
418*4882a593Smuzhiyun 	0,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const u32 rtl8411b_qfn48_sd_pull_ctl_disable_tbl[] = {
422*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
423*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
424*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
425*4882a593Smuzhiyun 	0,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const u32 rtl8411b_qfn64_ms_pull_ctl_enable_tbl[] = {
429*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
430*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
431*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
432*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x05 | 0x50),
433*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
434*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
435*4882a593Smuzhiyun 	0,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static const u32 rtl8411b_qfn48_ms_pull_ctl_enable_tbl[] = {
439*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
440*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
441*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
442*4882a593Smuzhiyun 	0,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static const u32 rtl8411b_qfn64_ms_pull_ctl_disable_tbl[] = {
446*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x65),
447*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
448*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x05 | 0xD0),
449*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x09 | 0x50),
450*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x05 | 0x50),
451*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
452*4882a593Smuzhiyun 	0,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const u32 rtl8411b_qfn48_ms_pull_ctl_disable_tbl[] = {
456*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
457*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL3, 0x65 | 0x90),
458*4882a593Smuzhiyun 	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x04 | 0x11),
459*4882a593Smuzhiyun 	0,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
rtl8411_init_common_params(struct rtsx_pcr * pcr)462*4882a593Smuzhiyun static void rtl8411_init_common_params(struct rtsx_pcr *pcr)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
465*4882a593Smuzhiyun 	pcr->num_slots = 2;
466*4882a593Smuzhiyun 	pcr->flags = 0;
467*4882a593Smuzhiyun 	pcr->card_drive_sel = RTL8411_CARD_DRIVE_DEFAULT;
468*4882a593Smuzhiyun 	pcr->sd30_drive_sel_1v8 = DRIVER_TYPE_B;
469*4882a593Smuzhiyun 	pcr->sd30_drive_sel_3v3 = DRIVER_TYPE_D;
470*4882a593Smuzhiyun 	pcr->aspm_en = ASPM_L1_EN;
471*4882a593Smuzhiyun 	pcr->tx_initial_phase = SET_CLOCK_PHASE(23, 7, 14);
472*4882a593Smuzhiyun 	pcr->rx_initial_phase = SET_CLOCK_PHASE(4, 3, 10);
473*4882a593Smuzhiyun 	pcr->ic_version = rtl8411_get_ic_version(pcr);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
rtl8411_init_params(struct rtsx_pcr * pcr)476*4882a593Smuzhiyun void rtl8411_init_params(struct rtsx_pcr *pcr)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	rtl8411_init_common_params(pcr);
479*4882a593Smuzhiyun 	pcr->ops = &rtl8411_pcr_ops;
480*4882a593Smuzhiyun 	set_pull_ctrl_tables(pcr, rtl8411);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
rtl8411b_init_params(struct rtsx_pcr * pcr)483*4882a593Smuzhiyun void rtl8411b_init_params(struct rtsx_pcr *pcr)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	rtl8411_init_common_params(pcr);
486*4882a593Smuzhiyun 	pcr->ops = &rtl8411b_pcr_ops;
487*4882a593Smuzhiyun 	if (rtl8411b_is_qfn48(pcr))
488*4882a593Smuzhiyun 		set_pull_ctrl_tables(pcr, rtl8411b_qfn48);
489*4882a593Smuzhiyun 	else
490*4882a593Smuzhiyun 		set_pull_ctrl_tables(pcr, rtl8411b_qfn64);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
rtl8402_init_params(struct rtsx_pcr * pcr)493*4882a593Smuzhiyun void rtl8402_init_params(struct rtsx_pcr *pcr)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	rtl8411_init_common_params(pcr);
496*4882a593Smuzhiyun 	pcr->ops = &rtl8402_pcr_ops;
497*4882a593Smuzhiyun 	set_pull_ctrl_tables(pcr, rtl8411);
498*4882a593Smuzhiyun }
499