1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ad525x_dpot: Driver for the Analog Devices digital potentiometers
4*4882a593Smuzhiyun * Copyright (c) 2009-2010 Analog Devices, Inc.
5*4882a593Smuzhiyun * Author: Michael Hennerich <michael.hennerich@analog.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * DEVID #Wipers #Positions Resistor Options (kOhm)
8*4882a593Smuzhiyun * AD5258 1 64 1, 10, 50, 100
9*4882a593Smuzhiyun * AD5259 1 256 5, 10, 50, 100
10*4882a593Smuzhiyun * AD5251 2 64 1, 10, 50, 100
11*4882a593Smuzhiyun * AD5252 2 256 1, 10, 50, 100
12*4882a593Smuzhiyun * AD5255 3 512 25, 250
13*4882a593Smuzhiyun * AD5253 4 64 1, 10, 50, 100
14*4882a593Smuzhiyun * AD5254 4 256 1, 10, 50, 100
15*4882a593Smuzhiyun * AD5160 1 256 5, 10, 50, 100
16*4882a593Smuzhiyun * AD5161 1 256 5, 10, 50, 100
17*4882a593Smuzhiyun * AD5162 2 256 2.5, 10, 50, 100
18*4882a593Smuzhiyun * AD5165 1 256 100
19*4882a593Smuzhiyun * AD5200 1 256 10, 50
20*4882a593Smuzhiyun * AD5201 1 33 10, 50
21*4882a593Smuzhiyun * AD5203 4 64 10, 100
22*4882a593Smuzhiyun * AD5204 4 256 10, 50, 100
23*4882a593Smuzhiyun * AD5206 6 256 10, 50, 100
24*4882a593Smuzhiyun * AD5207 2 256 10, 50, 100
25*4882a593Smuzhiyun * AD5231 1 1024 10, 50, 100
26*4882a593Smuzhiyun * AD5232 2 256 10, 50, 100
27*4882a593Smuzhiyun * AD5233 4 64 10, 50, 100
28*4882a593Smuzhiyun * AD5235 2 1024 25, 250
29*4882a593Smuzhiyun * AD5260 1 256 20, 50, 200
30*4882a593Smuzhiyun * AD5262 2 256 20, 50, 200
31*4882a593Smuzhiyun * AD5263 4 256 20, 50, 200
32*4882a593Smuzhiyun * AD5290 1 256 10, 50, 100
33*4882a593Smuzhiyun * AD5291 1 256 20, 50, 100 (20-TP)
34*4882a593Smuzhiyun * AD5292 1 1024 20, 50, 100 (20-TP)
35*4882a593Smuzhiyun * AD5293 1 1024 20, 50, 100
36*4882a593Smuzhiyun * AD7376 1 128 10, 50, 100, 1M
37*4882a593Smuzhiyun * AD8400 1 256 1, 10, 50, 100
38*4882a593Smuzhiyun * AD8402 2 256 1, 10, 50, 100
39*4882a593Smuzhiyun * AD8403 4 256 1, 10, 50, 100
40*4882a593Smuzhiyun * ADN2850 3 512 25, 250
41*4882a593Smuzhiyun * AD5241 1 256 10, 100, 1M
42*4882a593Smuzhiyun * AD5246 1 128 5, 10, 50, 100
43*4882a593Smuzhiyun * AD5247 1 128 5, 10, 50, 100
44*4882a593Smuzhiyun * AD5245 1 256 5, 10, 50, 100
45*4882a593Smuzhiyun * AD5243 2 256 2.5, 10, 50, 100
46*4882a593Smuzhiyun * AD5248 2 256 2.5, 10, 50, 100
47*4882a593Smuzhiyun * AD5242 2 256 20, 50, 200
48*4882a593Smuzhiyun * AD5280 1 256 20, 50, 200
49*4882a593Smuzhiyun * AD5282 2 256 20, 50, 200
50*4882a593Smuzhiyun * ADN2860 3 512 25, 250
51*4882a593Smuzhiyun * AD5273 1 64 1, 10, 50, 100 (OTP)
52*4882a593Smuzhiyun * AD5171 1 64 5, 10, 50, 100 (OTP)
53*4882a593Smuzhiyun * AD5170 1 256 2.5, 10, 50, 100 (OTP)
54*4882a593Smuzhiyun * AD5172 2 256 2.5, 10, 50, 100 (OTP)
55*4882a593Smuzhiyun * AD5173 2 256 2.5, 10, 50, 100 (OTP)
56*4882a593Smuzhiyun * AD5270 1 1024 20, 50, 100 (50-TP)
57*4882a593Smuzhiyun * AD5271 1 256 20, 50, 100 (50-TP)
58*4882a593Smuzhiyun * AD5272 1 1024 20, 50, 100 (50-TP)
59*4882a593Smuzhiyun * AD5274 1 256 20, 50, 100 (50-TP)
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * See Documentation/misc-devices/ad525x_dpot.rst for more info.
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun * derived from ad5258.c
64*4882a593Smuzhiyun * Copyright (c) 2009 Cyber Switching, Inc.
65*4882a593Smuzhiyun * Author: Chris Verges <chrisv@cyberswitching.com>
66*4882a593Smuzhiyun *
67*4882a593Smuzhiyun * derived from ad5252.c
68*4882a593Smuzhiyun * Copyright (c) 2006-2011 Michael Hennerich <michael.hennerich@analog.com>
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #include <linux/module.h>
72*4882a593Smuzhiyun #include <linux/device.h>
73*4882a593Smuzhiyun #include <linux/kernel.h>
74*4882a593Smuzhiyun #include <linux/delay.h>
75*4882a593Smuzhiyun #include <linux/slab.h>
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #include "ad525x_dpot.h"
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Client data (each client gets its own)
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct dpot_data {
84*4882a593Smuzhiyun struct ad_dpot_bus_data bdata;
85*4882a593Smuzhiyun struct mutex update_lock;
86*4882a593Smuzhiyun unsigned int rdac_mask;
87*4882a593Smuzhiyun unsigned int max_pos;
88*4882a593Smuzhiyun unsigned long devid;
89*4882a593Smuzhiyun unsigned int uid;
90*4882a593Smuzhiyun unsigned int feat;
91*4882a593Smuzhiyun unsigned int wipers;
92*4882a593Smuzhiyun u16 rdac_cache[MAX_RDACS];
93*4882a593Smuzhiyun DECLARE_BITMAP(otp_en_mask, MAX_RDACS);
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
dpot_read_d8(struct dpot_data * dpot)96*4882a593Smuzhiyun static inline int dpot_read_d8(struct dpot_data *dpot)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun return dpot->bdata.bops->read_d8(dpot->bdata.client);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
dpot_read_r8d8(struct dpot_data * dpot,u8 reg)101*4882a593Smuzhiyun static inline int dpot_read_r8d8(struct dpot_data *dpot, u8 reg)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun return dpot->bdata.bops->read_r8d8(dpot->bdata.client, reg);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
dpot_read_r8d16(struct dpot_data * dpot,u8 reg)106*4882a593Smuzhiyun static inline int dpot_read_r8d16(struct dpot_data *dpot, u8 reg)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return dpot->bdata.bops->read_r8d16(dpot->bdata.client, reg);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
dpot_write_d8(struct dpot_data * dpot,u8 val)111*4882a593Smuzhiyun static inline int dpot_write_d8(struct dpot_data *dpot, u8 val)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return dpot->bdata.bops->write_d8(dpot->bdata.client, val);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
dpot_write_r8d8(struct dpot_data * dpot,u8 reg,u16 val)116*4882a593Smuzhiyun static inline int dpot_write_r8d8(struct dpot_data *dpot, u8 reg, u16 val)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun return dpot->bdata.bops->write_r8d8(dpot->bdata.client, reg, val);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
dpot_write_r8d16(struct dpot_data * dpot,u8 reg,u16 val)121*4882a593Smuzhiyun static inline int dpot_write_r8d16(struct dpot_data *dpot, u8 reg, u16 val)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return dpot->bdata.bops->write_r8d16(dpot->bdata.client, reg, val);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
dpot_read_spi(struct dpot_data * dpot,u8 reg)126*4882a593Smuzhiyun static s32 dpot_read_spi(struct dpot_data *dpot, u8 reg)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun unsigned int ctrl = 0;
129*4882a593Smuzhiyun int value;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (!(reg & (DPOT_ADDR_EEPROM | DPOT_ADDR_CMD))) {
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (dpot->feat & F_RDACS_WONLY)
134*4882a593Smuzhiyun return dpot->rdac_cache[reg & DPOT_RDAC_MASK];
135*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5291_ID) ||
136*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5292_ID) ||
137*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5293_ID)) {
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun value = dpot_read_r8d8(dpot,
140*4882a593Smuzhiyun DPOT_AD5291_READ_RDAC << 2);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5291_ID))
143*4882a593Smuzhiyun value = value >> 2;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return value;
146*4882a593Smuzhiyun } else if (dpot->uid == DPOT_UID(AD5270_ID) ||
147*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5271_ID)) {
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun value = dpot_read_r8d8(dpot,
150*4882a593Smuzhiyun DPOT_AD5270_1_2_4_READ_RDAC << 2);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (value < 0)
153*4882a593Smuzhiyun return value;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5271_ID))
156*4882a593Smuzhiyun value = value >> 2;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return value;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun ctrl = DPOT_SPI_READ_RDAC;
162*4882a593Smuzhiyun } else if (reg & DPOT_ADDR_EEPROM) {
163*4882a593Smuzhiyun ctrl = DPOT_SPI_READ_EEPROM;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (dpot->feat & F_SPI_16BIT)
167*4882a593Smuzhiyun return dpot_read_r8d8(dpot, ctrl);
168*4882a593Smuzhiyun else if (dpot->feat & F_SPI_24BIT)
169*4882a593Smuzhiyun return dpot_read_r8d16(dpot, ctrl);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return -EFAULT;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
dpot_read_i2c(struct dpot_data * dpot,u8 reg)174*4882a593Smuzhiyun static s32 dpot_read_i2c(struct dpot_data *dpot, u8 reg)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int value;
177*4882a593Smuzhiyun unsigned int ctrl = 0;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun switch (dpot->uid) {
180*4882a593Smuzhiyun case DPOT_UID(AD5246_ID):
181*4882a593Smuzhiyun case DPOT_UID(AD5247_ID):
182*4882a593Smuzhiyun return dpot_read_d8(dpot);
183*4882a593Smuzhiyun case DPOT_UID(AD5245_ID):
184*4882a593Smuzhiyun case DPOT_UID(AD5241_ID):
185*4882a593Smuzhiyun case DPOT_UID(AD5242_ID):
186*4882a593Smuzhiyun case DPOT_UID(AD5243_ID):
187*4882a593Smuzhiyun case DPOT_UID(AD5248_ID):
188*4882a593Smuzhiyun case DPOT_UID(AD5280_ID):
189*4882a593Smuzhiyun case DPOT_UID(AD5282_ID):
190*4882a593Smuzhiyun ctrl = ((reg & DPOT_RDAC_MASK) == DPOT_RDAC0) ?
191*4882a593Smuzhiyun 0 : DPOT_AD5282_RDAC_AB;
192*4882a593Smuzhiyun return dpot_read_r8d8(dpot, ctrl);
193*4882a593Smuzhiyun case DPOT_UID(AD5170_ID):
194*4882a593Smuzhiyun case DPOT_UID(AD5171_ID):
195*4882a593Smuzhiyun case DPOT_UID(AD5273_ID):
196*4882a593Smuzhiyun return dpot_read_d8(dpot);
197*4882a593Smuzhiyun case DPOT_UID(AD5172_ID):
198*4882a593Smuzhiyun case DPOT_UID(AD5173_ID):
199*4882a593Smuzhiyun ctrl = ((reg & DPOT_RDAC_MASK) == DPOT_RDAC0) ?
200*4882a593Smuzhiyun 0 : DPOT_AD5172_3_A0;
201*4882a593Smuzhiyun return dpot_read_r8d8(dpot, ctrl);
202*4882a593Smuzhiyun case DPOT_UID(AD5272_ID):
203*4882a593Smuzhiyun case DPOT_UID(AD5274_ID):
204*4882a593Smuzhiyun dpot_write_r8d8(dpot,
205*4882a593Smuzhiyun (DPOT_AD5270_1_2_4_READ_RDAC << 2), 0);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun value = dpot_read_r8d16(dpot, DPOT_AD5270_1_2_4_RDAC << 2);
208*4882a593Smuzhiyun if (value < 0)
209*4882a593Smuzhiyun return value;
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * AD5272/AD5274 returns high byte first, however
212*4882a593Smuzhiyun * underling smbus expects low byte first.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun value = swab16(value);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5274_ID))
217*4882a593Smuzhiyun value = value >> 2;
218*4882a593Smuzhiyun return value;
219*4882a593Smuzhiyun default:
220*4882a593Smuzhiyun if ((reg & DPOT_REG_TOL) || (dpot->max_pos > 256))
221*4882a593Smuzhiyun return dpot_read_r8d16(dpot, (reg & 0xF8) |
222*4882a593Smuzhiyun ((reg & 0x7) << 1));
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun return dpot_read_r8d8(dpot, reg);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
dpot_read(struct dpot_data * dpot,u8 reg)228*4882a593Smuzhiyun static s32 dpot_read(struct dpot_data *dpot, u8 reg)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun if (dpot->feat & F_SPI)
231*4882a593Smuzhiyun return dpot_read_spi(dpot, reg);
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun return dpot_read_i2c(dpot, reg);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
dpot_write_spi(struct dpot_data * dpot,u8 reg,u16 value)236*4882a593Smuzhiyun static s32 dpot_write_spi(struct dpot_data *dpot, u8 reg, u16 value)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun unsigned int val = 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (!(reg & (DPOT_ADDR_EEPROM | DPOT_ADDR_CMD | DPOT_ADDR_OTP))) {
241*4882a593Smuzhiyun if (dpot->feat & F_RDACS_WONLY)
242*4882a593Smuzhiyun dpot->rdac_cache[reg & DPOT_RDAC_MASK] = value;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (dpot->feat & F_AD_APPDATA) {
245*4882a593Smuzhiyun if (dpot->feat & F_SPI_8BIT) {
246*4882a593Smuzhiyun val = ((reg & DPOT_RDAC_MASK) <<
247*4882a593Smuzhiyun DPOT_MAX_POS(dpot->devid)) |
248*4882a593Smuzhiyun value;
249*4882a593Smuzhiyun return dpot_write_d8(dpot, val);
250*4882a593Smuzhiyun } else if (dpot->feat & F_SPI_16BIT) {
251*4882a593Smuzhiyun val = ((reg & DPOT_RDAC_MASK) <<
252*4882a593Smuzhiyun DPOT_MAX_POS(dpot->devid)) |
253*4882a593Smuzhiyun value;
254*4882a593Smuzhiyun return dpot_write_r8d8(dpot, val >> 8,
255*4882a593Smuzhiyun val & 0xFF);
256*4882a593Smuzhiyun } else
257*4882a593Smuzhiyun BUG();
258*4882a593Smuzhiyun } else {
259*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5291_ID) ||
260*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5292_ID) ||
261*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5293_ID)) {
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun dpot_write_r8d8(dpot, DPOT_AD5291_CTRLREG << 2,
264*4882a593Smuzhiyun DPOT_AD5291_UNLOCK_CMD);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5291_ID))
267*4882a593Smuzhiyun value = value << 2;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return dpot_write_r8d8(dpot,
270*4882a593Smuzhiyun (DPOT_AD5291_RDAC << 2) |
271*4882a593Smuzhiyun (value >> 8), value & 0xFF);
272*4882a593Smuzhiyun } else if (dpot->uid == DPOT_UID(AD5270_ID) ||
273*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5271_ID)) {
274*4882a593Smuzhiyun dpot_write_r8d8(dpot,
275*4882a593Smuzhiyun DPOT_AD5270_1_2_4_CTRLREG << 2,
276*4882a593Smuzhiyun DPOT_AD5270_1_2_4_UNLOCK_CMD);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5271_ID))
279*4882a593Smuzhiyun value = value << 2;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return dpot_write_r8d8(dpot,
282*4882a593Smuzhiyun (DPOT_AD5270_1_2_4_RDAC << 2) |
283*4882a593Smuzhiyun (value >> 8), value & 0xFF);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun val = DPOT_SPI_RDAC | (reg & DPOT_RDAC_MASK);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun } else if (reg & DPOT_ADDR_EEPROM) {
288*4882a593Smuzhiyun val = DPOT_SPI_EEPROM | (reg & DPOT_RDAC_MASK);
289*4882a593Smuzhiyun } else if (reg & DPOT_ADDR_CMD) {
290*4882a593Smuzhiyun switch (reg) {
291*4882a593Smuzhiyun case DPOT_DEC_ALL_6DB:
292*4882a593Smuzhiyun val = DPOT_SPI_DEC_ALL_6DB;
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun case DPOT_INC_ALL_6DB:
295*4882a593Smuzhiyun val = DPOT_SPI_INC_ALL_6DB;
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun case DPOT_DEC_ALL:
298*4882a593Smuzhiyun val = DPOT_SPI_DEC_ALL;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case DPOT_INC_ALL:
301*4882a593Smuzhiyun val = DPOT_SPI_INC_ALL;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun } else if (reg & DPOT_ADDR_OTP) {
305*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5291_ID) ||
306*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5292_ID)) {
307*4882a593Smuzhiyun return dpot_write_r8d8(dpot,
308*4882a593Smuzhiyun DPOT_AD5291_STORE_XTPM << 2, 0);
309*4882a593Smuzhiyun } else if (dpot->uid == DPOT_UID(AD5270_ID) ||
310*4882a593Smuzhiyun dpot->uid == DPOT_UID(AD5271_ID)) {
311*4882a593Smuzhiyun return dpot_write_r8d8(dpot,
312*4882a593Smuzhiyun DPOT_AD5270_1_2_4_STORE_XTPM << 2, 0);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun } else
315*4882a593Smuzhiyun BUG();
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (dpot->feat & F_SPI_16BIT)
318*4882a593Smuzhiyun return dpot_write_r8d8(dpot, val, value);
319*4882a593Smuzhiyun else if (dpot->feat & F_SPI_24BIT)
320*4882a593Smuzhiyun return dpot_write_r8d16(dpot, val, value);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return -EFAULT;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
dpot_write_i2c(struct dpot_data * dpot,u8 reg,u16 value)325*4882a593Smuzhiyun static s32 dpot_write_i2c(struct dpot_data *dpot, u8 reg, u16 value)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun /* Only write the instruction byte for certain commands */
328*4882a593Smuzhiyun unsigned int tmp = 0, ctrl = 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun switch (dpot->uid) {
331*4882a593Smuzhiyun case DPOT_UID(AD5246_ID):
332*4882a593Smuzhiyun case DPOT_UID(AD5247_ID):
333*4882a593Smuzhiyun return dpot_write_d8(dpot, value);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun case DPOT_UID(AD5245_ID):
336*4882a593Smuzhiyun case DPOT_UID(AD5241_ID):
337*4882a593Smuzhiyun case DPOT_UID(AD5242_ID):
338*4882a593Smuzhiyun case DPOT_UID(AD5243_ID):
339*4882a593Smuzhiyun case DPOT_UID(AD5248_ID):
340*4882a593Smuzhiyun case DPOT_UID(AD5280_ID):
341*4882a593Smuzhiyun case DPOT_UID(AD5282_ID):
342*4882a593Smuzhiyun ctrl = ((reg & DPOT_RDAC_MASK) == DPOT_RDAC0) ?
343*4882a593Smuzhiyun 0 : DPOT_AD5282_RDAC_AB;
344*4882a593Smuzhiyun return dpot_write_r8d8(dpot, ctrl, value);
345*4882a593Smuzhiyun case DPOT_UID(AD5171_ID):
346*4882a593Smuzhiyun case DPOT_UID(AD5273_ID):
347*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP) {
348*4882a593Smuzhiyun tmp = dpot_read_d8(dpot);
349*4882a593Smuzhiyun if (tmp >> 6) /* Ready to Program? */
350*4882a593Smuzhiyun return -EFAULT;
351*4882a593Smuzhiyun ctrl = DPOT_AD5273_FUSE;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun return dpot_write_r8d8(dpot, ctrl, value);
354*4882a593Smuzhiyun case DPOT_UID(AD5172_ID):
355*4882a593Smuzhiyun case DPOT_UID(AD5173_ID):
356*4882a593Smuzhiyun ctrl = ((reg & DPOT_RDAC_MASK) == DPOT_RDAC0) ?
357*4882a593Smuzhiyun 0 : DPOT_AD5172_3_A0;
358*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP) {
359*4882a593Smuzhiyun tmp = dpot_read_r8d16(dpot, ctrl);
360*4882a593Smuzhiyun if (tmp >> 14) /* Ready to Program? */
361*4882a593Smuzhiyun return -EFAULT;
362*4882a593Smuzhiyun ctrl |= DPOT_AD5170_2_3_FUSE;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun return dpot_write_r8d8(dpot, ctrl, value);
365*4882a593Smuzhiyun case DPOT_UID(AD5170_ID):
366*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP) {
367*4882a593Smuzhiyun tmp = dpot_read_r8d16(dpot, tmp);
368*4882a593Smuzhiyun if (tmp >> 14) /* Ready to Program? */
369*4882a593Smuzhiyun return -EFAULT;
370*4882a593Smuzhiyun ctrl = DPOT_AD5170_2_3_FUSE;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun return dpot_write_r8d8(dpot, ctrl, value);
373*4882a593Smuzhiyun case DPOT_UID(AD5272_ID):
374*4882a593Smuzhiyun case DPOT_UID(AD5274_ID):
375*4882a593Smuzhiyun dpot_write_r8d8(dpot, DPOT_AD5270_1_2_4_CTRLREG << 2,
376*4882a593Smuzhiyun DPOT_AD5270_1_2_4_UNLOCK_CMD);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP)
379*4882a593Smuzhiyun return dpot_write_r8d8(dpot,
380*4882a593Smuzhiyun DPOT_AD5270_1_2_4_STORE_XTPM << 2, 0);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (dpot->uid == DPOT_UID(AD5274_ID))
383*4882a593Smuzhiyun value = value << 2;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return dpot_write_r8d8(dpot, (DPOT_AD5270_1_2_4_RDAC << 2) |
386*4882a593Smuzhiyun (value >> 8), value & 0xFF);
387*4882a593Smuzhiyun default:
388*4882a593Smuzhiyun if (reg & DPOT_ADDR_CMD)
389*4882a593Smuzhiyun return dpot_write_d8(dpot, reg);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (dpot->max_pos > 256)
392*4882a593Smuzhiyun return dpot_write_r8d16(dpot, (reg & 0xF8) |
393*4882a593Smuzhiyun ((reg & 0x7) << 1), value);
394*4882a593Smuzhiyun else
395*4882a593Smuzhiyun /* All other registers require instruction + data bytes */
396*4882a593Smuzhiyun return dpot_write_r8d8(dpot, reg, value);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
dpot_write(struct dpot_data * dpot,u8 reg,u16 value)400*4882a593Smuzhiyun static s32 dpot_write(struct dpot_data *dpot, u8 reg, u16 value)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun if (dpot->feat & F_SPI)
403*4882a593Smuzhiyun return dpot_write_spi(dpot, reg, value);
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun return dpot_write_i2c(dpot, reg, value);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* sysfs functions */
409*4882a593Smuzhiyun
sysfs_show_reg(struct device * dev,struct device_attribute * attr,char * buf,u32 reg)410*4882a593Smuzhiyun static ssize_t sysfs_show_reg(struct device *dev,
411*4882a593Smuzhiyun struct device_attribute *attr,
412*4882a593Smuzhiyun char *buf, u32 reg)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct dpot_data *data = dev_get_drvdata(dev);
415*4882a593Smuzhiyun s32 value;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP_EN)
418*4882a593Smuzhiyun return sprintf(buf, "%s\n",
419*4882a593Smuzhiyun test_bit(DPOT_RDAC_MASK & reg, data->otp_en_mask) ?
420*4882a593Smuzhiyun "enabled" : "disabled");
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun mutex_lock(&data->update_lock);
424*4882a593Smuzhiyun value = dpot_read(data, reg);
425*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (value < 0)
428*4882a593Smuzhiyun return -EINVAL;
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * Let someone else deal with converting this ...
431*4882a593Smuzhiyun * the tolerance is a two-byte value where the MSB
432*4882a593Smuzhiyun * is a sign + integer value, and the LSB is a
433*4882a593Smuzhiyun * decimal value. See page 18 of the AD5258
434*4882a593Smuzhiyun * datasheet (Rev. A) for more details.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (reg & DPOT_REG_TOL)
438*4882a593Smuzhiyun return sprintf(buf, "0x%04x\n", value & 0xFFFF);
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun return sprintf(buf, "%u\n", value & data->rdac_mask);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
sysfs_set_reg(struct device * dev,struct device_attribute * attr,const char * buf,size_t count,u32 reg)443*4882a593Smuzhiyun static ssize_t sysfs_set_reg(struct device *dev,
444*4882a593Smuzhiyun struct device_attribute *attr,
445*4882a593Smuzhiyun const char *buf, size_t count, u32 reg)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct dpot_data *data = dev_get_drvdata(dev);
448*4882a593Smuzhiyun unsigned long value;
449*4882a593Smuzhiyun int err;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (reg & DPOT_ADDR_OTP_EN) {
452*4882a593Smuzhiyun if (sysfs_streq(buf, "enabled"))
453*4882a593Smuzhiyun set_bit(DPOT_RDAC_MASK & reg, data->otp_en_mask);
454*4882a593Smuzhiyun else
455*4882a593Smuzhiyun clear_bit(DPOT_RDAC_MASK & reg, data->otp_en_mask);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return count;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if ((reg & DPOT_ADDR_OTP) &&
461*4882a593Smuzhiyun !test_bit(DPOT_RDAC_MASK & reg, data->otp_en_mask))
462*4882a593Smuzhiyun return -EPERM;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun err = kstrtoul(buf, 10, &value);
465*4882a593Smuzhiyun if (err)
466*4882a593Smuzhiyun return err;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (value > data->rdac_mask)
469*4882a593Smuzhiyun value = data->rdac_mask;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun mutex_lock(&data->update_lock);
472*4882a593Smuzhiyun dpot_write(data, reg, value);
473*4882a593Smuzhiyun if (reg & DPOT_ADDR_EEPROM)
474*4882a593Smuzhiyun msleep(26); /* Sleep while the EEPROM updates */
475*4882a593Smuzhiyun else if (reg & DPOT_ADDR_OTP)
476*4882a593Smuzhiyun msleep(400); /* Sleep while the OTP updates */
477*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return count;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
sysfs_do_cmd(struct device * dev,struct device_attribute * attr,const char * buf,size_t count,u32 reg)482*4882a593Smuzhiyun static ssize_t sysfs_do_cmd(struct device *dev,
483*4882a593Smuzhiyun struct device_attribute *attr,
484*4882a593Smuzhiyun const char *buf, size_t count, u32 reg)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct dpot_data *data = dev_get_drvdata(dev);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun mutex_lock(&data->update_lock);
489*4882a593Smuzhiyun dpot_write(data, reg, 0);
490*4882a593Smuzhiyun mutex_unlock(&data->update_lock);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return count;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun #define DPOT_DEVICE_SHOW(_name, _reg) static ssize_t \
498*4882a593Smuzhiyun show_##_name(struct device *dev, \
499*4882a593Smuzhiyun struct device_attribute *attr, char *buf) \
500*4882a593Smuzhiyun { \
501*4882a593Smuzhiyun return sysfs_show_reg(dev, attr, buf, _reg); \
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #define DPOT_DEVICE_SET(_name, _reg) static ssize_t \
505*4882a593Smuzhiyun set_##_name(struct device *dev, \
506*4882a593Smuzhiyun struct device_attribute *attr, \
507*4882a593Smuzhiyun const char *buf, size_t count) \
508*4882a593Smuzhiyun { \
509*4882a593Smuzhiyun return sysfs_set_reg(dev, attr, buf, count, _reg); \
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #define DPOT_DEVICE_SHOW_SET(name, reg) \
513*4882a593Smuzhiyun DPOT_DEVICE_SHOW(name, reg) \
514*4882a593Smuzhiyun DPOT_DEVICE_SET(name, reg) \
515*4882a593Smuzhiyun static DEVICE_ATTR(name, S_IWUSR | S_IRUGO, show_##name, set_##name)
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #define DPOT_DEVICE_SHOW_ONLY(name, reg) \
518*4882a593Smuzhiyun DPOT_DEVICE_SHOW(name, reg) \
519*4882a593Smuzhiyun static DEVICE_ATTR(name, S_IWUSR | S_IRUGO, show_##name, NULL)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac0, DPOT_ADDR_RDAC | DPOT_RDAC0);
522*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom0, DPOT_ADDR_EEPROM | DPOT_RDAC0);
523*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance0, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC0);
524*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp0, DPOT_ADDR_OTP | DPOT_RDAC0);
525*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp0en, DPOT_ADDR_OTP_EN | DPOT_RDAC0);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac1, DPOT_ADDR_RDAC | DPOT_RDAC1);
528*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom1, DPOT_ADDR_EEPROM | DPOT_RDAC1);
529*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance1, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC1);
530*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp1, DPOT_ADDR_OTP | DPOT_RDAC1);
531*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp1en, DPOT_ADDR_OTP_EN | DPOT_RDAC1);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac2, DPOT_ADDR_RDAC | DPOT_RDAC2);
534*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom2, DPOT_ADDR_EEPROM | DPOT_RDAC2);
535*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance2, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC2);
536*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp2, DPOT_ADDR_OTP | DPOT_RDAC2);
537*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp2en, DPOT_ADDR_OTP_EN | DPOT_RDAC2);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac3, DPOT_ADDR_RDAC | DPOT_RDAC3);
540*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom3, DPOT_ADDR_EEPROM | DPOT_RDAC3);
541*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance3, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC3);
542*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp3, DPOT_ADDR_OTP | DPOT_RDAC3);
543*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp3en, DPOT_ADDR_OTP_EN | DPOT_RDAC3);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac4, DPOT_ADDR_RDAC | DPOT_RDAC4);
546*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom4, DPOT_ADDR_EEPROM | DPOT_RDAC4);
547*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance4, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC4);
548*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp4, DPOT_ADDR_OTP | DPOT_RDAC4);
549*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp4en, DPOT_ADDR_OTP_EN | DPOT_RDAC4);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(rdac5, DPOT_ADDR_RDAC | DPOT_RDAC5);
552*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(eeprom5, DPOT_ADDR_EEPROM | DPOT_RDAC5);
553*4882a593Smuzhiyun DPOT_DEVICE_SHOW_ONLY(tolerance5, DPOT_ADDR_EEPROM | DPOT_TOL_RDAC5);
554*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp5, DPOT_ADDR_OTP | DPOT_RDAC5);
555*4882a593Smuzhiyun DPOT_DEVICE_SHOW_SET(otp5en, DPOT_ADDR_OTP_EN | DPOT_RDAC5);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static const struct attribute *dpot_attrib_wipers[] = {
558*4882a593Smuzhiyun &dev_attr_rdac0.attr,
559*4882a593Smuzhiyun &dev_attr_rdac1.attr,
560*4882a593Smuzhiyun &dev_attr_rdac2.attr,
561*4882a593Smuzhiyun &dev_attr_rdac3.attr,
562*4882a593Smuzhiyun &dev_attr_rdac4.attr,
563*4882a593Smuzhiyun &dev_attr_rdac5.attr,
564*4882a593Smuzhiyun NULL
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static const struct attribute *dpot_attrib_eeprom[] = {
568*4882a593Smuzhiyun &dev_attr_eeprom0.attr,
569*4882a593Smuzhiyun &dev_attr_eeprom1.attr,
570*4882a593Smuzhiyun &dev_attr_eeprom2.attr,
571*4882a593Smuzhiyun &dev_attr_eeprom3.attr,
572*4882a593Smuzhiyun &dev_attr_eeprom4.attr,
573*4882a593Smuzhiyun &dev_attr_eeprom5.attr,
574*4882a593Smuzhiyun NULL
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static const struct attribute *dpot_attrib_otp[] = {
578*4882a593Smuzhiyun &dev_attr_otp0.attr,
579*4882a593Smuzhiyun &dev_attr_otp1.attr,
580*4882a593Smuzhiyun &dev_attr_otp2.attr,
581*4882a593Smuzhiyun &dev_attr_otp3.attr,
582*4882a593Smuzhiyun &dev_attr_otp4.attr,
583*4882a593Smuzhiyun &dev_attr_otp5.attr,
584*4882a593Smuzhiyun NULL
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static const struct attribute *dpot_attrib_otp_en[] = {
588*4882a593Smuzhiyun &dev_attr_otp0en.attr,
589*4882a593Smuzhiyun &dev_attr_otp1en.attr,
590*4882a593Smuzhiyun &dev_attr_otp2en.attr,
591*4882a593Smuzhiyun &dev_attr_otp3en.attr,
592*4882a593Smuzhiyun &dev_attr_otp4en.attr,
593*4882a593Smuzhiyun &dev_attr_otp5en.attr,
594*4882a593Smuzhiyun NULL
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct attribute *dpot_attrib_tolerance[] = {
598*4882a593Smuzhiyun &dev_attr_tolerance0.attr,
599*4882a593Smuzhiyun &dev_attr_tolerance1.attr,
600*4882a593Smuzhiyun &dev_attr_tolerance2.attr,
601*4882a593Smuzhiyun &dev_attr_tolerance3.attr,
602*4882a593Smuzhiyun &dev_attr_tolerance4.attr,
603*4882a593Smuzhiyun &dev_attr_tolerance5.attr,
604*4882a593Smuzhiyun NULL
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define DPOT_DEVICE_DO_CMD(_name, _cmd) static ssize_t \
610*4882a593Smuzhiyun set_##_name(struct device *dev, \
611*4882a593Smuzhiyun struct device_attribute *attr, \
612*4882a593Smuzhiyun const char *buf, size_t count) \
613*4882a593Smuzhiyun { \
614*4882a593Smuzhiyun return sysfs_do_cmd(dev, attr, buf, count, _cmd); \
615*4882a593Smuzhiyun } \
616*4882a593Smuzhiyun static DEVICE_ATTR(_name, S_IWUSR | S_IRUGO, NULL, set_##_name)
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun DPOT_DEVICE_DO_CMD(inc_all, DPOT_INC_ALL);
619*4882a593Smuzhiyun DPOT_DEVICE_DO_CMD(dec_all, DPOT_DEC_ALL);
620*4882a593Smuzhiyun DPOT_DEVICE_DO_CMD(inc_all_6db, DPOT_INC_ALL_6DB);
621*4882a593Smuzhiyun DPOT_DEVICE_DO_CMD(dec_all_6db, DPOT_DEC_ALL_6DB);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static struct attribute *ad525x_attributes_commands[] = {
624*4882a593Smuzhiyun &dev_attr_inc_all.attr,
625*4882a593Smuzhiyun &dev_attr_dec_all.attr,
626*4882a593Smuzhiyun &dev_attr_inc_all_6db.attr,
627*4882a593Smuzhiyun &dev_attr_dec_all_6db.attr,
628*4882a593Smuzhiyun NULL
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct attribute_group ad525x_group_commands = {
632*4882a593Smuzhiyun .attrs = ad525x_attributes_commands,
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun
ad_dpot_add_files(struct device * dev,unsigned int features,unsigned int rdac)635*4882a593Smuzhiyun static int ad_dpot_add_files(struct device *dev,
636*4882a593Smuzhiyun unsigned int features, unsigned int rdac)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun int err = sysfs_create_file(&dev->kobj,
639*4882a593Smuzhiyun dpot_attrib_wipers[rdac]);
640*4882a593Smuzhiyun if (features & F_CMD_EEP)
641*4882a593Smuzhiyun err |= sysfs_create_file(&dev->kobj,
642*4882a593Smuzhiyun dpot_attrib_eeprom[rdac]);
643*4882a593Smuzhiyun if (features & F_CMD_TOL)
644*4882a593Smuzhiyun err |= sysfs_create_file(&dev->kobj,
645*4882a593Smuzhiyun dpot_attrib_tolerance[rdac]);
646*4882a593Smuzhiyun if (features & F_CMD_OTP) {
647*4882a593Smuzhiyun err |= sysfs_create_file(&dev->kobj,
648*4882a593Smuzhiyun dpot_attrib_otp_en[rdac]);
649*4882a593Smuzhiyun err |= sysfs_create_file(&dev->kobj,
650*4882a593Smuzhiyun dpot_attrib_otp[rdac]);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (err)
654*4882a593Smuzhiyun dev_err(dev, "failed to register sysfs hooks for RDAC%d\n",
655*4882a593Smuzhiyun rdac);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return err;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
ad_dpot_remove_files(struct device * dev,unsigned int features,unsigned int rdac)660*4882a593Smuzhiyun static inline void ad_dpot_remove_files(struct device *dev,
661*4882a593Smuzhiyun unsigned int features, unsigned int rdac)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun sysfs_remove_file(&dev->kobj,
664*4882a593Smuzhiyun dpot_attrib_wipers[rdac]);
665*4882a593Smuzhiyun if (features & F_CMD_EEP)
666*4882a593Smuzhiyun sysfs_remove_file(&dev->kobj,
667*4882a593Smuzhiyun dpot_attrib_eeprom[rdac]);
668*4882a593Smuzhiyun if (features & F_CMD_TOL)
669*4882a593Smuzhiyun sysfs_remove_file(&dev->kobj,
670*4882a593Smuzhiyun dpot_attrib_tolerance[rdac]);
671*4882a593Smuzhiyun if (features & F_CMD_OTP) {
672*4882a593Smuzhiyun sysfs_remove_file(&dev->kobj,
673*4882a593Smuzhiyun dpot_attrib_otp_en[rdac]);
674*4882a593Smuzhiyun sysfs_remove_file(&dev->kobj,
675*4882a593Smuzhiyun dpot_attrib_otp[rdac]);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
ad_dpot_probe(struct device * dev,struct ad_dpot_bus_data * bdata,unsigned long devid,const char * name)679*4882a593Smuzhiyun int ad_dpot_probe(struct device *dev,
680*4882a593Smuzhiyun struct ad_dpot_bus_data *bdata, unsigned long devid,
681*4882a593Smuzhiyun const char *name)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun struct dpot_data *data;
685*4882a593Smuzhiyun int i, err = 0;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun data = kzalloc(sizeof(struct dpot_data), GFP_KERNEL);
688*4882a593Smuzhiyun if (!data) {
689*4882a593Smuzhiyun err = -ENOMEM;
690*4882a593Smuzhiyun goto exit;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun dev_set_drvdata(dev, data);
694*4882a593Smuzhiyun mutex_init(&data->update_lock);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun data->bdata = *bdata;
697*4882a593Smuzhiyun data->devid = devid;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun data->max_pos = 1 << DPOT_MAX_POS(devid);
700*4882a593Smuzhiyun data->rdac_mask = data->max_pos - 1;
701*4882a593Smuzhiyun data->feat = DPOT_FEAT(devid);
702*4882a593Smuzhiyun data->uid = DPOT_UID(devid);
703*4882a593Smuzhiyun data->wipers = DPOT_WIPERS(devid);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun for (i = DPOT_RDAC0; i < MAX_RDACS; i++)
706*4882a593Smuzhiyun if (data->wipers & (1 << i)) {
707*4882a593Smuzhiyun err = ad_dpot_add_files(dev, data->feat, i);
708*4882a593Smuzhiyun if (err)
709*4882a593Smuzhiyun goto exit_remove_files;
710*4882a593Smuzhiyun /* power-up midscale */
711*4882a593Smuzhiyun if (data->feat & F_RDACS_WONLY)
712*4882a593Smuzhiyun data->rdac_cache[i] = data->max_pos / 2;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (data->feat & F_CMD_INC)
716*4882a593Smuzhiyun err = sysfs_create_group(&dev->kobj, &ad525x_group_commands);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (err) {
719*4882a593Smuzhiyun dev_err(dev, "failed to register sysfs hooks\n");
720*4882a593Smuzhiyun goto exit_free;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun dev_info(dev, "%s %d-Position Digital Potentiometer registered\n",
724*4882a593Smuzhiyun name, data->max_pos);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun return 0;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun exit_remove_files:
729*4882a593Smuzhiyun for (i = DPOT_RDAC0; i < MAX_RDACS; i++)
730*4882a593Smuzhiyun if (data->wipers & (1 << i))
731*4882a593Smuzhiyun ad_dpot_remove_files(dev, data->feat, i);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun exit_free:
734*4882a593Smuzhiyun kfree(data);
735*4882a593Smuzhiyun dev_set_drvdata(dev, NULL);
736*4882a593Smuzhiyun exit:
737*4882a593Smuzhiyun dev_err(dev, "failed to create client for %s ID 0x%lX\n",
738*4882a593Smuzhiyun name, devid);
739*4882a593Smuzhiyun return err;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun EXPORT_SYMBOL(ad_dpot_probe);
742*4882a593Smuzhiyun
ad_dpot_remove(struct device * dev)743*4882a593Smuzhiyun int ad_dpot_remove(struct device *dev)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct dpot_data *data = dev_get_drvdata(dev);
746*4882a593Smuzhiyun int i;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun for (i = DPOT_RDAC0; i < MAX_RDACS; i++)
749*4882a593Smuzhiyun if (data->wipers & (1 << i))
750*4882a593Smuzhiyun ad_dpot_remove_files(dev, data->feat, i);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun kfree(data);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun EXPORT_SYMBOL(ad_dpot_remove);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun MODULE_AUTHOR("Chris Verges <chrisv@cyberswitching.com>, "
760*4882a593Smuzhiyun "Michael Hennerich <michael.hennerich@analog.com>");
761*4882a593Smuzhiyun MODULE_DESCRIPTION("Digital potentiometer driver");
762*4882a593Smuzhiyun MODULE_LICENSE("GPL");
763