xref: /OK3568_Linux_fs/kernel/drivers/mfd/wm8350-irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8350-irq.c  --  IRQ support for Wolfson WM8350
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007, 2008, 2009 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Liam Girdwood, Mark Brown
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/bug.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/mfd/wm8350/core.h>
18*4882a593Smuzhiyun #include <linux/mfd/wm8350/audio.h>
19*4882a593Smuzhiyun #include <linux/mfd/wm8350/comparator.h>
20*4882a593Smuzhiyun #include <linux/mfd/wm8350/gpio.h>
21*4882a593Smuzhiyun #include <linux/mfd/wm8350/pmic.h>
22*4882a593Smuzhiyun #include <linux/mfd/wm8350/rtc.h>
23*4882a593Smuzhiyun #include <linux/mfd/wm8350/supply.h>
24*4882a593Smuzhiyun #include <linux/mfd/wm8350/wdt.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define WM8350_INT_OFFSET_1                     0
27*4882a593Smuzhiyun #define WM8350_INT_OFFSET_2                     1
28*4882a593Smuzhiyun #define WM8350_POWER_UP_INT_OFFSET              2
29*4882a593Smuzhiyun #define WM8350_UNDER_VOLTAGE_INT_OFFSET         3
30*4882a593Smuzhiyun #define WM8350_OVER_CURRENT_INT_OFFSET          4
31*4882a593Smuzhiyun #define WM8350_GPIO_INT_OFFSET                  5
32*4882a593Smuzhiyun #define WM8350_COMPARATOR_INT_OFFSET            6
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct wm8350_irq_data {
35*4882a593Smuzhiyun 	int primary;
36*4882a593Smuzhiyun 	int reg;
37*4882a593Smuzhiyun 	int mask;
38*4882a593Smuzhiyun 	int primary_only;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static struct wm8350_irq_data wm8350_irqs[] = {
42*4882a593Smuzhiyun 	[WM8350_IRQ_OC_LS] = {
43*4882a593Smuzhiyun 		.primary = WM8350_OC_INT,
44*4882a593Smuzhiyun 		.reg = WM8350_OVER_CURRENT_INT_OFFSET,
45*4882a593Smuzhiyun 		.mask = WM8350_OC_LS_EINT,
46*4882a593Smuzhiyun 		.primary_only = 1,
47*4882a593Smuzhiyun 	},
48*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC1] = {
49*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
50*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
51*4882a593Smuzhiyun 		.mask = WM8350_UV_DC1_EINT,
52*4882a593Smuzhiyun 	},
53*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC2] = {
54*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
55*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
56*4882a593Smuzhiyun 		.mask = WM8350_UV_DC2_EINT,
57*4882a593Smuzhiyun 	},
58*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC3] = {
59*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
60*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
61*4882a593Smuzhiyun 		.mask = WM8350_UV_DC3_EINT,
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC4] = {
64*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
65*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
66*4882a593Smuzhiyun 		.mask = WM8350_UV_DC4_EINT,
67*4882a593Smuzhiyun 	},
68*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC5] = {
69*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
70*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
71*4882a593Smuzhiyun 		.mask = WM8350_UV_DC5_EINT,
72*4882a593Smuzhiyun 	},
73*4882a593Smuzhiyun 	[WM8350_IRQ_UV_DC6] = {
74*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
75*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
76*4882a593Smuzhiyun 		.mask = WM8350_UV_DC6_EINT,
77*4882a593Smuzhiyun 	},
78*4882a593Smuzhiyun 	[WM8350_IRQ_UV_LDO1] = {
79*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
80*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
81*4882a593Smuzhiyun 		.mask = WM8350_UV_LDO1_EINT,
82*4882a593Smuzhiyun 	},
83*4882a593Smuzhiyun 	[WM8350_IRQ_UV_LDO2] = {
84*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
85*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
86*4882a593Smuzhiyun 		.mask = WM8350_UV_LDO2_EINT,
87*4882a593Smuzhiyun 	},
88*4882a593Smuzhiyun 	[WM8350_IRQ_UV_LDO3] = {
89*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
90*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
91*4882a593Smuzhiyun 		.mask = WM8350_UV_LDO3_EINT,
92*4882a593Smuzhiyun 	},
93*4882a593Smuzhiyun 	[WM8350_IRQ_UV_LDO4] = {
94*4882a593Smuzhiyun 		.primary = WM8350_UV_INT,
95*4882a593Smuzhiyun 		.reg = WM8350_UNDER_VOLTAGE_INT_OFFSET,
96*4882a593Smuzhiyun 		.mask = WM8350_UV_LDO4_EINT,
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_BAT_HOT] = {
99*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
100*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
101*4882a593Smuzhiyun 		.mask = WM8350_CHG_BAT_HOT_EINT,
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_BAT_COLD] = {
104*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
105*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
106*4882a593Smuzhiyun 		.mask = WM8350_CHG_BAT_COLD_EINT,
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_BAT_FAIL] = {
109*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
110*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
111*4882a593Smuzhiyun 		.mask = WM8350_CHG_BAT_FAIL_EINT,
112*4882a593Smuzhiyun 	},
113*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_TO] = {
114*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
115*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
116*4882a593Smuzhiyun 		.mask = WM8350_CHG_TO_EINT,
117*4882a593Smuzhiyun 	},
118*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_END] = {
119*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
120*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
121*4882a593Smuzhiyun 		.mask = WM8350_CHG_END_EINT,
122*4882a593Smuzhiyun 	},
123*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_START] = {
124*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
125*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
126*4882a593Smuzhiyun 		.mask = WM8350_CHG_START_EINT,
127*4882a593Smuzhiyun 	},
128*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_FAST_RDY] = {
129*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
130*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
131*4882a593Smuzhiyun 		.mask = WM8350_CHG_FAST_RDY_EINT,
132*4882a593Smuzhiyun 	},
133*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_VBATT_LT_3P9] = {
134*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
135*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
136*4882a593Smuzhiyun 		.mask = WM8350_CHG_VBATT_LT_3P9_EINT,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_VBATT_LT_3P1] = {
139*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
140*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
141*4882a593Smuzhiyun 		.mask = WM8350_CHG_VBATT_LT_3P1_EINT,
142*4882a593Smuzhiyun 	},
143*4882a593Smuzhiyun 	[WM8350_IRQ_CHG_VBATT_LT_2P85] = {
144*4882a593Smuzhiyun 		.primary = WM8350_CHG_INT,
145*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
146*4882a593Smuzhiyun 		.mask = WM8350_CHG_VBATT_LT_2P85_EINT,
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun 	[WM8350_IRQ_RTC_ALM] = {
149*4882a593Smuzhiyun 		.primary = WM8350_RTC_INT,
150*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
151*4882a593Smuzhiyun 		.mask = WM8350_RTC_ALM_EINT,
152*4882a593Smuzhiyun 	},
153*4882a593Smuzhiyun 	[WM8350_IRQ_RTC_SEC] = {
154*4882a593Smuzhiyun 		.primary = WM8350_RTC_INT,
155*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
156*4882a593Smuzhiyun 		.mask = WM8350_RTC_SEC_EINT,
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun 	[WM8350_IRQ_RTC_PER] = {
159*4882a593Smuzhiyun 		.primary = WM8350_RTC_INT,
160*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_1,
161*4882a593Smuzhiyun 		.mask = WM8350_RTC_PER_EINT,
162*4882a593Smuzhiyun 	},
163*4882a593Smuzhiyun 	[WM8350_IRQ_CS1] = {
164*4882a593Smuzhiyun 		.primary = WM8350_CS_INT,
165*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
166*4882a593Smuzhiyun 		.mask = WM8350_CS1_EINT,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun 	[WM8350_IRQ_CS2] = {
169*4882a593Smuzhiyun 		.primary = WM8350_CS_INT,
170*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
171*4882a593Smuzhiyun 		.mask = WM8350_CS2_EINT,
172*4882a593Smuzhiyun 	},
173*4882a593Smuzhiyun 	[WM8350_IRQ_SYS_HYST_COMP_FAIL] = {
174*4882a593Smuzhiyun 		.primary = WM8350_SYS_INT,
175*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
176*4882a593Smuzhiyun 		.mask = WM8350_SYS_HYST_COMP_FAIL_EINT,
177*4882a593Smuzhiyun 	},
178*4882a593Smuzhiyun 	[WM8350_IRQ_SYS_CHIP_GT115] = {
179*4882a593Smuzhiyun 		.primary = WM8350_SYS_INT,
180*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
181*4882a593Smuzhiyun 		.mask = WM8350_SYS_CHIP_GT115_EINT,
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun 	[WM8350_IRQ_SYS_CHIP_GT140] = {
184*4882a593Smuzhiyun 		.primary = WM8350_SYS_INT,
185*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
186*4882a593Smuzhiyun 		.mask = WM8350_SYS_CHIP_GT140_EINT,
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun 	[WM8350_IRQ_SYS_WDOG_TO] = {
189*4882a593Smuzhiyun 		.primary = WM8350_SYS_INT,
190*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
191*4882a593Smuzhiyun 		.mask = WM8350_SYS_WDOG_TO_EINT,
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun 	[WM8350_IRQ_AUXADC_DATARDY] = {
194*4882a593Smuzhiyun 		.primary = WM8350_AUXADC_INT,
195*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
196*4882a593Smuzhiyun 		.mask = WM8350_AUXADC_DATARDY_EINT,
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun 	[WM8350_IRQ_AUXADC_DCOMP4] = {
199*4882a593Smuzhiyun 		.primary = WM8350_AUXADC_INT,
200*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
201*4882a593Smuzhiyun 		.mask = WM8350_AUXADC_DCOMP4_EINT,
202*4882a593Smuzhiyun 	},
203*4882a593Smuzhiyun 	[WM8350_IRQ_AUXADC_DCOMP3] = {
204*4882a593Smuzhiyun 		.primary = WM8350_AUXADC_INT,
205*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
206*4882a593Smuzhiyun 		.mask = WM8350_AUXADC_DCOMP3_EINT,
207*4882a593Smuzhiyun 	},
208*4882a593Smuzhiyun 	[WM8350_IRQ_AUXADC_DCOMP2] = {
209*4882a593Smuzhiyun 		.primary = WM8350_AUXADC_INT,
210*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
211*4882a593Smuzhiyun 		.mask = WM8350_AUXADC_DCOMP2_EINT,
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun 	[WM8350_IRQ_AUXADC_DCOMP1] = {
214*4882a593Smuzhiyun 		.primary = WM8350_AUXADC_INT,
215*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
216*4882a593Smuzhiyun 		.mask = WM8350_AUXADC_DCOMP1_EINT,
217*4882a593Smuzhiyun 	},
218*4882a593Smuzhiyun 	[WM8350_IRQ_USB_LIMIT] = {
219*4882a593Smuzhiyun 		.primary = WM8350_USB_INT,
220*4882a593Smuzhiyun 		.reg = WM8350_INT_OFFSET_2,
221*4882a593Smuzhiyun 		.mask = WM8350_USB_LIMIT_EINT,
222*4882a593Smuzhiyun 		.primary_only = 1,
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_OFF_STATE] = {
225*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
226*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
227*4882a593Smuzhiyun 		.mask = WM8350_WKUP_OFF_STATE_EINT,
228*4882a593Smuzhiyun 	},
229*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_HIB_STATE] = {
230*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
231*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
232*4882a593Smuzhiyun 		.mask = WM8350_WKUP_HIB_STATE_EINT,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_CONV_FAULT] = {
235*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
236*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
237*4882a593Smuzhiyun 		.mask = WM8350_WKUP_CONV_FAULT_EINT,
238*4882a593Smuzhiyun 	},
239*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_WDOG_RST] = {
240*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
241*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
242*4882a593Smuzhiyun 		.mask = WM8350_WKUP_WDOG_RST_EINT,
243*4882a593Smuzhiyun 	},
244*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_GP_PWR_ON] = {
245*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
246*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
247*4882a593Smuzhiyun 		.mask = WM8350_WKUP_GP_PWR_ON_EINT,
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_ONKEY] = {
250*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
251*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
252*4882a593Smuzhiyun 		.mask = WM8350_WKUP_ONKEY_EINT,
253*4882a593Smuzhiyun 	},
254*4882a593Smuzhiyun 	[WM8350_IRQ_WKUP_GP_WAKEUP] = {
255*4882a593Smuzhiyun 		.primary = WM8350_WKUP_INT,
256*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
257*4882a593Smuzhiyun 		.mask = WM8350_WKUP_GP_WAKEUP_EINT,
258*4882a593Smuzhiyun 	},
259*4882a593Smuzhiyun 	[WM8350_IRQ_CODEC_JCK_DET_L] = {
260*4882a593Smuzhiyun 		.primary = WM8350_CODEC_INT,
261*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
262*4882a593Smuzhiyun 		.mask = WM8350_CODEC_JCK_DET_L_EINT,
263*4882a593Smuzhiyun 	},
264*4882a593Smuzhiyun 	[WM8350_IRQ_CODEC_JCK_DET_R] = {
265*4882a593Smuzhiyun 		.primary = WM8350_CODEC_INT,
266*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
267*4882a593Smuzhiyun 		.mask = WM8350_CODEC_JCK_DET_R_EINT,
268*4882a593Smuzhiyun 	},
269*4882a593Smuzhiyun 	[WM8350_IRQ_CODEC_MICSCD] = {
270*4882a593Smuzhiyun 		.primary = WM8350_CODEC_INT,
271*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
272*4882a593Smuzhiyun 		.mask = WM8350_CODEC_MICSCD_EINT,
273*4882a593Smuzhiyun 	},
274*4882a593Smuzhiyun 	[WM8350_IRQ_CODEC_MICD] = {
275*4882a593Smuzhiyun 		.primary = WM8350_CODEC_INT,
276*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
277*4882a593Smuzhiyun 		.mask = WM8350_CODEC_MICD_EINT,
278*4882a593Smuzhiyun 	},
279*4882a593Smuzhiyun 	[WM8350_IRQ_EXT_USB_FB] = {
280*4882a593Smuzhiyun 		.primary = WM8350_EXT_INT,
281*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
282*4882a593Smuzhiyun 		.mask = WM8350_EXT_USB_FB_EINT,
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun 	[WM8350_IRQ_EXT_WALL_FB] = {
285*4882a593Smuzhiyun 		.primary = WM8350_EXT_INT,
286*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
287*4882a593Smuzhiyun 		.mask = WM8350_EXT_WALL_FB_EINT,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	[WM8350_IRQ_EXT_BAT_FB] = {
290*4882a593Smuzhiyun 		.primary = WM8350_EXT_INT,
291*4882a593Smuzhiyun 		.reg = WM8350_COMPARATOR_INT_OFFSET,
292*4882a593Smuzhiyun 		.mask = WM8350_EXT_BAT_FB_EINT,
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(0)] = {
295*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
296*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
297*4882a593Smuzhiyun 		.mask = WM8350_GP0_EINT,
298*4882a593Smuzhiyun 	},
299*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(1)] = {
300*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
301*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
302*4882a593Smuzhiyun 		.mask = WM8350_GP1_EINT,
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(2)] = {
305*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
306*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
307*4882a593Smuzhiyun 		.mask = WM8350_GP2_EINT,
308*4882a593Smuzhiyun 	},
309*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(3)] = {
310*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
311*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
312*4882a593Smuzhiyun 		.mask = WM8350_GP3_EINT,
313*4882a593Smuzhiyun 	},
314*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(4)] = {
315*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
316*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
317*4882a593Smuzhiyun 		.mask = WM8350_GP4_EINT,
318*4882a593Smuzhiyun 	},
319*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(5)] = {
320*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
321*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
322*4882a593Smuzhiyun 		.mask = WM8350_GP5_EINT,
323*4882a593Smuzhiyun 	},
324*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(6)] = {
325*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
326*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
327*4882a593Smuzhiyun 		.mask = WM8350_GP6_EINT,
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(7)] = {
330*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
331*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
332*4882a593Smuzhiyun 		.mask = WM8350_GP7_EINT,
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(8)] = {
335*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
336*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
337*4882a593Smuzhiyun 		.mask = WM8350_GP8_EINT,
338*4882a593Smuzhiyun 	},
339*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(9)] = {
340*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
341*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
342*4882a593Smuzhiyun 		.mask = WM8350_GP9_EINT,
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(10)] = {
345*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
346*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
347*4882a593Smuzhiyun 		.mask = WM8350_GP10_EINT,
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(11)] = {
350*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
351*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
352*4882a593Smuzhiyun 		.mask = WM8350_GP11_EINT,
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun 	[WM8350_IRQ_GPIO(12)] = {
355*4882a593Smuzhiyun 		.primary = WM8350_GP_INT,
356*4882a593Smuzhiyun 		.reg = WM8350_GPIO_INT_OFFSET,
357*4882a593Smuzhiyun 		.mask = WM8350_GP12_EINT,
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
irq_to_wm8350_irq(struct wm8350 * wm8350,int irq)361*4882a593Smuzhiyun static inline struct wm8350_irq_data *irq_to_wm8350_irq(struct wm8350 *wm8350,
362*4882a593Smuzhiyun 							int irq)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	return &wm8350_irqs[irq - wm8350->irq_base];
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * This is a threaded IRQ handler so can access I2C/SPI.  Since all
369*4882a593Smuzhiyun  * interrupts are clear on read the IRQ line will be reasserted and
370*4882a593Smuzhiyun  * the physical IRQ will be handled again if another interrupt is
371*4882a593Smuzhiyun  * asserted while we run - in the normal course of events this is a
372*4882a593Smuzhiyun  * rare occurrence so we save I2C/SPI reads.  We're also assuming that
373*4882a593Smuzhiyun  * it's rare to get lots of interrupts firing simultaneously so try to
374*4882a593Smuzhiyun  * minimise I/O.
375*4882a593Smuzhiyun  */
wm8350_irq(int irq,void * irq_data)376*4882a593Smuzhiyun static irqreturn_t wm8350_irq(int irq, void *irq_data)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct wm8350 *wm8350 = irq_data;
379*4882a593Smuzhiyun 	u16 level_one;
380*4882a593Smuzhiyun 	u16 sub_reg[WM8350_NUM_IRQ_REGS];
381*4882a593Smuzhiyun 	int read_done[WM8350_NUM_IRQ_REGS];
382*4882a593Smuzhiyun 	struct wm8350_irq_data *data;
383*4882a593Smuzhiyun 	int i;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	level_one = wm8350_reg_read(wm8350, WM8350_SYSTEM_INTERRUPTS)
386*4882a593Smuzhiyun 		& ~wm8350_reg_read(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (!level_one)
389*4882a593Smuzhiyun 		return IRQ_NONE;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	memset(&read_done, 0, sizeof(read_done));
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8350_irqs); i++) {
394*4882a593Smuzhiyun 		data = &wm8350_irqs[i];
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		if (!(level_one & data->primary))
397*4882a593Smuzhiyun 			continue;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 		if (!read_done[data->reg]) {
400*4882a593Smuzhiyun 			sub_reg[data->reg] =
401*4882a593Smuzhiyun 				wm8350_reg_read(wm8350, WM8350_INT_STATUS_1 +
402*4882a593Smuzhiyun 						data->reg);
403*4882a593Smuzhiyun 			sub_reg[data->reg] &= ~wm8350->irq_masks[data->reg];
404*4882a593Smuzhiyun 			read_done[data->reg] = 1;
405*4882a593Smuzhiyun 		}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		if (sub_reg[data->reg] & data->mask)
408*4882a593Smuzhiyun 			handle_nested_irq(wm8350->irq_base + i);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return IRQ_HANDLED;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
wm8350_irq_lock(struct irq_data * data)414*4882a593Smuzhiyun static void wm8350_irq_lock(struct irq_data *data)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	mutex_lock(&wm8350->irq_lock);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
wm8350_irq_sync_unlock(struct irq_data * data)421*4882a593Smuzhiyun static void wm8350_irq_sync_unlock(struct irq_data *data)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
424*4882a593Smuzhiyun 	int i;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8350->irq_masks); i++) {
427*4882a593Smuzhiyun 		/* If there's been a change in the mask write it back
428*4882a593Smuzhiyun 		 * to the hardware. */
429*4882a593Smuzhiyun 		WARN_ON(regmap_update_bits(wm8350->regmap,
430*4882a593Smuzhiyun 					   WM8350_INT_STATUS_1_MASK + i,
431*4882a593Smuzhiyun 					   0xffff, wm8350->irq_masks[i]));
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	mutex_unlock(&wm8350->irq_lock);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
wm8350_irq_enable(struct irq_data * data)437*4882a593Smuzhiyun static void wm8350_irq_enable(struct irq_data *data)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
440*4882a593Smuzhiyun 	struct wm8350_irq_data *irq_data = irq_to_wm8350_irq(wm8350,
441*4882a593Smuzhiyun 							     data->irq);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	wm8350->irq_masks[irq_data->reg] &= ~irq_data->mask;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
wm8350_irq_disable(struct irq_data * data)446*4882a593Smuzhiyun static void wm8350_irq_disable(struct irq_data *data)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct wm8350 *wm8350 = irq_data_get_irq_chip_data(data);
449*4882a593Smuzhiyun 	struct wm8350_irq_data *irq_data = irq_to_wm8350_irq(wm8350,
450*4882a593Smuzhiyun 							     data->irq);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	wm8350->irq_masks[irq_data->reg] |= irq_data->mask;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct irq_chip wm8350_irq_chip = {
456*4882a593Smuzhiyun 	.name			= "wm8350",
457*4882a593Smuzhiyun 	.irq_bus_lock		= wm8350_irq_lock,
458*4882a593Smuzhiyun 	.irq_bus_sync_unlock	= wm8350_irq_sync_unlock,
459*4882a593Smuzhiyun 	.irq_disable		= wm8350_irq_disable,
460*4882a593Smuzhiyun 	.irq_enable		= wm8350_irq_enable,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
wm8350_irq_init(struct wm8350 * wm8350,int irq,struct wm8350_platform_data * pdata)463*4882a593Smuzhiyun int wm8350_irq_init(struct wm8350 *wm8350, int irq,
464*4882a593Smuzhiyun 		    struct wm8350_platform_data *pdata)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	int ret, cur_irq, i;
467*4882a593Smuzhiyun 	int flags = IRQF_ONESHOT;
468*4882a593Smuzhiyun 	int irq_base = -1;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (!irq) {
471*4882a593Smuzhiyun 		dev_warn(wm8350->dev, "No interrupt support, no core IRQ\n");
472*4882a593Smuzhiyun 		return 0;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Mask top level interrupts */
476*4882a593Smuzhiyun 	wm8350_reg_write(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK, 0xFFFF);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Mask all individual interrupts by default and cache the
479*4882a593Smuzhiyun 	 * masks.  We read the masks back since there are unwritable
480*4882a593Smuzhiyun 	 * bits in the mask registers. */
481*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8350->irq_masks); i++) {
482*4882a593Smuzhiyun 		wm8350_reg_write(wm8350, WM8350_INT_STATUS_1_MASK + i,
483*4882a593Smuzhiyun 				 0xFFFF);
484*4882a593Smuzhiyun 		wm8350->irq_masks[i] =
485*4882a593Smuzhiyun 			wm8350_reg_read(wm8350,
486*4882a593Smuzhiyun 					WM8350_INT_STATUS_1_MASK + i);
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	mutex_init(&wm8350->irq_lock);
490*4882a593Smuzhiyun 	wm8350->chip_irq = irq;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (pdata && pdata->irq_base > 0)
493*4882a593Smuzhiyun 		irq_base = pdata->irq_base;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	wm8350->irq_base =
496*4882a593Smuzhiyun 		irq_alloc_descs(irq_base, 0, ARRAY_SIZE(wm8350_irqs), 0);
497*4882a593Smuzhiyun 	if (wm8350->irq_base < 0) {
498*4882a593Smuzhiyun 		dev_warn(wm8350->dev, "Allocating irqs failed with %d\n",
499*4882a593Smuzhiyun 			wm8350->irq_base);
500*4882a593Smuzhiyun 		return 0;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (pdata && pdata->irq_high) {
504*4882a593Smuzhiyun 		flags |= IRQF_TRIGGER_HIGH;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		wm8350_set_bits(wm8350, WM8350_SYSTEM_CONTROL_1,
507*4882a593Smuzhiyun 				WM8350_IRQ_POL);
508*4882a593Smuzhiyun 	} else {
509*4882a593Smuzhiyun 		flags |= IRQF_TRIGGER_LOW;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		wm8350_clear_bits(wm8350, WM8350_SYSTEM_CONTROL_1,
512*4882a593Smuzhiyun 				  WM8350_IRQ_POL);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* Register with genirq */
516*4882a593Smuzhiyun 	for (cur_irq = wm8350->irq_base;
517*4882a593Smuzhiyun 	     cur_irq < ARRAY_SIZE(wm8350_irqs) + wm8350->irq_base;
518*4882a593Smuzhiyun 	     cur_irq++) {
519*4882a593Smuzhiyun 		irq_set_chip_data(cur_irq, wm8350);
520*4882a593Smuzhiyun 		irq_set_chip_and_handler(cur_irq, &wm8350_irq_chip,
521*4882a593Smuzhiyun 					 handle_edge_irq);
522*4882a593Smuzhiyun 		irq_set_nested_thread(cur_irq, 1);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		irq_clear_status_flags(cur_irq, IRQ_NOREQUEST | IRQ_NOPROBE);
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ret = request_threaded_irq(irq, NULL, wm8350_irq, flags,
528*4882a593Smuzhiyun 				   "wm8350", wm8350);
529*4882a593Smuzhiyun 	if (ret != 0)
530*4882a593Smuzhiyun 		dev_err(wm8350->dev, "Failed to request IRQ: %d\n", ret);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* Allow interrupts to fire */
533*4882a593Smuzhiyun 	wm8350_reg_write(wm8350, WM8350_SYSTEM_INTERRUPTS_MASK, 0);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	return ret;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
wm8350_irq_exit(struct wm8350 * wm8350)538*4882a593Smuzhiyun int wm8350_irq_exit(struct wm8350 *wm8350)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	free_irq(wm8350->chip_irq, wm8350);
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun }
543