xref: /OK3568_Linux_fs/kernel/drivers/mfd/wm831x-irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm831x-irq.c  --  Interrupt controller support for Wolfson WM831x PMICs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/mfd/core.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/mfd/wm831x/core.h>
19*4882a593Smuzhiyun #include <linux/mfd/wm831x/pdata.h>
20*4882a593Smuzhiyun #include <linux/mfd/wm831x/gpio.h>
21*4882a593Smuzhiyun #include <linux/mfd/wm831x/irq.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct wm831x_irq_data {
26*4882a593Smuzhiyun 	int primary;
27*4882a593Smuzhiyun 	int reg;
28*4882a593Smuzhiyun 	int mask;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct wm831x_irq_data wm831x_irqs[] = {
32*4882a593Smuzhiyun 	[WM831X_IRQ_TEMP_THW] = {
33*4882a593Smuzhiyun 		.primary = WM831X_TEMP_INT,
34*4882a593Smuzhiyun 		.reg = 1,
35*4882a593Smuzhiyun 		.mask = WM831X_TEMP_THW_EINT,
36*4882a593Smuzhiyun 	},
37*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_1] = {
38*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
39*4882a593Smuzhiyun 		.reg = 5,
40*4882a593Smuzhiyun 		.mask = WM831X_GP1_EINT,
41*4882a593Smuzhiyun 	},
42*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_2] = {
43*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
44*4882a593Smuzhiyun 		.reg = 5,
45*4882a593Smuzhiyun 		.mask = WM831X_GP2_EINT,
46*4882a593Smuzhiyun 	},
47*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_3] = {
48*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
49*4882a593Smuzhiyun 		.reg = 5,
50*4882a593Smuzhiyun 		.mask = WM831X_GP3_EINT,
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_4] = {
53*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
54*4882a593Smuzhiyun 		.reg = 5,
55*4882a593Smuzhiyun 		.mask = WM831X_GP4_EINT,
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_5] = {
58*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
59*4882a593Smuzhiyun 		.reg = 5,
60*4882a593Smuzhiyun 		.mask = WM831X_GP5_EINT,
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_6] = {
63*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
64*4882a593Smuzhiyun 		.reg = 5,
65*4882a593Smuzhiyun 		.mask = WM831X_GP6_EINT,
66*4882a593Smuzhiyun 	},
67*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_7] = {
68*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
69*4882a593Smuzhiyun 		.reg = 5,
70*4882a593Smuzhiyun 		.mask = WM831X_GP7_EINT,
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_8] = {
73*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
74*4882a593Smuzhiyun 		.reg = 5,
75*4882a593Smuzhiyun 		.mask = WM831X_GP8_EINT,
76*4882a593Smuzhiyun 	},
77*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_9] = {
78*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
79*4882a593Smuzhiyun 		.reg = 5,
80*4882a593Smuzhiyun 		.mask = WM831X_GP9_EINT,
81*4882a593Smuzhiyun 	},
82*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_10] = {
83*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
84*4882a593Smuzhiyun 		.reg = 5,
85*4882a593Smuzhiyun 		.mask = WM831X_GP10_EINT,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_11] = {
88*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
89*4882a593Smuzhiyun 		.reg = 5,
90*4882a593Smuzhiyun 		.mask = WM831X_GP11_EINT,
91*4882a593Smuzhiyun 	},
92*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_12] = {
93*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
94*4882a593Smuzhiyun 		.reg = 5,
95*4882a593Smuzhiyun 		.mask = WM831X_GP12_EINT,
96*4882a593Smuzhiyun 	},
97*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_13] = {
98*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
99*4882a593Smuzhiyun 		.reg = 5,
100*4882a593Smuzhiyun 		.mask = WM831X_GP13_EINT,
101*4882a593Smuzhiyun 	},
102*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_14] = {
103*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
104*4882a593Smuzhiyun 		.reg = 5,
105*4882a593Smuzhiyun 		.mask = WM831X_GP14_EINT,
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_15] = {
108*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
109*4882a593Smuzhiyun 		.reg = 5,
110*4882a593Smuzhiyun 		.mask = WM831X_GP15_EINT,
111*4882a593Smuzhiyun 	},
112*4882a593Smuzhiyun 	[WM831X_IRQ_GPIO_16] = {
113*4882a593Smuzhiyun 		.primary = WM831X_GP_INT,
114*4882a593Smuzhiyun 		.reg = 5,
115*4882a593Smuzhiyun 		.mask = WM831X_GP16_EINT,
116*4882a593Smuzhiyun 	},
117*4882a593Smuzhiyun 	[WM831X_IRQ_ON] = {
118*4882a593Smuzhiyun 		.primary = WM831X_ON_PIN_INT,
119*4882a593Smuzhiyun 		.reg = 1,
120*4882a593Smuzhiyun 		.mask = WM831X_ON_PIN_EINT,
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun 	[WM831X_IRQ_PPM_SYSLO] = {
123*4882a593Smuzhiyun 		.primary = WM831X_PPM_INT,
124*4882a593Smuzhiyun 		.reg = 1,
125*4882a593Smuzhiyun 		.mask = WM831X_PPM_SYSLO_EINT,
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun 	[WM831X_IRQ_PPM_PWR_SRC] = {
128*4882a593Smuzhiyun 		.primary = WM831X_PPM_INT,
129*4882a593Smuzhiyun 		.reg = 1,
130*4882a593Smuzhiyun 		.mask = WM831X_PPM_PWR_SRC_EINT,
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun 	[WM831X_IRQ_PPM_USB_CURR] = {
133*4882a593Smuzhiyun 		.primary = WM831X_PPM_INT,
134*4882a593Smuzhiyun 		.reg = 1,
135*4882a593Smuzhiyun 		.mask = WM831X_PPM_USB_CURR_EINT,
136*4882a593Smuzhiyun 	},
137*4882a593Smuzhiyun 	[WM831X_IRQ_WDOG_TO] = {
138*4882a593Smuzhiyun 		.primary = WM831X_WDOG_INT,
139*4882a593Smuzhiyun 		.reg = 1,
140*4882a593Smuzhiyun 		.mask = WM831X_WDOG_TO_EINT,
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun 	[WM831X_IRQ_RTC_PER] = {
143*4882a593Smuzhiyun 		.primary = WM831X_RTC_INT,
144*4882a593Smuzhiyun 		.reg = 1,
145*4882a593Smuzhiyun 		.mask = WM831X_RTC_PER_EINT,
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	[WM831X_IRQ_RTC_ALM] = {
148*4882a593Smuzhiyun 		.primary = WM831X_RTC_INT,
149*4882a593Smuzhiyun 		.reg = 1,
150*4882a593Smuzhiyun 		.mask = WM831X_RTC_ALM_EINT,
151*4882a593Smuzhiyun 	},
152*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_BATT_HOT] = {
153*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
154*4882a593Smuzhiyun 		.reg = 2,
155*4882a593Smuzhiyun 		.mask = WM831X_CHG_BATT_HOT_EINT,
156*4882a593Smuzhiyun 	},
157*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_BATT_COLD] = {
158*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
159*4882a593Smuzhiyun 		.reg = 2,
160*4882a593Smuzhiyun 		.mask = WM831X_CHG_BATT_COLD_EINT,
161*4882a593Smuzhiyun 	},
162*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_BATT_FAIL] = {
163*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
164*4882a593Smuzhiyun 		.reg = 2,
165*4882a593Smuzhiyun 		.mask = WM831X_CHG_BATT_FAIL_EINT,
166*4882a593Smuzhiyun 	},
167*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_OV] = {
168*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
169*4882a593Smuzhiyun 		.reg = 2,
170*4882a593Smuzhiyun 		.mask = WM831X_CHG_OV_EINT,
171*4882a593Smuzhiyun 	},
172*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_END] = {
173*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
174*4882a593Smuzhiyun 		.reg = 2,
175*4882a593Smuzhiyun 		.mask = WM831X_CHG_END_EINT,
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_TO] = {
178*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
179*4882a593Smuzhiyun 		.reg = 2,
180*4882a593Smuzhiyun 		.mask = WM831X_CHG_TO_EINT,
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_MODE] = {
183*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
184*4882a593Smuzhiyun 		.reg = 2,
185*4882a593Smuzhiyun 		.mask = WM831X_CHG_MODE_EINT,
186*4882a593Smuzhiyun 	},
187*4882a593Smuzhiyun 	[WM831X_IRQ_CHG_START] = {
188*4882a593Smuzhiyun 		.primary = WM831X_CHG_INT,
189*4882a593Smuzhiyun 		.reg = 2,
190*4882a593Smuzhiyun 		.mask = WM831X_CHG_START_EINT,
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun 	[WM831X_IRQ_TCHDATA] = {
193*4882a593Smuzhiyun 		.primary = WM831X_TCHDATA_INT,
194*4882a593Smuzhiyun 		.reg = 1,
195*4882a593Smuzhiyun 		.mask = WM831X_TCHDATA_EINT,
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun 	[WM831X_IRQ_TCHPD] = {
198*4882a593Smuzhiyun 		.primary = WM831X_TCHPD_INT,
199*4882a593Smuzhiyun 		.reg = 1,
200*4882a593Smuzhiyun 		.mask = WM831X_TCHPD_EINT,
201*4882a593Smuzhiyun 	},
202*4882a593Smuzhiyun 	[WM831X_IRQ_AUXADC_DATA] = {
203*4882a593Smuzhiyun 		.primary = WM831X_AUXADC_INT,
204*4882a593Smuzhiyun 		.reg = 1,
205*4882a593Smuzhiyun 		.mask = WM831X_AUXADC_DATA_EINT,
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun 	[WM831X_IRQ_AUXADC_DCOMP1] = {
208*4882a593Smuzhiyun 		.primary = WM831X_AUXADC_INT,
209*4882a593Smuzhiyun 		.reg = 1,
210*4882a593Smuzhiyun 		.mask = WM831X_AUXADC_DCOMP1_EINT,
211*4882a593Smuzhiyun 	},
212*4882a593Smuzhiyun 	[WM831X_IRQ_AUXADC_DCOMP2] = {
213*4882a593Smuzhiyun 		.primary = WM831X_AUXADC_INT,
214*4882a593Smuzhiyun 		.reg = 1,
215*4882a593Smuzhiyun 		.mask = WM831X_AUXADC_DCOMP2_EINT,
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	[WM831X_IRQ_AUXADC_DCOMP3] = {
218*4882a593Smuzhiyun 		.primary = WM831X_AUXADC_INT,
219*4882a593Smuzhiyun 		.reg = 1,
220*4882a593Smuzhiyun 		.mask = WM831X_AUXADC_DCOMP3_EINT,
221*4882a593Smuzhiyun 	},
222*4882a593Smuzhiyun 	[WM831X_IRQ_AUXADC_DCOMP4] = {
223*4882a593Smuzhiyun 		.primary = WM831X_AUXADC_INT,
224*4882a593Smuzhiyun 		.reg = 1,
225*4882a593Smuzhiyun 		.mask = WM831X_AUXADC_DCOMP4_EINT,
226*4882a593Smuzhiyun 	},
227*4882a593Smuzhiyun 	[WM831X_IRQ_CS1] = {
228*4882a593Smuzhiyun 		.primary = WM831X_CS_INT,
229*4882a593Smuzhiyun 		.reg = 2,
230*4882a593Smuzhiyun 		.mask = WM831X_CS1_EINT,
231*4882a593Smuzhiyun 	},
232*4882a593Smuzhiyun 	[WM831X_IRQ_CS2] = {
233*4882a593Smuzhiyun 		.primary = WM831X_CS_INT,
234*4882a593Smuzhiyun 		.reg = 2,
235*4882a593Smuzhiyun 		.mask = WM831X_CS2_EINT,
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	[WM831X_IRQ_HC_DC1] = {
238*4882a593Smuzhiyun 		.primary = WM831X_HC_INT,
239*4882a593Smuzhiyun 		.reg = 4,
240*4882a593Smuzhiyun 		.mask = WM831X_HC_DC1_EINT,
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun 	[WM831X_IRQ_HC_DC2] = {
243*4882a593Smuzhiyun 		.primary = WM831X_HC_INT,
244*4882a593Smuzhiyun 		.reg = 4,
245*4882a593Smuzhiyun 		.mask = WM831X_HC_DC2_EINT,
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO1] = {
248*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
249*4882a593Smuzhiyun 		.reg = 3,
250*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO1_EINT,
251*4882a593Smuzhiyun 	},
252*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO2] = {
253*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
254*4882a593Smuzhiyun 		.reg = 3,
255*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO2_EINT,
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO3] = {
258*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
259*4882a593Smuzhiyun 		.reg = 3,
260*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO3_EINT,
261*4882a593Smuzhiyun 	},
262*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO4] = {
263*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
264*4882a593Smuzhiyun 		.reg = 3,
265*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO4_EINT,
266*4882a593Smuzhiyun 	},
267*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO5] = {
268*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
269*4882a593Smuzhiyun 		.reg = 3,
270*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO5_EINT,
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO6] = {
273*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
274*4882a593Smuzhiyun 		.reg = 3,
275*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO6_EINT,
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO7] = {
278*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
279*4882a593Smuzhiyun 		.reg = 3,
280*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO7_EINT,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO8] = {
283*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
284*4882a593Smuzhiyun 		.reg = 3,
285*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO8_EINT,
286*4882a593Smuzhiyun 	},
287*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO9] = {
288*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
289*4882a593Smuzhiyun 		.reg = 3,
290*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO9_EINT,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun 	[WM831X_IRQ_UV_LDO10] = {
293*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
294*4882a593Smuzhiyun 		.reg = 3,
295*4882a593Smuzhiyun 		.mask = WM831X_UV_LDO10_EINT,
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun 	[WM831X_IRQ_UV_DC1] = {
298*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
299*4882a593Smuzhiyun 		.reg = 4,
300*4882a593Smuzhiyun 		.mask = WM831X_UV_DC1_EINT,
301*4882a593Smuzhiyun 	},
302*4882a593Smuzhiyun 	[WM831X_IRQ_UV_DC2] = {
303*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
304*4882a593Smuzhiyun 		.reg = 4,
305*4882a593Smuzhiyun 		.mask = WM831X_UV_DC2_EINT,
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun 	[WM831X_IRQ_UV_DC3] = {
308*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
309*4882a593Smuzhiyun 		.reg = 4,
310*4882a593Smuzhiyun 		.mask = WM831X_UV_DC3_EINT,
311*4882a593Smuzhiyun 	},
312*4882a593Smuzhiyun 	[WM831X_IRQ_UV_DC4] = {
313*4882a593Smuzhiyun 		.primary = WM831X_UV_INT,
314*4882a593Smuzhiyun 		.reg = 4,
315*4882a593Smuzhiyun 		.mask = WM831X_UV_DC4_EINT,
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
irq_data_to_status_reg(struct wm831x_irq_data * irq_data)319*4882a593Smuzhiyun static inline int irq_data_to_status_reg(struct wm831x_irq_data *irq_data)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	return WM831X_INTERRUPT_STATUS_1 - 1 + irq_data->reg;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
irq_to_wm831x_irq(struct wm831x * wm831x,int irq)324*4882a593Smuzhiyun static inline struct wm831x_irq_data *irq_to_wm831x_irq(struct wm831x *wm831x,
325*4882a593Smuzhiyun 							int irq)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	return &wm831x_irqs[irq];
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
wm831x_irq_lock(struct irq_data * data)330*4882a593Smuzhiyun static void wm831x_irq_lock(struct irq_data *data)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	mutex_lock(&wm831x->irq_lock);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
wm831x_irq_sync_unlock(struct irq_data * data)337*4882a593Smuzhiyun static void wm831x_irq_sync_unlock(struct irq_data *data)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
340*4882a593Smuzhiyun 	int i;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm831x->gpio_update); i++) {
343*4882a593Smuzhiyun 		if (wm831x->gpio_update[i]) {
344*4882a593Smuzhiyun 			wm831x_set_bits(wm831x, WM831X_GPIO1_CONTROL + i,
345*4882a593Smuzhiyun 					WM831X_GPN_INT_MODE | WM831X_GPN_POL,
346*4882a593Smuzhiyun 					wm831x->gpio_update[i]);
347*4882a593Smuzhiyun 			wm831x->gpio_update[i] = 0;
348*4882a593Smuzhiyun 		}
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm831x->irq_masks_cur); i++) {
352*4882a593Smuzhiyun 		/* If there's been a change in the mask write it back
353*4882a593Smuzhiyun 		 * to the hardware. */
354*4882a593Smuzhiyun 		if (wm831x->irq_masks_cur[i] != wm831x->irq_masks_cache[i]) {
355*4882a593Smuzhiyun 			dev_dbg(wm831x->dev, "IRQ mask sync: %x = %x\n",
356*4882a593Smuzhiyun 				WM831X_INTERRUPT_STATUS_1_MASK + i,
357*4882a593Smuzhiyun 				wm831x->irq_masks_cur[i]);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 			wm831x->irq_masks_cache[i] = wm831x->irq_masks_cur[i];
360*4882a593Smuzhiyun 			wm831x_reg_write(wm831x,
361*4882a593Smuzhiyun 					 WM831X_INTERRUPT_STATUS_1_MASK + i,
362*4882a593Smuzhiyun 					 wm831x->irq_masks_cur[i]);
363*4882a593Smuzhiyun 		}
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	mutex_unlock(&wm831x->irq_lock);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
wm831x_irq_enable(struct irq_data * data)369*4882a593Smuzhiyun static void wm831x_irq_enable(struct irq_data *data)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
372*4882a593Smuzhiyun 	struct wm831x_irq_data *irq_data = irq_to_wm831x_irq(wm831x,
373*4882a593Smuzhiyun 							     data->hwirq);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	wm831x->irq_masks_cur[irq_data->reg - 1] &= ~irq_data->mask;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
wm831x_irq_disable(struct irq_data * data)378*4882a593Smuzhiyun static void wm831x_irq_disable(struct irq_data *data)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
381*4882a593Smuzhiyun 	struct wm831x_irq_data *irq_data = irq_to_wm831x_irq(wm831x,
382*4882a593Smuzhiyun 							     data->hwirq);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	wm831x->irq_masks_cur[irq_data->reg - 1] |= irq_data->mask;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
wm831x_irq_set_type(struct irq_data * data,unsigned int type)387*4882a593Smuzhiyun static int wm831x_irq_set_type(struct irq_data *data, unsigned int type)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct wm831x *wm831x = irq_data_get_irq_chip_data(data);
390*4882a593Smuzhiyun 	int irq;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	irq = data->hwirq;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (irq < WM831X_IRQ_GPIO_1 || irq > WM831X_IRQ_GPIO_11) {
395*4882a593Smuzhiyun 		/* Ignore internal-only IRQs */
396*4882a593Smuzhiyun 		if (irq >= 0 && irq < WM831X_NUM_IRQS)
397*4882a593Smuzhiyun 			return 0;
398*4882a593Smuzhiyun 		else
399*4882a593Smuzhiyun 			return -EINVAL;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* Rebase the IRQ into the GPIO range so we've got a sensible array
403*4882a593Smuzhiyun 	 * index.
404*4882a593Smuzhiyun 	 */
405*4882a593Smuzhiyun 	irq -= WM831X_IRQ_GPIO_1;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* We set the high bit to flag that we need an update; don't
408*4882a593Smuzhiyun 	 * do the update here as we can be called with the bus lock
409*4882a593Smuzhiyun 	 * held.
410*4882a593Smuzhiyun 	 */
411*4882a593Smuzhiyun 	wm831x->gpio_level_low[irq] = false;
412*4882a593Smuzhiyun 	wm831x->gpio_level_high[irq] = false;
413*4882a593Smuzhiyun 	switch (type) {
414*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
415*4882a593Smuzhiyun 		wm831x->gpio_update[irq] = 0x10000 | WM831X_GPN_INT_MODE;
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
418*4882a593Smuzhiyun 		wm831x->gpio_update[irq] = 0x10000 | WM831X_GPN_POL;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
421*4882a593Smuzhiyun 		wm831x->gpio_update[irq] = 0x10000;
422*4882a593Smuzhiyun 		break;
423*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
424*4882a593Smuzhiyun 		wm831x->gpio_update[irq] = 0x10000 | WM831X_GPN_POL;
425*4882a593Smuzhiyun 		wm831x->gpio_level_high[irq] = true;
426*4882a593Smuzhiyun 		break;
427*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
428*4882a593Smuzhiyun 		wm831x->gpio_update[irq] = 0x10000;
429*4882a593Smuzhiyun 		wm831x->gpio_level_low[irq] = true;
430*4882a593Smuzhiyun 		break;
431*4882a593Smuzhiyun 	default:
432*4882a593Smuzhiyun 		return -EINVAL;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static struct irq_chip wm831x_irq_chip = {
439*4882a593Smuzhiyun 	.name			= "wm831x",
440*4882a593Smuzhiyun 	.irq_bus_lock		= wm831x_irq_lock,
441*4882a593Smuzhiyun 	.irq_bus_sync_unlock	= wm831x_irq_sync_unlock,
442*4882a593Smuzhiyun 	.irq_disable		= wm831x_irq_disable,
443*4882a593Smuzhiyun 	.irq_enable		= wm831x_irq_enable,
444*4882a593Smuzhiyun 	.irq_set_type		= wm831x_irq_set_type,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /* The processing of the primary interrupt occurs in a thread so that
448*4882a593Smuzhiyun  * we can interact with the device over I2C or SPI. */
wm831x_irq_thread(int irq,void * data)449*4882a593Smuzhiyun static irqreturn_t wm831x_irq_thread(int irq, void *data)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct wm831x *wm831x = data;
452*4882a593Smuzhiyun 	unsigned int i;
453*4882a593Smuzhiyun 	int primary, status_addr, ret;
454*4882a593Smuzhiyun 	int status_regs[WM831X_NUM_IRQ_REGS] = { 0 };
455*4882a593Smuzhiyun 	int read[WM831X_NUM_IRQ_REGS] = { 0 };
456*4882a593Smuzhiyun 	int *status;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	primary = wm831x_reg_read(wm831x, WM831X_SYSTEM_INTERRUPTS);
459*4882a593Smuzhiyun 	if (primary < 0) {
460*4882a593Smuzhiyun 		dev_err(wm831x->dev, "Failed to read system interrupt: %d\n",
461*4882a593Smuzhiyun 			primary);
462*4882a593Smuzhiyun 		goto out;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* The touch interrupts are visible in the primary register as
466*4882a593Smuzhiyun 	 * an optimisation; open code this to avoid complicating the
467*4882a593Smuzhiyun 	 * main handling loop and so we can also skip iterating the
468*4882a593Smuzhiyun 	 * descriptors.
469*4882a593Smuzhiyun 	 */
470*4882a593Smuzhiyun 	if (primary & WM831X_TCHPD_INT)
471*4882a593Smuzhiyun 		handle_nested_irq(irq_find_mapping(wm831x->irq_domain,
472*4882a593Smuzhiyun 						   WM831X_IRQ_TCHPD));
473*4882a593Smuzhiyun 	if (primary & WM831X_TCHDATA_INT)
474*4882a593Smuzhiyun 		handle_nested_irq(irq_find_mapping(wm831x->irq_domain,
475*4882a593Smuzhiyun 						   WM831X_IRQ_TCHDATA));
476*4882a593Smuzhiyun 	primary &= ~(WM831X_TCHDATA_EINT | WM831X_TCHPD_EINT);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm831x_irqs); i++) {
479*4882a593Smuzhiyun 		int offset = wm831x_irqs[i].reg - 1;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		if (!(primary & wm831x_irqs[i].primary))
482*4882a593Smuzhiyun 			continue;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		status = &status_regs[offset];
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 		/* Hopefully there should only be one register to read
487*4882a593Smuzhiyun 		 * each time otherwise we ought to do a block read. */
488*4882a593Smuzhiyun 		if (!read[offset]) {
489*4882a593Smuzhiyun 			status_addr = irq_data_to_status_reg(&wm831x_irqs[i]);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 			*status = wm831x_reg_read(wm831x, status_addr);
492*4882a593Smuzhiyun 			if (*status < 0) {
493*4882a593Smuzhiyun 				dev_err(wm831x->dev,
494*4882a593Smuzhiyun 					"Failed to read IRQ status: %d\n",
495*4882a593Smuzhiyun 					*status);
496*4882a593Smuzhiyun 				goto out;
497*4882a593Smuzhiyun 			}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 			read[offset] = 1;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 			/* Ignore any bits that we don't think are masked */
502*4882a593Smuzhiyun 			*status &= ~wm831x->irq_masks_cur[offset];
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 			/* Acknowledge now so we don't miss
505*4882a593Smuzhiyun 			 * notifications while we handle.
506*4882a593Smuzhiyun 			 */
507*4882a593Smuzhiyun 			wm831x_reg_write(wm831x, status_addr, *status);
508*4882a593Smuzhiyun 		}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		if (*status & wm831x_irqs[i].mask)
511*4882a593Smuzhiyun 			handle_nested_irq(irq_find_mapping(wm831x->irq_domain,
512*4882a593Smuzhiyun 							   i));
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		/* Simulate an edge triggered IRQ by polling the input
515*4882a593Smuzhiyun 		 * status.  This is sucky but improves interoperability.
516*4882a593Smuzhiyun 		 */
517*4882a593Smuzhiyun 		if (primary == WM831X_GP_INT &&
518*4882a593Smuzhiyun 		    wm831x->gpio_level_high[i - WM831X_IRQ_GPIO_1]) {
519*4882a593Smuzhiyun 			ret = wm831x_reg_read(wm831x, WM831X_GPIO_LEVEL);
520*4882a593Smuzhiyun 			while (ret & 1 << (i - WM831X_IRQ_GPIO_1)) {
521*4882a593Smuzhiyun 				handle_nested_irq(irq_find_mapping(wm831x->irq_domain,
522*4882a593Smuzhiyun 								   i));
523*4882a593Smuzhiyun 				ret = wm831x_reg_read(wm831x,
524*4882a593Smuzhiyun 						      WM831X_GPIO_LEVEL);
525*4882a593Smuzhiyun 			}
526*4882a593Smuzhiyun 		}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 		if (primary == WM831X_GP_INT &&
529*4882a593Smuzhiyun 		    wm831x->gpio_level_low[i - WM831X_IRQ_GPIO_1]) {
530*4882a593Smuzhiyun 			ret = wm831x_reg_read(wm831x, WM831X_GPIO_LEVEL);
531*4882a593Smuzhiyun 			while (!(ret & 1 << (i - WM831X_IRQ_GPIO_1))) {
532*4882a593Smuzhiyun 				handle_nested_irq(irq_find_mapping(wm831x->irq_domain,
533*4882a593Smuzhiyun 								   i));
534*4882a593Smuzhiyun 				ret = wm831x_reg_read(wm831x,
535*4882a593Smuzhiyun 						      WM831X_GPIO_LEVEL);
536*4882a593Smuzhiyun 			}
537*4882a593Smuzhiyun 		}
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun out:
541*4882a593Smuzhiyun 	return IRQ_HANDLED;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
wm831x_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)544*4882a593Smuzhiyun static int wm831x_irq_map(struct irq_domain *h, unsigned int virq,
545*4882a593Smuzhiyun 			  irq_hw_number_t hw)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	irq_set_chip_data(virq, h->host_data);
548*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &wm831x_irq_chip, handle_edge_irq);
549*4882a593Smuzhiyun 	irq_set_nested_thread(virq, 1);
550*4882a593Smuzhiyun 	irq_set_noprobe(virq);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const struct irq_domain_ops wm831x_irq_domain_ops = {
556*4882a593Smuzhiyun 	.map	= wm831x_irq_map,
557*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
wm831x_irq_init(struct wm831x * wm831x,int irq)560*4882a593Smuzhiyun int wm831x_irq_init(struct wm831x *wm831x, int irq)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct wm831x_pdata *pdata = &wm831x->pdata;
563*4882a593Smuzhiyun 	struct irq_domain *domain;
564*4882a593Smuzhiyun 	int i, ret, irq_base;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	mutex_init(&wm831x->irq_lock);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* Mask the individual interrupt sources */
569*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm831x->irq_masks_cur); i++) {
570*4882a593Smuzhiyun 		wm831x->irq_masks_cur[i] = 0xffff;
571*4882a593Smuzhiyun 		wm831x->irq_masks_cache[i] = 0xffff;
572*4882a593Smuzhiyun 		wm831x_reg_write(wm831x, WM831X_INTERRUPT_STATUS_1_MASK + i,
573*4882a593Smuzhiyun 				 0xffff);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Try to dynamically allocate IRQs if no base is specified */
577*4882a593Smuzhiyun 	if (pdata->irq_base) {
578*4882a593Smuzhiyun 		irq_base = irq_alloc_descs(pdata->irq_base, 0,
579*4882a593Smuzhiyun 					   WM831X_NUM_IRQS, 0);
580*4882a593Smuzhiyun 		if (irq_base < 0) {
581*4882a593Smuzhiyun 			dev_warn(wm831x->dev, "Failed to allocate IRQs: %d\n",
582*4882a593Smuzhiyun 				 irq_base);
583*4882a593Smuzhiyun 			irq_base = 0;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 	} else {
586*4882a593Smuzhiyun 		irq_base = 0;
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (irq_base)
590*4882a593Smuzhiyun 		domain = irq_domain_add_legacy(wm831x->dev->of_node,
591*4882a593Smuzhiyun 					       ARRAY_SIZE(wm831x_irqs),
592*4882a593Smuzhiyun 					       irq_base, 0,
593*4882a593Smuzhiyun 					       &wm831x_irq_domain_ops,
594*4882a593Smuzhiyun 					       wm831x);
595*4882a593Smuzhiyun 	else
596*4882a593Smuzhiyun 		domain = irq_domain_add_linear(wm831x->dev->of_node,
597*4882a593Smuzhiyun 					       ARRAY_SIZE(wm831x_irqs),
598*4882a593Smuzhiyun 					       &wm831x_irq_domain_ops,
599*4882a593Smuzhiyun 					       wm831x);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (!domain) {
602*4882a593Smuzhiyun 		dev_warn(wm831x->dev, "Failed to allocate IRQ domain\n");
603*4882a593Smuzhiyun 		return -EINVAL;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (pdata->irq_cmos)
607*4882a593Smuzhiyun 		i = 0;
608*4882a593Smuzhiyun 	else
609*4882a593Smuzhiyun 		i = WM831X_IRQ_OD;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	wm831x_set_bits(wm831x, WM831X_IRQ_CONFIG,
612*4882a593Smuzhiyun 			WM831X_IRQ_OD, i);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	wm831x->irq = irq;
615*4882a593Smuzhiyun 	wm831x->irq_domain = domain;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (irq) {
618*4882a593Smuzhiyun 		/* Try to flag /IRQ as a wake source; there are a number of
619*4882a593Smuzhiyun 		 * unconditional wake sources in the PMIC so this isn't
620*4882a593Smuzhiyun 		 * conditional but we don't actually care *too* much if it
621*4882a593Smuzhiyun 		 * fails.
622*4882a593Smuzhiyun 		 */
623*4882a593Smuzhiyun 		ret = enable_irq_wake(irq);
624*4882a593Smuzhiyun 		if (ret != 0) {
625*4882a593Smuzhiyun 			dev_warn(wm831x->dev,
626*4882a593Smuzhiyun 				 "Can't enable IRQ as wake source: %d\n",
627*4882a593Smuzhiyun 				 ret);
628*4882a593Smuzhiyun 		}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		ret = request_threaded_irq(irq, NULL, wm831x_irq_thread,
631*4882a593Smuzhiyun 					   IRQF_TRIGGER_LOW | IRQF_ONESHOT,
632*4882a593Smuzhiyun 					   "wm831x", wm831x);
633*4882a593Smuzhiyun 		if (ret != 0) {
634*4882a593Smuzhiyun 			dev_err(wm831x->dev, "Failed to request IRQ %d: %d\n",
635*4882a593Smuzhiyun 				irq, ret);
636*4882a593Smuzhiyun 			return ret;
637*4882a593Smuzhiyun 		}
638*4882a593Smuzhiyun 	} else {
639*4882a593Smuzhiyun 		dev_warn(wm831x->dev,
640*4882a593Smuzhiyun 			 "No interrupt specified - functionality limited\n");
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* Enable top level interrupts, we mask at secondary level */
644*4882a593Smuzhiyun 	wm831x_reg_write(wm831x, WM831X_SYSTEM_INTERRUPTS_MASK, 0);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
wm831x_irq_exit(struct wm831x * wm831x)649*4882a593Smuzhiyun void wm831x_irq_exit(struct wm831x *wm831x)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	if (wm831x->irq)
652*4882a593Smuzhiyun 		free_irq(wm831x->irq, wm831x);
653*4882a593Smuzhiyun }
654