1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/drivers/mfd/ucb1x00-core.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2001 Russell King, All Rights Reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * The UCB1x00 core driver provides basic services for handling IO,
8*4882a593Smuzhiyun * the ADC, interrupts, and accessing registers. It is designed
9*4882a593Smuzhiyun * such that everything goes through this layer, thereby providing
10*4882a593Smuzhiyun * a consistent locking methodology, as well as allowing the drivers
11*4882a593Smuzhiyun * to be used on other non-MCP-enabled hardware platforms.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Note that all locks are private to this file. Nothing else may
14*4882a593Smuzhiyun * touch them.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/device.h>
25*4882a593Smuzhiyun #include <linux/mutex.h>
26*4882a593Smuzhiyun #include <linux/mfd/ucb1x00.h>
27*4882a593Smuzhiyun #include <linux/pm.h>
28*4882a593Smuzhiyun #include <linux/gpio/driver.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static DEFINE_MUTEX(ucb1x00_mutex);
31*4882a593Smuzhiyun static LIST_HEAD(ucb1x00_drivers);
32*4882a593Smuzhiyun static LIST_HEAD(ucb1x00_devices);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /**
35*4882a593Smuzhiyun * ucb1x00_io_set_dir - set IO direction
36*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
37*4882a593Smuzhiyun * @in: bitfield of IO pins to be set as inputs
38*4882a593Smuzhiyun * @out: bitfield of IO pins to be set as outputs
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * Set the IO direction of the ten general purpose IO pins on
41*4882a593Smuzhiyun * the UCB1x00 chip. The @in bitfield has priority over the
42*4882a593Smuzhiyun * @out bitfield, in that if you specify a pin as both input
43*4882a593Smuzhiyun * and output, it will end up as an input.
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * ucb1x00_enable must have been called to enable the comms
46*4882a593Smuzhiyun * before using this function.
47*4882a593Smuzhiyun *
48*4882a593Smuzhiyun * This function takes a spinlock, disabling interrupts.
49*4882a593Smuzhiyun */
ucb1x00_io_set_dir(struct ucb1x00 * ucb,unsigned int in,unsigned int out)50*4882a593Smuzhiyun void ucb1x00_io_set_dir(struct ucb1x00 *ucb, unsigned int in, unsigned int out)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun unsigned long flags;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun spin_lock_irqsave(&ucb->io_lock, flags);
55*4882a593Smuzhiyun ucb->io_dir |= out;
56*4882a593Smuzhiyun ucb->io_dir &= ~in;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
59*4882a593Smuzhiyun spin_unlock_irqrestore(&ucb->io_lock, flags);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun * ucb1x00_io_write - set or clear IO outputs
64*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
65*4882a593Smuzhiyun * @set: bitfield of IO pins to set to logic '1'
66*4882a593Smuzhiyun * @clear: bitfield of IO pins to set to logic '0'
67*4882a593Smuzhiyun *
68*4882a593Smuzhiyun * Set the IO output state of the specified IO pins. The value
69*4882a593Smuzhiyun * is retained if the pins are subsequently configured as inputs.
70*4882a593Smuzhiyun * The @clear bitfield has priority over the @set bitfield -
71*4882a593Smuzhiyun * outputs will be cleared.
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * ucb1x00_enable must have been called to enable the comms
74*4882a593Smuzhiyun * before using this function.
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * This function takes a spinlock, disabling interrupts.
77*4882a593Smuzhiyun */
ucb1x00_io_write(struct ucb1x00 * ucb,unsigned int set,unsigned int clear)78*4882a593Smuzhiyun void ucb1x00_io_write(struct ucb1x00 *ucb, unsigned int set, unsigned int clear)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun unsigned long flags;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun spin_lock_irqsave(&ucb->io_lock, flags);
83*4882a593Smuzhiyun ucb->io_out |= set;
84*4882a593Smuzhiyun ucb->io_out &= ~clear;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
87*4882a593Smuzhiyun spin_unlock_irqrestore(&ucb->io_lock, flags);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /**
91*4882a593Smuzhiyun * ucb1x00_io_read - read the current state of the IO pins
92*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * Return a bitfield describing the logic state of the ten
95*4882a593Smuzhiyun * general purpose IO pins.
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * ucb1x00_enable must have been called to enable the comms
98*4882a593Smuzhiyun * before using this function.
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * This function does not take any mutexes or spinlocks.
101*4882a593Smuzhiyun */
ucb1x00_io_read(struct ucb1x00 * ucb)102*4882a593Smuzhiyun unsigned int ucb1x00_io_read(struct ucb1x00 *ucb)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return ucb1x00_reg_read(ucb, UCB_IO_DATA);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
ucb1x00_gpio_set(struct gpio_chip * chip,unsigned offset,int value)107*4882a593Smuzhiyun static void ucb1x00_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct ucb1x00 *ucb = gpiochip_get_data(chip);
110*4882a593Smuzhiyun unsigned long flags;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun spin_lock_irqsave(&ucb->io_lock, flags);
113*4882a593Smuzhiyun if (value)
114*4882a593Smuzhiyun ucb->io_out |= 1 << offset;
115*4882a593Smuzhiyun else
116*4882a593Smuzhiyun ucb->io_out &= ~(1 << offset);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ucb1x00_enable(ucb);
119*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
120*4882a593Smuzhiyun ucb1x00_disable(ucb);
121*4882a593Smuzhiyun spin_unlock_irqrestore(&ucb->io_lock, flags);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
ucb1x00_gpio_get(struct gpio_chip * chip,unsigned offset)124*4882a593Smuzhiyun static int ucb1x00_gpio_get(struct gpio_chip *chip, unsigned offset)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct ucb1x00 *ucb = gpiochip_get_data(chip);
127*4882a593Smuzhiyun unsigned val;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun ucb1x00_enable(ucb);
130*4882a593Smuzhiyun val = ucb1x00_reg_read(ucb, UCB_IO_DATA);
131*4882a593Smuzhiyun ucb1x00_disable(ucb);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return !!(val & (1 << offset));
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
ucb1x00_gpio_direction_input(struct gpio_chip * chip,unsigned offset)136*4882a593Smuzhiyun static int ucb1x00_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct ucb1x00 *ucb = gpiochip_get_data(chip);
139*4882a593Smuzhiyun unsigned long flags;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun spin_lock_irqsave(&ucb->io_lock, flags);
142*4882a593Smuzhiyun ucb->io_dir &= ~(1 << offset);
143*4882a593Smuzhiyun ucb1x00_enable(ucb);
144*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
145*4882a593Smuzhiyun ucb1x00_disable(ucb);
146*4882a593Smuzhiyun spin_unlock_irqrestore(&ucb->io_lock, flags);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
ucb1x00_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)151*4882a593Smuzhiyun static int ucb1x00_gpio_direction_output(struct gpio_chip *chip, unsigned offset
152*4882a593Smuzhiyun , int value)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct ucb1x00 *ucb = gpiochip_get_data(chip);
155*4882a593Smuzhiyun unsigned long flags;
156*4882a593Smuzhiyun unsigned old, mask = 1 << offset;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun spin_lock_irqsave(&ucb->io_lock, flags);
159*4882a593Smuzhiyun old = ucb->io_out;
160*4882a593Smuzhiyun if (value)
161*4882a593Smuzhiyun ucb->io_out |= mask;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun ucb->io_out &= ~mask;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ucb1x00_enable(ucb);
166*4882a593Smuzhiyun if (old != ucb->io_out)
167*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!(ucb->io_dir & mask)) {
170*4882a593Smuzhiyun ucb->io_dir |= mask;
171*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun ucb1x00_disable(ucb);
174*4882a593Smuzhiyun spin_unlock_irqrestore(&ucb->io_lock, flags);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
ucb1x00_to_irq(struct gpio_chip * chip,unsigned offset)179*4882a593Smuzhiyun static int ucb1x00_to_irq(struct gpio_chip *chip, unsigned offset)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct ucb1x00 *ucb = gpiochip_get_data(chip);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return ucb->irq_base > 0 ? ucb->irq_base + offset : -ENXIO;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * UCB1300 data sheet says we must:
188*4882a593Smuzhiyun * 1. enable ADC => 5us (including reference startup time)
189*4882a593Smuzhiyun * 2. select input => 51*tsibclk => 4.3us
190*4882a593Smuzhiyun * 3. start conversion => 102*tsibclk => 8.5us
191*4882a593Smuzhiyun * (tsibclk = 1/11981000)
192*4882a593Smuzhiyun * Period between SIB 128-bit frames = 10.7us
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /**
196*4882a593Smuzhiyun * ucb1x00_adc_enable - enable the ADC converter
197*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * Enable the ucb1x00 and ADC converter on the UCB1x00 for use.
200*4882a593Smuzhiyun * Any code wishing to use the ADC converter must call this
201*4882a593Smuzhiyun * function prior to using it.
202*4882a593Smuzhiyun *
203*4882a593Smuzhiyun * This function takes the ADC mutex to prevent two or more
204*4882a593Smuzhiyun * concurrent uses, and therefore may sleep. As a result, it
205*4882a593Smuzhiyun * can only be called from process context, not interrupt
206*4882a593Smuzhiyun * context.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * You should release the ADC as soon as possible using
209*4882a593Smuzhiyun * ucb1x00_adc_disable.
210*4882a593Smuzhiyun */
ucb1x00_adc_enable(struct ucb1x00 * ucb)211*4882a593Smuzhiyun void ucb1x00_adc_enable(struct ucb1x00 *ucb)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun mutex_lock(&ucb->adc_mutex);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ucb->adc_cr |= UCB_ADC_ENA;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun ucb1x00_enable(ucb);
218*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /**
222*4882a593Smuzhiyun * ucb1x00_adc_read - read the specified ADC channel
223*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
224*4882a593Smuzhiyun * @adc_channel: ADC channel mask
225*4882a593Smuzhiyun * @sync: wait for syncronisation pulse.
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun * Start an ADC conversion and wait for the result. Note that
228*4882a593Smuzhiyun * synchronised ADC conversions (via the ADCSYNC pin) must wait
229*4882a593Smuzhiyun * until the trigger is asserted and the conversion is finished.
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * This function currently spins waiting for the conversion to
232*4882a593Smuzhiyun * complete (2 frames max without sync).
233*4882a593Smuzhiyun *
234*4882a593Smuzhiyun * If called for a synchronised ADC conversion, it may sleep
235*4882a593Smuzhiyun * with the ADC mutex held.
236*4882a593Smuzhiyun */
ucb1x00_adc_read(struct ucb1x00 * ucb,int adc_channel,int sync)237*4882a593Smuzhiyun unsigned int ucb1x00_adc_read(struct ucb1x00 *ucb, int adc_channel, int sync)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun unsigned int val;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (sync)
242*4882a593Smuzhiyun adc_channel |= UCB_ADC_SYNC_ENA;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr | adc_channel);
245*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr | adc_channel | UCB_ADC_START);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun for (;;) {
248*4882a593Smuzhiyun val = ucb1x00_reg_read(ucb, UCB_ADC_DATA);
249*4882a593Smuzhiyun if (val & UCB_ADC_DAT_VAL)
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun /* yield to other processes */
252*4882a593Smuzhiyun set_current_state(TASK_INTERRUPTIBLE);
253*4882a593Smuzhiyun schedule_timeout(1);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return UCB_ADC_DAT(val);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /**
260*4882a593Smuzhiyun * ucb1x00_adc_disable - disable the ADC converter
261*4882a593Smuzhiyun * @ucb: UCB1x00 structure describing chip
262*4882a593Smuzhiyun *
263*4882a593Smuzhiyun * Disable the ADC converter and release the ADC mutex.
264*4882a593Smuzhiyun */
ucb1x00_adc_disable(struct ucb1x00 * ucb)265*4882a593Smuzhiyun void ucb1x00_adc_disable(struct ucb1x00 *ucb)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun ucb->adc_cr &= ~UCB_ADC_ENA;
268*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, ucb->adc_cr);
269*4882a593Smuzhiyun ucb1x00_disable(ucb);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun mutex_unlock(&ucb->adc_mutex);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * UCB1x00 Interrupt handling.
276*4882a593Smuzhiyun *
277*4882a593Smuzhiyun * The UCB1x00 can generate interrupts when the SIBCLK is stopped.
278*4882a593Smuzhiyun * Since we need to read an internal register, we must re-enable
279*4882a593Smuzhiyun * SIBCLK to talk to the chip. We leave the clock running until
280*4882a593Smuzhiyun * we have finished processing all interrupts from the chip.
281*4882a593Smuzhiyun */
ucb1x00_irq(struct irq_desc * desc)282*4882a593Smuzhiyun static void ucb1x00_irq(struct irq_desc *desc)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct ucb1x00 *ucb = irq_desc_get_handler_data(desc);
285*4882a593Smuzhiyun unsigned int isr, i;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ucb1x00_enable(ucb);
288*4882a593Smuzhiyun isr = ucb1x00_reg_read(ucb, UCB_IE_STATUS);
289*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, isr);
290*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun for (i = 0; i < 16 && isr; i++, isr >>= 1)
293*4882a593Smuzhiyun if (isr & 1)
294*4882a593Smuzhiyun generic_handle_irq(ucb->irq_base + i);
295*4882a593Smuzhiyun ucb1x00_disable(ucb);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
ucb1x00_irq_update(struct ucb1x00 * ucb,unsigned mask)298*4882a593Smuzhiyun static void ucb1x00_irq_update(struct ucb1x00 *ucb, unsigned mask)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun ucb1x00_enable(ucb);
301*4882a593Smuzhiyun if (ucb->irq_ris_enbl & mask)
302*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
303*4882a593Smuzhiyun ucb->irq_mask);
304*4882a593Smuzhiyun if (ucb->irq_fal_enbl & mask)
305*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
306*4882a593Smuzhiyun ucb->irq_mask);
307*4882a593Smuzhiyun ucb1x00_disable(ucb);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
ucb1x00_irq_noop(struct irq_data * data)310*4882a593Smuzhiyun static void ucb1x00_irq_noop(struct irq_data *data)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
ucb1x00_irq_mask(struct irq_data * data)314*4882a593Smuzhiyun static void ucb1x00_irq_mask(struct irq_data *data)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
317*4882a593Smuzhiyun unsigned mask = 1 << (data->irq - ucb->irq_base);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun raw_spin_lock(&ucb->irq_lock);
320*4882a593Smuzhiyun ucb->irq_mask &= ~mask;
321*4882a593Smuzhiyun ucb1x00_irq_update(ucb, mask);
322*4882a593Smuzhiyun raw_spin_unlock(&ucb->irq_lock);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
ucb1x00_irq_unmask(struct irq_data * data)325*4882a593Smuzhiyun static void ucb1x00_irq_unmask(struct irq_data *data)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
328*4882a593Smuzhiyun unsigned mask = 1 << (data->irq - ucb->irq_base);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun raw_spin_lock(&ucb->irq_lock);
331*4882a593Smuzhiyun ucb->irq_mask |= mask;
332*4882a593Smuzhiyun ucb1x00_irq_update(ucb, mask);
333*4882a593Smuzhiyun raw_spin_unlock(&ucb->irq_lock);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
ucb1x00_irq_set_type(struct irq_data * data,unsigned int type)336*4882a593Smuzhiyun static int ucb1x00_irq_set_type(struct irq_data *data, unsigned int type)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
339*4882a593Smuzhiyun unsigned mask = 1 << (data->irq - ucb->irq_base);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun raw_spin_lock(&ucb->irq_lock);
342*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_RISING)
343*4882a593Smuzhiyun ucb->irq_ris_enbl |= mask;
344*4882a593Smuzhiyun else
345*4882a593Smuzhiyun ucb->irq_ris_enbl &= ~mask;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_FALLING)
348*4882a593Smuzhiyun ucb->irq_fal_enbl |= mask;
349*4882a593Smuzhiyun else
350*4882a593Smuzhiyun ucb->irq_fal_enbl &= ~mask;
351*4882a593Smuzhiyun if (ucb->irq_mask & mask) {
352*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
353*4882a593Smuzhiyun ucb->irq_mask);
354*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
355*4882a593Smuzhiyun ucb->irq_mask);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun raw_spin_unlock(&ucb->irq_lock);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
ucb1x00_irq_set_wake(struct irq_data * data,unsigned int on)362*4882a593Smuzhiyun static int ucb1x00_irq_set_wake(struct irq_data *data, unsigned int on)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct ucb1x00 *ucb = irq_data_get_irq_chip_data(data);
365*4882a593Smuzhiyun struct ucb1x00_plat_data *pdata = ucb->mcp->attached_device.platform_data;
366*4882a593Smuzhiyun unsigned mask = 1 << (data->irq - ucb->irq_base);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!pdata || !pdata->can_wakeup)
369*4882a593Smuzhiyun return -EINVAL;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun raw_spin_lock(&ucb->irq_lock);
372*4882a593Smuzhiyun if (on)
373*4882a593Smuzhiyun ucb->irq_wake |= mask;
374*4882a593Smuzhiyun else
375*4882a593Smuzhiyun ucb->irq_wake &= ~mask;
376*4882a593Smuzhiyun raw_spin_unlock(&ucb->irq_lock);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct irq_chip ucb1x00_irqchip = {
382*4882a593Smuzhiyun .name = "ucb1x00",
383*4882a593Smuzhiyun .irq_ack = ucb1x00_irq_noop,
384*4882a593Smuzhiyun .irq_mask = ucb1x00_irq_mask,
385*4882a593Smuzhiyun .irq_unmask = ucb1x00_irq_unmask,
386*4882a593Smuzhiyun .irq_set_type = ucb1x00_irq_set_type,
387*4882a593Smuzhiyun .irq_set_wake = ucb1x00_irq_set_wake,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
ucb1x00_add_dev(struct ucb1x00 * ucb,struct ucb1x00_driver * drv)390*4882a593Smuzhiyun static int ucb1x00_add_dev(struct ucb1x00 *ucb, struct ucb1x00_driver *drv)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct ucb1x00_dev *dev;
393*4882a593Smuzhiyun int ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun dev = kmalloc(sizeof(struct ucb1x00_dev), GFP_KERNEL);
396*4882a593Smuzhiyun if (!dev)
397*4882a593Smuzhiyun return -ENOMEM;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun dev->ucb = ucb;
400*4882a593Smuzhiyun dev->drv = drv;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = drv->add(dev);
403*4882a593Smuzhiyun if (ret) {
404*4882a593Smuzhiyun kfree(dev);
405*4882a593Smuzhiyun return ret;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun list_add_tail(&dev->dev_node, &ucb->devs);
409*4882a593Smuzhiyun list_add_tail(&dev->drv_node, &drv->devs);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
ucb1x00_remove_dev(struct ucb1x00_dev * dev)414*4882a593Smuzhiyun static void ucb1x00_remove_dev(struct ucb1x00_dev *dev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun dev->drv->remove(dev);
417*4882a593Smuzhiyun list_del(&dev->dev_node);
418*4882a593Smuzhiyun list_del(&dev->drv_node);
419*4882a593Smuzhiyun kfree(dev);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*
423*4882a593Smuzhiyun * Try to probe our interrupt, rather than relying on lots of
424*4882a593Smuzhiyun * hard-coded machine dependencies. For reference, the expected
425*4882a593Smuzhiyun * IRQ mappings are:
426*4882a593Smuzhiyun *
427*4882a593Smuzhiyun * Machine Default IRQ
428*4882a593Smuzhiyun * adsbitsy IRQ_GPCIN4
429*4882a593Smuzhiyun * cerf IRQ_GPIO_UCB1200_IRQ
430*4882a593Smuzhiyun * flexanet IRQ_GPIO_GUI
431*4882a593Smuzhiyun * freebird IRQ_GPIO_FREEBIRD_UCB1300_IRQ
432*4882a593Smuzhiyun * graphicsclient ADS_EXT_IRQ(8)
433*4882a593Smuzhiyun * graphicsmaster ADS_EXT_IRQ(8)
434*4882a593Smuzhiyun * lart LART_IRQ_UCB1200
435*4882a593Smuzhiyun * omnimeter IRQ_GPIO23
436*4882a593Smuzhiyun * pfs168 IRQ_GPIO_UCB1300_IRQ
437*4882a593Smuzhiyun * simpad IRQ_GPIO_UCB1300_IRQ
438*4882a593Smuzhiyun * shannon SHANNON_IRQ_GPIO_IRQ_CODEC
439*4882a593Smuzhiyun * yopy IRQ_GPIO_UCB1200_IRQ
440*4882a593Smuzhiyun */
ucb1x00_detect_irq(struct ucb1x00 * ucb)441*4882a593Smuzhiyun static int ucb1x00_detect_irq(struct ucb1x00 *ucb)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun unsigned long mask;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun mask = probe_irq_on();
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * Enable the ADC interrupt.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, UCB_IE_ADC);
451*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, UCB_IE_ADC);
452*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0xffff);
453*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Cause an ADC interrupt.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, UCB_ADC_ENA);
459*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, UCB_ADC_ENA | UCB_ADC_START);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun * Wait for the conversion to complete.
463*4882a593Smuzhiyun */
464*4882a593Smuzhiyun while ((ucb1x00_reg_read(ucb, UCB_ADC_DATA) & UCB_ADC_DAT_VAL) == 0);
465*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_ADC_CR, 0);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /*
468*4882a593Smuzhiyun * Disable and clear interrupt.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, 0);
471*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, 0);
472*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0xffff);
473*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_CLEAR, 0);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * Read triggered interrupt.
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun return probe_irq_off(mask);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
ucb1x00_release(struct device * dev)481*4882a593Smuzhiyun static void ucb1x00_release(struct device *dev)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct ucb1x00 *ucb = classdev_to_ucb1x00(dev);
484*4882a593Smuzhiyun kfree(ucb);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct class ucb1x00_class = {
488*4882a593Smuzhiyun .name = "ucb1x00",
489*4882a593Smuzhiyun .dev_release = ucb1x00_release,
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
ucb1x00_probe(struct mcp * mcp)492*4882a593Smuzhiyun static int ucb1x00_probe(struct mcp *mcp)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct ucb1x00_plat_data *pdata = mcp->attached_device.platform_data;
495*4882a593Smuzhiyun struct ucb1x00_driver *drv;
496*4882a593Smuzhiyun struct ucb1x00 *ucb;
497*4882a593Smuzhiyun unsigned id, i, irq_base;
498*4882a593Smuzhiyun int ret = -ENODEV;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Tell the platform to deassert the UCB1x00 reset */
501*4882a593Smuzhiyun if (pdata && pdata->reset)
502*4882a593Smuzhiyun pdata->reset(UCB_RST_PROBE);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun mcp_enable(mcp);
505*4882a593Smuzhiyun id = mcp_reg_read(mcp, UCB_ID);
506*4882a593Smuzhiyun mcp_disable(mcp);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (id != UCB_ID_1200 && id != UCB_ID_1300 && id != UCB_ID_TC35143) {
509*4882a593Smuzhiyun printk(KERN_WARNING "UCB1x00 ID not found: %04x\n", id);
510*4882a593Smuzhiyun goto out;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun ucb = kzalloc(sizeof(struct ucb1x00), GFP_KERNEL);
514*4882a593Smuzhiyun ret = -ENOMEM;
515*4882a593Smuzhiyun if (!ucb)
516*4882a593Smuzhiyun goto out;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun device_initialize(&ucb->dev);
519*4882a593Smuzhiyun ucb->dev.class = &ucb1x00_class;
520*4882a593Smuzhiyun ucb->dev.parent = &mcp->attached_device;
521*4882a593Smuzhiyun dev_set_name(&ucb->dev, "ucb1x00");
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun raw_spin_lock_init(&ucb->irq_lock);
524*4882a593Smuzhiyun spin_lock_init(&ucb->io_lock);
525*4882a593Smuzhiyun mutex_init(&ucb->adc_mutex);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ucb->id = id;
528*4882a593Smuzhiyun ucb->mcp = mcp;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ret = device_add(&ucb->dev);
531*4882a593Smuzhiyun if (ret)
532*4882a593Smuzhiyun goto err_dev_add;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun ucb1x00_enable(ucb);
535*4882a593Smuzhiyun ucb->irq = ucb1x00_detect_irq(ucb);
536*4882a593Smuzhiyun ucb1x00_disable(ucb);
537*4882a593Smuzhiyun if (!ucb->irq) {
538*4882a593Smuzhiyun dev_err(&ucb->dev, "IRQ probe failed\n");
539*4882a593Smuzhiyun ret = -ENODEV;
540*4882a593Smuzhiyun goto err_no_irq;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun ucb->gpio.base = -1;
544*4882a593Smuzhiyun irq_base = pdata ? pdata->irq_base : 0;
545*4882a593Smuzhiyun ucb->irq_base = irq_alloc_descs(-1, irq_base, 16, -1);
546*4882a593Smuzhiyun if (ucb->irq_base < 0) {
547*4882a593Smuzhiyun dev_err(&ucb->dev, "unable to allocate 16 irqs: %d\n",
548*4882a593Smuzhiyun ucb->irq_base);
549*4882a593Smuzhiyun ret = ucb->irq_base;
550*4882a593Smuzhiyun goto err_irq_alloc;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
554*4882a593Smuzhiyun unsigned irq = ucb->irq_base + i;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ucb1x00_irqchip, handle_edge_irq);
557*4882a593Smuzhiyun irq_set_chip_data(irq, ucb);
558*4882a593Smuzhiyun irq_clear_status_flags(irq, IRQ_NOREQUEST);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun irq_set_irq_type(ucb->irq, IRQ_TYPE_EDGE_RISING);
562*4882a593Smuzhiyun irq_set_chained_handler_and_data(ucb->irq, ucb1x00_irq, ucb);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (pdata && pdata->gpio_base) {
565*4882a593Smuzhiyun ucb->gpio.label = dev_name(&ucb->dev);
566*4882a593Smuzhiyun ucb->gpio.parent = &ucb->dev;
567*4882a593Smuzhiyun ucb->gpio.owner = THIS_MODULE;
568*4882a593Smuzhiyun ucb->gpio.base = pdata->gpio_base;
569*4882a593Smuzhiyun ucb->gpio.ngpio = 10;
570*4882a593Smuzhiyun ucb->gpio.set = ucb1x00_gpio_set;
571*4882a593Smuzhiyun ucb->gpio.get = ucb1x00_gpio_get;
572*4882a593Smuzhiyun ucb->gpio.direction_input = ucb1x00_gpio_direction_input;
573*4882a593Smuzhiyun ucb->gpio.direction_output = ucb1x00_gpio_direction_output;
574*4882a593Smuzhiyun ucb->gpio.to_irq = ucb1x00_to_irq;
575*4882a593Smuzhiyun ret = gpiochip_add_data(&ucb->gpio, ucb);
576*4882a593Smuzhiyun if (ret)
577*4882a593Smuzhiyun goto err_gpio_add;
578*4882a593Smuzhiyun } else
579*4882a593Smuzhiyun dev_info(&ucb->dev, "gpio_base not set so no gpiolib support");
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun mcp_set_drvdata(mcp, ucb);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (pdata)
584*4882a593Smuzhiyun device_set_wakeup_capable(&ucb->dev, pdata->can_wakeup);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun INIT_LIST_HEAD(&ucb->devs);
587*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
588*4882a593Smuzhiyun list_add_tail(&ucb->node, &ucb1x00_devices);
589*4882a593Smuzhiyun list_for_each_entry(drv, &ucb1x00_drivers, node) {
590*4882a593Smuzhiyun ucb1x00_add_dev(ucb, drv);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return ret;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun err_gpio_add:
597*4882a593Smuzhiyun irq_set_chained_handler(ucb->irq, NULL);
598*4882a593Smuzhiyun err_irq_alloc:
599*4882a593Smuzhiyun if (ucb->irq_base > 0)
600*4882a593Smuzhiyun irq_free_descs(ucb->irq_base, 16);
601*4882a593Smuzhiyun err_no_irq:
602*4882a593Smuzhiyun device_del(&ucb->dev);
603*4882a593Smuzhiyun err_dev_add:
604*4882a593Smuzhiyun put_device(&ucb->dev);
605*4882a593Smuzhiyun out:
606*4882a593Smuzhiyun if (pdata && pdata->reset)
607*4882a593Smuzhiyun pdata->reset(UCB_RST_PROBE_FAIL);
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
ucb1x00_remove(struct mcp * mcp)611*4882a593Smuzhiyun static void ucb1x00_remove(struct mcp *mcp)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun struct ucb1x00_plat_data *pdata = mcp->attached_device.platform_data;
614*4882a593Smuzhiyun struct ucb1x00 *ucb = mcp_get_drvdata(mcp);
615*4882a593Smuzhiyun struct list_head *l, *n;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
618*4882a593Smuzhiyun list_del(&ucb->node);
619*4882a593Smuzhiyun list_for_each_safe(l, n, &ucb->devs) {
620*4882a593Smuzhiyun struct ucb1x00_dev *dev = list_entry(l, struct ucb1x00_dev, dev_node);
621*4882a593Smuzhiyun ucb1x00_remove_dev(dev);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (ucb->gpio.base != -1)
626*4882a593Smuzhiyun gpiochip_remove(&ucb->gpio);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun irq_set_chained_handler(ucb->irq, NULL);
629*4882a593Smuzhiyun irq_free_descs(ucb->irq_base, 16);
630*4882a593Smuzhiyun device_unregister(&ucb->dev);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (pdata && pdata->reset)
633*4882a593Smuzhiyun pdata->reset(UCB_RST_REMOVE);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
ucb1x00_register_driver(struct ucb1x00_driver * drv)636*4882a593Smuzhiyun int ucb1x00_register_driver(struct ucb1x00_driver *drv)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct ucb1x00 *ucb;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun INIT_LIST_HEAD(&drv->devs);
641*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
642*4882a593Smuzhiyun list_add_tail(&drv->node, &ucb1x00_drivers);
643*4882a593Smuzhiyun list_for_each_entry(ucb, &ucb1x00_devices, node) {
644*4882a593Smuzhiyun ucb1x00_add_dev(ucb, drv);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
ucb1x00_unregister_driver(struct ucb1x00_driver * drv)650*4882a593Smuzhiyun void ucb1x00_unregister_driver(struct ucb1x00_driver *drv)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct list_head *n, *l;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
655*4882a593Smuzhiyun list_del(&drv->node);
656*4882a593Smuzhiyun list_for_each_safe(l, n, &drv->devs) {
657*4882a593Smuzhiyun struct ucb1x00_dev *dev = list_entry(l, struct ucb1x00_dev, drv_node);
658*4882a593Smuzhiyun ucb1x00_remove_dev(dev);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
ucb1x00_suspend(struct device * dev)664*4882a593Smuzhiyun static int ucb1x00_suspend(struct device *dev)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun struct ucb1x00_plat_data *pdata = dev_get_platdata(dev);
667*4882a593Smuzhiyun struct ucb1x00 *ucb = dev_get_drvdata(dev);
668*4882a593Smuzhiyun struct ucb1x00_dev *udev;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
671*4882a593Smuzhiyun list_for_each_entry(udev, &ucb->devs, dev_node) {
672*4882a593Smuzhiyun if (udev->drv->suspend)
673*4882a593Smuzhiyun udev->drv->suspend(udev);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (ucb->irq_wake) {
678*4882a593Smuzhiyun unsigned long flags;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun raw_spin_lock_irqsave(&ucb->irq_lock, flags);
681*4882a593Smuzhiyun ucb1x00_enable(ucb);
682*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
683*4882a593Smuzhiyun ucb->irq_wake);
684*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
685*4882a593Smuzhiyun ucb->irq_wake);
686*4882a593Smuzhiyun ucb1x00_disable(ucb);
687*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&ucb->irq_lock, flags);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun enable_irq_wake(ucb->irq);
690*4882a593Smuzhiyun } else if (pdata && pdata->reset)
691*4882a593Smuzhiyun pdata->reset(UCB_RST_SUSPEND);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
ucb1x00_resume(struct device * dev)696*4882a593Smuzhiyun static int ucb1x00_resume(struct device *dev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun struct ucb1x00_plat_data *pdata = dev_get_platdata(dev);
699*4882a593Smuzhiyun struct ucb1x00 *ucb = dev_get_drvdata(dev);
700*4882a593Smuzhiyun struct ucb1x00_dev *udev;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (!ucb->irq_wake && pdata && pdata->reset)
703*4882a593Smuzhiyun pdata->reset(UCB_RST_RESUME);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ucb1x00_enable(ucb);
706*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DATA, ucb->io_out);
707*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IO_DIR, ucb->io_dir);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (ucb->irq_wake) {
710*4882a593Smuzhiyun unsigned long flags;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun raw_spin_lock_irqsave(&ucb->irq_lock, flags);
713*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_RIS, ucb->irq_ris_enbl &
714*4882a593Smuzhiyun ucb->irq_mask);
715*4882a593Smuzhiyun ucb1x00_reg_write(ucb, UCB_IE_FAL, ucb->irq_fal_enbl &
716*4882a593Smuzhiyun ucb->irq_mask);
717*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&ucb->irq_lock, flags);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun disable_irq_wake(ucb->irq);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun ucb1x00_disable(ucb);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun mutex_lock(&ucb1x00_mutex);
724*4882a593Smuzhiyun list_for_each_entry(udev, &ucb->devs, dev_node) {
725*4882a593Smuzhiyun if (udev->drv->resume)
726*4882a593Smuzhiyun udev->drv->resume(udev);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun mutex_unlock(&ucb1x00_mutex);
729*4882a593Smuzhiyun return 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun #endif
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(ucb1x00_pm_ops, ucb1x00_suspend, ucb1x00_resume);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static struct mcp_driver ucb1x00_driver = {
736*4882a593Smuzhiyun .drv = {
737*4882a593Smuzhiyun .name = "ucb1x00",
738*4882a593Smuzhiyun .owner = THIS_MODULE,
739*4882a593Smuzhiyun .pm = &ucb1x00_pm_ops,
740*4882a593Smuzhiyun },
741*4882a593Smuzhiyun .probe = ucb1x00_probe,
742*4882a593Smuzhiyun .remove = ucb1x00_remove,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun
ucb1x00_init(void)745*4882a593Smuzhiyun static int __init ucb1x00_init(void)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun int ret = class_register(&ucb1x00_class);
748*4882a593Smuzhiyun if (ret == 0) {
749*4882a593Smuzhiyun ret = mcp_driver_register(&ucb1x00_driver);
750*4882a593Smuzhiyun if (ret)
751*4882a593Smuzhiyun class_unregister(&ucb1x00_class);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun return ret;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
ucb1x00_exit(void)756*4882a593Smuzhiyun static void __exit ucb1x00_exit(void)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun mcp_driver_unregister(&ucb1x00_driver);
759*4882a593Smuzhiyun class_unregister(&ucb1x00_class);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun module_init(ucb1x00_init);
763*4882a593Smuzhiyun module_exit(ucb1x00_exit);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_io_set_dir);
766*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_io_write);
767*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_io_read);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_adc_enable);
770*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_adc_read);
771*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_adc_disable);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_register_driver);
774*4882a593Smuzhiyun EXPORT_SYMBOL(ucb1x00_unregister_driver);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun MODULE_ALIAS("mcp:ucb1x00");
777*4882a593Smuzhiyun MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
778*4882a593Smuzhiyun MODULE_DESCRIPTION("UCB1x00 core driver");
779*4882a593Smuzhiyun MODULE_LICENSE("GPL");
780