1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Toshiba TC6393XB SoC support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright(c) 2005-2006 Chris Humbert
6*4882a593Smuzhiyun * Copyright(c) 2005 Dirk Opfer
7*4882a593Smuzhiyun * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
8*4882a593Smuzhiyun * Copyright(c) 2007 Dmitry Baryshkov
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on code written by Sharp/Lineo for 2.4 kernels
11*4882a593Smuzhiyun * Based on locomo.c
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/mfd/core.h>
22*4882a593Smuzhiyun #include <linux/mfd/tmio.h>
23*4882a593Smuzhiyun #include <linux/mfd/tc6393xb.h>
24*4882a593Smuzhiyun #include <linux/gpio/driver.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SCR_REVID 0x08 /* b Revision ID */
28*4882a593Smuzhiyun #define SCR_ISR 0x50 /* b Interrupt Status */
29*4882a593Smuzhiyun #define SCR_IMR 0x52 /* b Interrupt Mask */
30*4882a593Smuzhiyun #define SCR_IRR 0x54 /* b Interrupt Routing */
31*4882a593Smuzhiyun #define SCR_GPER 0x60 /* w GP Enable */
32*4882a593Smuzhiyun #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
33*4882a593Smuzhiyun #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
34*4882a593Smuzhiyun #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
35*4882a593Smuzhiyun #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
36*4882a593Smuzhiyun #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
37*4882a593Smuzhiyun #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
38*4882a593Smuzhiyun #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
39*4882a593Smuzhiyun #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
40*4882a593Smuzhiyun #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
41*4882a593Smuzhiyun #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
42*4882a593Smuzhiyun #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
43*4882a593Smuzhiyun #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
44*4882a593Smuzhiyun #define SCR_CCR 0x98 /* w Clock Control */
45*4882a593Smuzhiyun #define SCR_PLL2CR 0x9a /* w PLL2 Control */
46*4882a593Smuzhiyun #define SCR_PLL1CR 0x9c /* l PLL1 Control */
47*4882a593Smuzhiyun #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
48*4882a593Smuzhiyun #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
49*4882a593Smuzhiyun #define SCR_FER 0xe0 /* b Function Enable */
50*4882a593Smuzhiyun #define SCR_MCR 0xe4 /* w Mode Control */
51*4882a593Smuzhiyun #define SCR_CONFIG 0xfc /* b Configuration Control */
52*4882a593Smuzhiyun #define SCR_DEBUG 0xff /* b Debug */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SCR_CCR_CK32K BIT(0)
55*4882a593Smuzhiyun #define SCR_CCR_USBCK BIT(1)
56*4882a593Smuzhiyun #define SCR_CCR_UNK1 BIT(4)
57*4882a593Smuzhiyun #define SCR_CCR_MCLK_MASK (7 << 8)
58*4882a593Smuzhiyun #define SCR_CCR_MCLK_OFF (0 << 8)
59*4882a593Smuzhiyun #define SCR_CCR_MCLK_12 (1 << 8)
60*4882a593Smuzhiyun #define SCR_CCR_MCLK_24 (2 << 8)
61*4882a593Smuzhiyun #define SCR_CCR_MCLK_48 (3 << 8)
62*4882a593Smuzhiyun #define SCR_CCR_HCLK_MASK (3 << 12)
63*4882a593Smuzhiyun #define SCR_CCR_HCLK_24 (0 << 12)
64*4882a593Smuzhiyun #define SCR_CCR_HCLK_48 (1 << 12)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define SCR_FER_USBEN BIT(0) /* USB host enable */
67*4882a593Smuzhiyun #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
68*4882a593Smuzhiyun #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SCR_MCR_RDY_MASK (3 << 0)
71*4882a593Smuzhiyun #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
72*4882a593Smuzhiyun #define SCR_MCR_RDY_TRISTATE (1 << 0)
73*4882a593Smuzhiyun #define SCR_MCR_RDY_PUSHPULL (2 << 0)
74*4882a593Smuzhiyun #define SCR_MCR_RDY_UNK BIT(2)
75*4882a593Smuzhiyun #define SCR_MCR_RDY_EN BIT(3)
76*4882a593Smuzhiyun #define SCR_MCR_INT_MASK (3 << 4)
77*4882a593Smuzhiyun #define SCR_MCR_INT_OPENDRAIN (0 << 4)
78*4882a593Smuzhiyun #define SCR_MCR_INT_TRISTATE (1 << 4)
79*4882a593Smuzhiyun #define SCR_MCR_INT_PUSHPULL (2 << 4)
80*4882a593Smuzhiyun #define SCR_MCR_INT_UNK BIT(6)
81*4882a593Smuzhiyun #define SCR_MCR_INT_EN BIT(7)
82*4882a593Smuzhiyun /* bits 8 - 16 are unknown */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define TC_GPIO_BIT(i) (1 << (i & 0x7))
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct tc6393xb {
89*4882a593Smuzhiyun void __iomem *scr;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct gpio_chip gpio;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun struct clk *clk; /* 3,6 Mhz */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun raw_spinlock_t lock; /* protects RMW cycles */
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct {
98*4882a593Smuzhiyun u8 fer;
99*4882a593Smuzhiyun u16 ccr;
100*4882a593Smuzhiyun u8 gpi_bcr[3];
101*4882a593Smuzhiyun u8 gpo_dsr[3];
102*4882a593Smuzhiyun u8 gpo_doecr[3];
103*4882a593Smuzhiyun } suspend_state;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct resource rscr;
106*4882a593Smuzhiyun struct resource *iomem;
107*4882a593Smuzhiyun int irq;
108*4882a593Smuzhiyun int irq_base;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun enum {
112*4882a593Smuzhiyun TC6393XB_CELL_NAND,
113*4882a593Smuzhiyun TC6393XB_CELL_MMC,
114*4882a593Smuzhiyun TC6393XB_CELL_OHCI,
115*4882a593Smuzhiyun TC6393XB_CELL_FB,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
119*4882a593Smuzhiyun
tc6393xb_nand_enable(struct platform_device * nand)120*4882a593Smuzhiyun static int tc6393xb_nand_enable(struct platform_device *nand)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(nand->dev.parent);
123*4882a593Smuzhiyun unsigned long flags;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* SMD buffer on */
128*4882a593Smuzhiyun dev_dbg(nand->dev.parent, "SMD buffer on\n");
129*4882a593Smuzhiyun tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct resource tc6393xb_nand_resources[] = {
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun .start = 0x1000,
139*4882a593Smuzhiyun .end = 0x1007,
140*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
141*4882a593Smuzhiyun },
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun .start = 0x0100,
144*4882a593Smuzhiyun .end = 0x01ff,
145*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
146*4882a593Smuzhiyun },
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun .start = IRQ_TC6393_NAND,
149*4882a593Smuzhiyun .end = IRQ_TC6393_NAND,
150*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
151*4882a593Smuzhiyun },
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct resource tc6393xb_mmc_resources[] = {
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun .start = 0x800,
157*4882a593Smuzhiyun .end = 0x9ff,
158*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
159*4882a593Smuzhiyun },
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun .start = IRQ_TC6393_MMC,
162*4882a593Smuzhiyun .end = IRQ_TC6393_MMC,
163*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct resource tc6393xb_ohci_resources[] = {
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun .start = 0x3000,
170*4882a593Smuzhiyun .end = 0x31ff,
171*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
172*4882a593Smuzhiyun },
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun .start = 0x0300,
175*4882a593Smuzhiyun .end = 0x03ff,
176*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun .start = 0x010000,
180*4882a593Smuzhiyun .end = 0x017fff,
181*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun .start = 0x018000,
185*4882a593Smuzhiyun .end = 0x01ffff,
186*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
187*4882a593Smuzhiyun },
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun .start = IRQ_TC6393_OHCI,
190*4882a593Smuzhiyun .end = IRQ_TC6393_OHCI,
191*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct resource tc6393xb_fb_resources[] = {
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun .start = 0x5000,
198*4882a593Smuzhiyun .end = 0x51ff,
199*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
200*4882a593Smuzhiyun },
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun .start = 0x0500,
203*4882a593Smuzhiyun .end = 0x05ff,
204*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
205*4882a593Smuzhiyun },
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun .start = 0x100000,
208*4882a593Smuzhiyun .end = 0x1fffff,
209*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
210*4882a593Smuzhiyun },
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun .start = IRQ_TC6393_FB,
213*4882a593Smuzhiyun .end = IRQ_TC6393_FB,
214*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
215*4882a593Smuzhiyun },
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
tc6393xb_ohci_enable(struct platform_device * dev)218*4882a593Smuzhiyun static int tc6393xb_ohci_enable(struct platform_device *dev)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
221*4882a593Smuzhiyun unsigned long flags;
222*4882a593Smuzhiyun u16 ccr;
223*4882a593Smuzhiyun u8 fer;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
228*4882a593Smuzhiyun ccr |= SCR_CCR_USBCK;
229*4882a593Smuzhiyun tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
232*4882a593Smuzhiyun fer |= SCR_FER_USBEN;
233*4882a593Smuzhiyun tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
tc6393xb_ohci_disable(struct platform_device * dev)240*4882a593Smuzhiyun static int tc6393xb_ohci_disable(struct platform_device *dev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
243*4882a593Smuzhiyun unsigned long flags;
244*4882a593Smuzhiyun u16 ccr;
245*4882a593Smuzhiyun u8 fer;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
250*4882a593Smuzhiyun fer &= ~SCR_FER_USBEN;
251*4882a593Smuzhiyun tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
254*4882a593Smuzhiyun ccr &= ~SCR_CCR_USBCK;
255*4882a593Smuzhiyun tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
tc6393xb_ohci_suspend(struct platform_device * dev)262*4882a593Smuzhiyun static int tc6393xb_ohci_suspend(struct platform_device *dev)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct tc6393xb_platform_data *tcpd = dev_get_platdata(dev->dev.parent);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* We can't properly store/restore OHCI state, so fail here */
267*4882a593Smuzhiyun if (tcpd->resume_restore)
268*4882a593Smuzhiyun return -EBUSY;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return tc6393xb_ohci_disable(dev);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
tc6393xb_fb_enable(struct platform_device * dev)273*4882a593Smuzhiyun static int tc6393xb_fb_enable(struct platform_device *dev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
276*4882a593Smuzhiyun unsigned long flags;
277*4882a593Smuzhiyun u16 ccr;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
282*4882a593Smuzhiyun ccr &= ~SCR_CCR_MCLK_MASK;
283*4882a593Smuzhiyun ccr |= SCR_CCR_MCLK_48;
284*4882a593Smuzhiyun tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
tc6393xb_fb_disable(struct platform_device * dev)291*4882a593Smuzhiyun static int tc6393xb_fb_disable(struct platform_device *dev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
294*4882a593Smuzhiyun unsigned long flags;
295*4882a593Smuzhiyun u16 ccr;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
300*4882a593Smuzhiyun ccr &= ~SCR_CCR_MCLK_MASK;
301*4882a593Smuzhiyun ccr |= SCR_CCR_MCLK_OFF;
302*4882a593Smuzhiyun tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
tc6393xb_lcd_set_power(struct platform_device * fb,bool on)309*4882a593Smuzhiyun int tc6393xb_lcd_set_power(struct platform_device *fb, bool on)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(fb->dev.parent);
312*4882a593Smuzhiyun u8 fer;
313*4882a593Smuzhiyun unsigned long flags;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun fer = ioread8(tc6393xb->scr + SCR_FER);
318*4882a593Smuzhiyun if (on)
319*4882a593Smuzhiyun fer |= SCR_FER_SLCDEN;
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun fer &= ~SCR_FER_SLCDEN;
322*4882a593Smuzhiyun iowrite8(fer, tc6393xb->scr + SCR_FER);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun EXPORT_SYMBOL(tc6393xb_lcd_set_power);
329*4882a593Smuzhiyun
tc6393xb_lcd_mode(struct platform_device * fb,const struct fb_videomode * mode)330*4882a593Smuzhiyun int tc6393xb_lcd_mode(struct platform_device *fb,
331*4882a593Smuzhiyun const struct fb_videomode *mode) {
332*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(fb->dev.parent);
333*4882a593Smuzhiyun unsigned long flags;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun iowrite16(mode->pixclock, tc6393xb->scr + SCR_PLL1CR + 0);
338*4882a593Smuzhiyun iowrite16(mode->pixclock >> 16, tc6393xb->scr + SCR_PLL1CR + 2);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun EXPORT_SYMBOL(tc6393xb_lcd_mode);
345*4882a593Smuzhiyun
tc6393xb_mmc_enable(struct platform_device * mmc)346*4882a593Smuzhiyun static int tc6393xb_mmc_enable(struct platform_device *mmc)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(mmc->dev.parent);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun tmio_core_mmc_enable(tc6393xb->scr + 0x200, 0,
351*4882a593Smuzhiyun tc6393xb_mmc_resources[0].start & 0xfffe);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
tc6393xb_mmc_resume(struct platform_device * mmc)356*4882a593Smuzhiyun static int tc6393xb_mmc_resume(struct platform_device *mmc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(mmc->dev.parent);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun tmio_core_mmc_resume(tc6393xb->scr + 0x200, 0,
361*4882a593Smuzhiyun tc6393xb_mmc_resources[0].start & 0xfffe);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
tc6393xb_mmc_pwr(struct platform_device * mmc,int state)366*4882a593Smuzhiyun static void tc6393xb_mmc_pwr(struct platform_device *mmc, int state)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(mmc->dev.parent);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun tmio_core_mmc_pwr(tc6393xb->scr + 0x200, 0, state);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
tc6393xb_mmc_clk_div(struct platform_device * mmc,int state)373*4882a593Smuzhiyun static void tc6393xb_mmc_clk_div(struct platform_device *mmc, int state)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct tc6393xb *tc6393xb = dev_get_drvdata(mmc->dev.parent);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun tmio_core_mmc_clk_div(tc6393xb->scr + 0x200, 0, state);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static struct tmio_mmc_data tc6393xb_mmc_data = {
381*4882a593Smuzhiyun .hclk = 24000000,
382*4882a593Smuzhiyun .set_pwr = tc6393xb_mmc_pwr,
383*4882a593Smuzhiyun .set_clk_div = tc6393xb_mmc_clk_div,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static struct mfd_cell tc6393xb_cells[] = {
387*4882a593Smuzhiyun [TC6393XB_CELL_NAND] = {
388*4882a593Smuzhiyun .name = "tmio-nand",
389*4882a593Smuzhiyun .enable = tc6393xb_nand_enable,
390*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
391*4882a593Smuzhiyun .resources = tc6393xb_nand_resources,
392*4882a593Smuzhiyun },
393*4882a593Smuzhiyun [TC6393XB_CELL_MMC] = {
394*4882a593Smuzhiyun .name = "tmio-mmc",
395*4882a593Smuzhiyun .enable = tc6393xb_mmc_enable,
396*4882a593Smuzhiyun .resume = tc6393xb_mmc_resume,
397*4882a593Smuzhiyun .platform_data = &tc6393xb_mmc_data,
398*4882a593Smuzhiyun .pdata_size = sizeof(tc6393xb_mmc_data),
399*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
400*4882a593Smuzhiyun .resources = tc6393xb_mmc_resources,
401*4882a593Smuzhiyun },
402*4882a593Smuzhiyun [TC6393XB_CELL_OHCI] = {
403*4882a593Smuzhiyun .name = "tmio-ohci",
404*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tc6393xb_ohci_resources),
405*4882a593Smuzhiyun .resources = tc6393xb_ohci_resources,
406*4882a593Smuzhiyun .enable = tc6393xb_ohci_enable,
407*4882a593Smuzhiyun .suspend = tc6393xb_ohci_suspend,
408*4882a593Smuzhiyun .resume = tc6393xb_ohci_enable,
409*4882a593Smuzhiyun .disable = tc6393xb_ohci_disable,
410*4882a593Smuzhiyun },
411*4882a593Smuzhiyun [TC6393XB_CELL_FB] = {
412*4882a593Smuzhiyun .name = "tmio-fb",
413*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(tc6393xb_fb_resources),
414*4882a593Smuzhiyun .resources = tc6393xb_fb_resources,
415*4882a593Smuzhiyun .enable = tc6393xb_fb_enable,
416*4882a593Smuzhiyun .suspend = tc6393xb_fb_disable,
417*4882a593Smuzhiyun .resume = tc6393xb_fb_enable,
418*4882a593Smuzhiyun .disable = tc6393xb_fb_disable,
419*4882a593Smuzhiyun },
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
423*4882a593Smuzhiyun
tc6393xb_gpio_get(struct gpio_chip * chip,unsigned offset)424*4882a593Smuzhiyun static int tc6393xb_gpio_get(struct gpio_chip *chip,
425*4882a593Smuzhiyun unsigned offset)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct tc6393xb *tc6393xb = gpiochip_get_data(chip);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* XXX: does dsr also represent inputs? */
430*4882a593Smuzhiyun return !!(tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
431*4882a593Smuzhiyun & TC_GPIO_BIT(offset));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
__tc6393xb_gpio_set(struct gpio_chip * chip,unsigned offset,int value)434*4882a593Smuzhiyun static void __tc6393xb_gpio_set(struct gpio_chip *chip,
435*4882a593Smuzhiyun unsigned offset, int value)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct tc6393xb *tc6393xb = gpiochip_get_data(chip);
438*4882a593Smuzhiyun u8 dsr;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
441*4882a593Smuzhiyun if (value)
442*4882a593Smuzhiyun dsr |= TC_GPIO_BIT(offset);
443*4882a593Smuzhiyun else
444*4882a593Smuzhiyun dsr &= ~TC_GPIO_BIT(offset);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
tc6393xb_gpio_set(struct gpio_chip * chip,unsigned offset,int value)449*4882a593Smuzhiyun static void tc6393xb_gpio_set(struct gpio_chip *chip,
450*4882a593Smuzhiyun unsigned offset, int value)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct tc6393xb *tc6393xb = gpiochip_get_data(chip);
453*4882a593Smuzhiyun unsigned long flags;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun __tc6393xb_gpio_set(chip, offset, value);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
tc6393xb_gpio_direction_input(struct gpio_chip * chip,unsigned offset)462*4882a593Smuzhiyun static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
463*4882a593Smuzhiyun unsigned offset)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct tc6393xb *tc6393xb = gpiochip_get_data(chip);
466*4882a593Smuzhiyun unsigned long flags;
467*4882a593Smuzhiyun u8 doecr;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
472*4882a593Smuzhiyun doecr &= ~TC_GPIO_BIT(offset);
473*4882a593Smuzhiyun tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
tc6393xb_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)480*4882a593Smuzhiyun static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
481*4882a593Smuzhiyun unsigned offset, int value)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct tc6393xb *tc6393xb = gpiochip_get_data(chip);
484*4882a593Smuzhiyun unsigned long flags;
485*4882a593Smuzhiyun u8 doecr;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun __tc6393xb_gpio_set(chip, offset, value);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
492*4882a593Smuzhiyun doecr |= TC_GPIO_BIT(offset);
493*4882a593Smuzhiyun tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
tc6393xb_register_gpio(struct tc6393xb * tc6393xb,int gpio_base)500*4882a593Smuzhiyun static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun tc6393xb->gpio.label = "tc6393xb";
503*4882a593Smuzhiyun tc6393xb->gpio.base = gpio_base;
504*4882a593Smuzhiyun tc6393xb->gpio.ngpio = 16;
505*4882a593Smuzhiyun tc6393xb->gpio.set = tc6393xb_gpio_set;
506*4882a593Smuzhiyun tc6393xb->gpio.get = tc6393xb_gpio_get;
507*4882a593Smuzhiyun tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
508*4882a593Smuzhiyun tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return gpiochip_add_data(&tc6393xb->gpio, tc6393xb);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
514*4882a593Smuzhiyun
tc6393xb_irq(struct irq_desc * desc)515*4882a593Smuzhiyun static void tc6393xb_irq(struct irq_desc *desc)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct tc6393xb *tc6393xb = irq_desc_get_handler_data(desc);
518*4882a593Smuzhiyun unsigned int isr;
519*4882a593Smuzhiyun unsigned int i, irq_base;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun irq_base = tc6393xb->irq_base;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
524*4882a593Smuzhiyun ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
525*4882a593Smuzhiyun for (i = 0; i < TC6393XB_NR_IRQS; i++) {
526*4882a593Smuzhiyun if (isr & (1 << i))
527*4882a593Smuzhiyun generic_handle_irq(irq_base + i);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
tc6393xb_irq_ack(struct irq_data * data)531*4882a593Smuzhiyun static void tc6393xb_irq_ack(struct irq_data *data)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
tc6393xb_irq_mask(struct irq_data * data)535*4882a593Smuzhiyun static void tc6393xb_irq_mask(struct irq_data *data)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct tc6393xb *tc6393xb = irq_data_get_irq_chip_data(data);
538*4882a593Smuzhiyun unsigned long flags;
539*4882a593Smuzhiyun u8 imr;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
542*4882a593Smuzhiyun imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
543*4882a593Smuzhiyun imr |= 1 << (data->irq - tc6393xb->irq_base);
544*4882a593Smuzhiyun tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
545*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
tc6393xb_irq_unmask(struct irq_data * data)548*4882a593Smuzhiyun static void tc6393xb_irq_unmask(struct irq_data *data)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct tc6393xb *tc6393xb = irq_data_get_irq_chip_data(data);
551*4882a593Smuzhiyun unsigned long flags;
552*4882a593Smuzhiyun u8 imr;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun raw_spin_lock_irqsave(&tc6393xb->lock, flags);
555*4882a593Smuzhiyun imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
556*4882a593Smuzhiyun imr &= ~(1 << (data->irq - tc6393xb->irq_base));
557*4882a593Smuzhiyun tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
558*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&tc6393xb->lock, flags);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static struct irq_chip tc6393xb_chip = {
562*4882a593Smuzhiyun .name = "tc6393xb",
563*4882a593Smuzhiyun .irq_ack = tc6393xb_irq_ack,
564*4882a593Smuzhiyun .irq_mask = tc6393xb_irq_mask,
565*4882a593Smuzhiyun .irq_unmask = tc6393xb_irq_unmask,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
tc6393xb_attach_irq(struct platform_device * dev)568*4882a593Smuzhiyun static void tc6393xb_attach_irq(struct platform_device *dev)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
571*4882a593Smuzhiyun unsigned int irq, irq_base;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun irq_base = tc6393xb->irq_base;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
576*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &tc6393xb_chip, handle_edge_irq);
577*4882a593Smuzhiyun irq_set_chip_data(irq, tc6393xb);
578*4882a593Smuzhiyun irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun irq_set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
582*4882a593Smuzhiyun irq_set_chained_handler_and_data(tc6393xb->irq, tc6393xb_irq,
583*4882a593Smuzhiyun tc6393xb);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
tc6393xb_detach_irq(struct platform_device * dev)586*4882a593Smuzhiyun static void tc6393xb_detach_irq(struct platform_device *dev)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
589*4882a593Smuzhiyun unsigned int irq, irq_base;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun irq_set_chained_handler_and_data(tc6393xb->irq, NULL, NULL);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun irq_base = tc6393xb->irq_base;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
596*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
597*4882a593Smuzhiyun irq_set_chip(irq, NULL);
598*4882a593Smuzhiyun irq_set_chip_data(irq, NULL);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /*--------------------------------------------------------------------------*/
603*4882a593Smuzhiyun
tc6393xb_probe(struct platform_device * dev)604*4882a593Smuzhiyun static int tc6393xb_probe(struct platform_device *dev)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct tc6393xb_platform_data *tcpd = dev_get_platdata(&dev->dev);
607*4882a593Smuzhiyun struct tc6393xb *tc6393xb;
608*4882a593Smuzhiyun struct resource *iomem, *rscr;
609*4882a593Smuzhiyun int ret;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
612*4882a593Smuzhiyun if (!iomem)
613*4882a593Smuzhiyun return -EINVAL;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
616*4882a593Smuzhiyun if (!tc6393xb) {
617*4882a593Smuzhiyun ret = -ENOMEM;
618*4882a593Smuzhiyun goto err_kzalloc;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun raw_spin_lock_init(&tc6393xb->lock);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun platform_set_drvdata(dev, tc6393xb);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun ret = platform_get_irq(dev, 0);
626*4882a593Smuzhiyun if (ret >= 0)
627*4882a593Smuzhiyun tc6393xb->irq = ret;
628*4882a593Smuzhiyun else
629*4882a593Smuzhiyun goto err_noirq;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun tc6393xb->iomem = iomem;
632*4882a593Smuzhiyun tc6393xb->irq_base = tcpd->irq_base;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
635*4882a593Smuzhiyun if (IS_ERR(tc6393xb->clk)) {
636*4882a593Smuzhiyun ret = PTR_ERR(tc6393xb->clk);
637*4882a593Smuzhiyun goto err_clk_get;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun rscr = &tc6393xb->rscr;
641*4882a593Smuzhiyun rscr->name = "tc6393xb-core";
642*4882a593Smuzhiyun rscr->start = iomem->start;
643*4882a593Smuzhiyun rscr->end = iomem->start + 0xff;
644*4882a593Smuzhiyun rscr->flags = IORESOURCE_MEM;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun ret = request_resource(iomem, rscr);
647*4882a593Smuzhiyun if (ret)
648*4882a593Smuzhiyun goto err_request_scr;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun tc6393xb->scr = ioremap(rscr->start, resource_size(rscr));
651*4882a593Smuzhiyun if (!tc6393xb->scr) {
652*4882a593Smuzhiyun ret = -ENOMEM;
653*4882a593Smuzhiyun goto err_ioremap;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ret = clk_prepare_enable(tc6393xb->clk);
657*4882a593Smuzhiyun if (ret)
658*4882a593Smuzhiyun goto err_clk_enable;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun ret = tcpd->enable(dev);
661*4882a593Smuzhiyun if (ret)
662*4882a593Smuzhiyun goto err_enable;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun iowrite8(0, tc6393xb->scr + SCR_FER);
665*4882a593Smuzhiyun iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
666*4882a593Smuzhiyun iowrite16(SCR_CCR_UNK1 | SCR_CCR_HCLK_48,
667*4882a593Smuzhiyun tc6393xb->scr + SCR_CCR);
668*4882a593Smuzhiyun iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
669*4882a593Smuzhiyun SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
670*4882a593Smuzhiyun BIT(15), tc6393xb->scr + SCR_MCR);
671*4882a593Smuzhiyun iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
672*4882a593Smuzhiyun iowrite8(0, tc6393xb->scr + SCR_IRR);
673*4882a593Smuzhiyun iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
676*4882a593Smuzhiyun tmio_ioread8(tc6393xb->scr + SCR_REVID),
677*4882a593Smuzhiyun (unsigned long) iomem->start, tc6393xb->irq);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun tc6393xb->gpio.base = -1;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (tcpd->gpio_base >= 0) {
682*4882a593Smuzhiyun ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
683*4882a593Smuzhiyun if (ret)
684*4882a593Smuzhiyun goto err_gpio_add;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun tc6393xb_attach_irq(dev);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (tcpd->setup) {
690*4882a593Smuzhiyun ret = tcpd->setup(dev);
691*4882a593Smuzhiyun if (ret)
692*4882a593Smuzhiyun goto err_setup;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun tc6393xb_cells[TC6393XB_CELL_NAND].platform_data = tcpd->nand_data;
696*4882a593Smuzhiyun tc6393xb_cells[TC6393XB_CELL_NAND].pdata_size =
697*4882a593Smuzhiyun sizeof(*tcpd->nand_data);
698*4882a593Smuzhiyun tc6393xb_cells[TC6393XB_CELL_FB].platform_data = tcpd->fb_data;
699*4882a593Smuzhiyun tc6393xb_cells[TC6393XB_CELL_FB].pdata_size = sizeof(*tcpd->fb_data);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun ret = mfd_add_devices(&dev->dev, dev->id,
702*4882a593Smuzhiyun tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
703*4882a593Smuzhiyun iomem, tcpd->irq_base, NULL);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (!ret)
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (tcpd->teardown)
709*4882a593Smuzhiyun tcpd->teardown(dev);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun err_setup:
712*4882a593Smuzhiyun tc6393xb_detach_irq(dev);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun err_gpio_add:
715*4882a593Smuzhiyun if (tc6393xb->gpio.base != -1)
716*4882a593Smuzhiyun gpiochip_remove(&tc6393xb->gpio);
717*4882a593Smuzhiyun tcpd->disable(dev);
718*4882a593Smuzhiyun err_enable:
719*4882a593Smuzhiyun clk_disable_unprepare(tc6393xb->clk);
720*4882a593Smuzhiyun err_clk_enable:
721*4882a593Smuzhiyun iounmap(tc6393xb->scr);
722*4882a593Smuzhiyun err_ioremap:
723*4882a593Smuzhiyun release_resource(&tc6393xb->rscr);
724*4882a593Smuzhiyun err_request_scr:
725*4882a593Smuzhiyun clk_put(tc6393xb->clk);
726*4882a593Smuzhiyun err_noirq:
727*4882a593Smuzhiyun err_clk_get:
728*4882a593Smuzhiyun kfree(tc6393xb);
729*4882a593Smuzhiyun err_kzalloc:
730*4882a593Smuzhiyun return ret;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
tc6393xb_remove(struct platform_device * dev)733*4882a593Smuzhiyun static int tc6393xb_remove(struct platform_device *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct tc6393xb_platform_data *tcpd = dev_get_platdata(&dev->dev);
736*4882a593Smuzhiyun struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
737*4882a593Smuzhiyun int ret;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun mfd_remove_devices(&dev->dev);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (tcpd->teardown)
742*4882a593Smuzhiyun tcpd->teardown(dev);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun tc6393xb_detach_irq(dev);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (tc6393xb->gpio.base != -1)
747*4882a593Smuzhiyun gpiochip_remove(&tc6393xb->gpio);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun ret = tcpd->disable(dev);
750*4882a593Smuzhiyun clk_disable_unprepare(tc6393xb->clk);
751*4882a593Smuzhiyun iounmap(tc6393xb->scr);
752*4882a593Smuzhiyun release_resource(&tc6393xb->rscr);
753*4882a593Smuzhiyun clk_put(tc6393xb->clk);
754*4882a593Smuzhiyun kfree(tc6393xb);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun return ret;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun #ifdef CONFIG_PM
tc6393xb_suspend(struct platform_device * dev,pm_message_t state)760*4882a593Smuzhiyun static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun struct tc6393xb_platform_data *tcpd = dev_get_platdata(&dev->dev);
763*4882a593Smuzhiyun struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
764*4882a593Smuzhiyun int i, ret;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
767*4882a593Smuzhiyun tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
770*4882a593Smuzhiyun tc6393xb->suspend_state.gpo_dsr[i] =
771*4882a593Smuzhiyun ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
772*4882a593Smuzhiyun tc6393xb->suspend_state.gpo_doecr[i] =
773*4882a593Smuzhiyun ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
774*4882a593Smuzhiyun tc6393xb->suspend_state.gpi_bcr[i] =
775*4882a593Smuzhiyun ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun ret = tcpd->suspend(dev);
778*4882a593Smuzhiyun clk_disable_unprepare(tc6393xb->clk);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return ret;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
tc6393xb_resume(struct platform_device * dev)783*4882a593Smuzhiyun static int tc6393xb_resume(struct platform_device *dev)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct tc6393xb_platform_data *tcpd = dev_get_platdata(&dev->dev);
786*4882a593Smuzhiyun struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
787*4882a593Smuzhiyun int ret;
788*4882a593Smuzhiyun int i;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret = clk_prepare_enable(tc6393xb->clk);
791*4882a593Smuzhiyun if (ret)
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun ret = tcpd->resume(dev);
795*4882a593Smuzhiyun if (ret)
796*4882a593Smuzhiyun return ret;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (!tcpd->resume_restore)
799*4882a593Smuzhiyun return 0;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
802*4882a593Smuzhiyun iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
803*4882a593Smuzhiyun iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
804*4882a593Smuzhiyun iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
805*4882a593Smuzhiyun SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
806*4882a593Smuzhiyun BIT(15), tc6393xb->scr + SCR_MCR);
807*4882a593Smuzhiyun iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
808*4882a593Smuzhiyun iowrite8(0, tc6393xb->scr + SCR_IRR);
809*4882a593Smuzhiyun iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
812*4882a593Smuzhiyun iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
813*4882a593Smuzhiyun tc6393xb->scr + SCR_GPO_DSR(i));
814*4882a593Smuzhiyun iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
815*4882a593Smuzhiyun tc6393xb->scr + SCR_GPO_DOECR(i));
816*4882a593Smuzhiyun iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
817*4882a593Smuzhiyun tc6393xb->scr + SCR_GPI_BCR(i));
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun #else
823*4882a593Smuzhiyun #define tc6393xb_suspend NULL
824*4882a593Smuzhiyun #define tc6393xb_resume NULL
825*4882a593Smuzhiyun #endif
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static struct platform_driver tc6393xb_driver = {
828*4882a593Smuzhiyun .probe = tc6393xb_probe,
829*4882a593Smuzhiyun .remove = tc6393xb_remove,
830*4882a593Smuzhiyun .suspend = tc6393xb_suspend,
831*4882a593Smuzhiyun .resume = tc6393xb_resume,
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun .driver = {
834*4882a593Smuzhiyun .name = "tc6393xb",
835*4882a593Smuzhiyun },
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
tc6393xb_init(void)838*4882a593Smuzhiyun static int __init tc6393xb_init(void)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun return platform_driver_register(&tc6393xb_driver);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
tc6393xb_exit(void)843*4882a593Smuzhiyun static void __exit tc6393xb_exit(void)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun platform_driver_unregister(&tc6393xb_driver);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun subsys_initcall(tc6393xb_init);
849*4882a593Smuzhiyun module_exit(tc6393xb_exit);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
852*4882a593Smuzhiyun MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
853*4882a593Smuzhiyun MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
854*4882a593Smuzhiyun MODULE_ALIAS("platform:tc6393xb");
855*4882a593Smuzhiyun
856