1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2016
4*4882a593Smuzhiyun * Author: Benjamin Gaignard <benjamin.gaignard@st.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/mfd/stm32-timers.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun #include <linux/reset.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define STM32_TIMERS_MAX_REGISTERS 0x3fc
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* DIER register DMA enable bits */
16*4882a593Smuzhiyun static const u32 stm32_timers_dier_dmaen[STM32_TIMERS_MAX_DMAS] = {
17*4882a593Smuzhiyun TIM_DIER_CC1DE,
18*4882a593Smuzhiyun TIM_DIER_CC2DE,
19*4882a593Smuzhiyun TIM_DIER_CC3DE,
20*4882a593Smuzhiyun TIM_DIER_CC4DE,
21*4882a593Smuzhiyun TIM_DIER_UIE,
22*4882a593Smuzhiyun TIM_DIER_TDE,
23*4882a593Smuzhiyun TIM_DIER_COMDE
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
stm32_timers_dma_done(void * p)26*4882a593Smuzhiyun static void stm32_timers_dma_done(void *p)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun struct stm32_timers_dma *dma = p;
29*4882a593Smuzhiyun struct dma_tx_state state;
30*4882a593Smuzhiyun enum dma_status status;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun status = dmaengine_tx_status(dma->chan, dma->chan->cookie, &state);
33*4882a593Smuzhiyun if (status == DMA_COMPLETE)
34*4882a593Smuzhiyun complete(&dma->completion);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /**
38*4882a593Smuzhiyun * stm32_timers_dma_burst_read - Read from timers registers using DMA.
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * Read from STM32 timers registers using DMA on a single event.
41*4882a593Smuzhiyun * @dev: reference to stm32_timers MFD device
42*4882a593Smuzhiyun * @buf: DMA'able destination buffer
43*4882a593Smuzhiyun * @id: stm32_timers_dmas event identifier (ch[1..4], up, trig or com)
44*4882a593Smuzhiyun * @reg: registers start offset for DMA to read from (like CCRx for capture)
45*4882a593Smuzhiyun * @num_reg: number of registers to read upon each DMA request, starting @reg.
46*4882a593Smuzhiyun * @bursts: number of bursts to read (e.g. like two for pwm period capture)
47*4882a593Smuzhiyun * @tmo_ms: timeout (milliseconds)
48*4882a593Smuzhiyun */
stm32_timers_dma_burst_read(struct device * dev,u32 * buf,enum stm32_timers_dmas id,u32 reg,unsigned int num_reg,unsigned int bursts,unsigned long tmo_ms)49*4882a593Smuzhiyun int stm32_timers_dma_burst_read(struct device *dev, u32 *buf,
50*4882a593Smuzhiyun enum stm32_timers_dmas id, u32 reg,
51*4882a593Smuzhiyun unsigned int num_reg, unsigned int bursts,
52*4882a593Smuzhiyun unsigned long tmo_ms)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct stm32_timers *ddata = dev_get_drvdata(dev);
55*4882a593Smuzhiyun unsigned long timeout = msecs_to_jiffies(tmo_ms);
56*4882a593Smuzhiyun struct regmap *regmap = ddata->regmap;
57*4882a593Smuzhiyun struct stm32_timers_dma *dma = &ddata->dma;
58*4882a593Smuzhiyun size_t len = num_reg * bursts * sizeof(u32);
59*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
60*4882a593Smuzhiyun struct dma_slave_config config;
61*4882a593Smuzhiyun dma_cookie_t cookie;
62*4882a593Smuzhiyun dma_addr_t dma_buf;
63*4882a593Smuzhiyun u32 dbl, dba;
64*4882a593Smuzhiyun long err;
65*4882a593Smuzhiyun int ret;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Sanity check */
68*4882a593Smuzhiyun if (id < STM32_TIMERS_DMA_CH1 || id >= STM32_TIMERS_MAX_DMAS)
69*4882a593Smuzhiyun return -EINVAL;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (!num_reg || !bursts || reg > STM32_TIMERS_MAX_REGISTERS ||
72*4882a593Smuzhiyun (reg + num_reg * sizeof(u32)) > STM32_TIMERS_MAX_REGISTERS)
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (!dma->chans[id])
76*4882a593Smuzhiyun return -ENODEV;
77*4882a593Smuzhiyun mutex_lock(&dma->lock);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Select DMA channel in use */
80*4882a593Smuzhiyun dma->chan = dma->chans[id];
81*4882a593Smuzhiyun dma_buf = dma_map_single(dev, buf, len, DMA_FROM_DEVICE);
82*4882a593Smuzhiyun if (dma_mapping_error(dev, dma_buf)) {
83*4882a593Smuzhiyun ret = -ENOMEM;
84*4882a593Smuzhiyun goto unlock;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Prepare DMA read from timer registers, using DMA burst mode */
88*4882a593Smuzhiyun memset(&config, 0, sizeof(config));
89*4882a593Smuzhiyun config.src_addr = (dma_addr_t)dma->phys_base + TIM_DMAR;
90*4882a593Smuzhiyun config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
91*4882a593Smuzhiyun ret = dmaengine_slave_config(dma->chan, &config);
92*4882a593Smuzhiyun if (ret)
93*4882a593Smuzhiyun goto unmap;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun desc = dmaengine_prep_slave_single(dma->chan, dma_buf, len,
96*4882a593Smuzhiyun DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
97*4882a593Smuzhiyun if (!desc) {
98*4882a593Smuzhiyun ret = -EBUSY;
99*4882a593Smuzhiyun goto unmap;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun desc->callback = stm32_timers_dma_done;
103*4882a593Smuzhiyun desc->callback_param = dma;
104*4882a593Smuzhiyun cookie = dmaengine_submit(desc);
105*4882a593Smuzhiyun ret = dma_submit_error(cookie);
106*4882a593Smuzhiyun if (ret)
107*4882a593Smuzhiyun goto dma_term;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun reinit_completion(&dma->completion);
110*4882a593Smuzhiyun dma_async_issue_pending(dma->chan);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Setup and enable timer DMA burst mode */
113*4882a593Smuzhiyun dbl = FIELD_PREP(TIM_DCR_DBL, bursts - 1);
114*4882a593Smuzhiyun dba = FIELD_PREP(TIM_DCR_DBA, reg >> 2);
115*4882a593Smuzhiyun ret = regmap_write(regmap, TIM_DCR, dbl | dba);
116*4882a593Smuzhiyun if (ret)
117*4882a593Smuzhiyun goto dma_term;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Clear pending flags before enabling DMA request */
120*4882a593Smuzhiyun ret = regmap_write(regmap, TIM_SR, 0);
121*4882a593Smuzhiyun if (ret)
122*4882a593Smuzhiyun goto dcr_clr;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = regmap_update_bits(regmap, TIM_DIER, stm32_timers_dier_dmaen[id],
125*4882a593Smuzhiyun stm32_timers_dier_dmaen[id]);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun goto dcr_clr;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun err = wait_for_completion_interruptible_timeout(&dma->completion,
130*4882a593Smuzhiyun timeout);
131*4882a593Smuzhiyun if (err == 0)
132*4882a593Smuzhiyun ret = -ETIMEDOUT;
133*4882a593Smuzhiyun else if (err < 0)
134*4882a593Smuzhiyun ret = err;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun regmap_update_bits(regmap, TIM_DIER, stm32_timers_dier_dmaen[id], 0);
137*4882a593Smuzhiyun regmap_write(regmap, TIM_SR, 0);
138*4882a593Smuzhiyun dcr_clr:
139*4882a593Smuzhiyun regmap_write(regmap, TIM_DCR, 0);
140*4882a593Smuzhiyun dma_term:
141*4882a593Smuzhiyun dmaengine_terminate_all(dma->chan);
142*4882a593Smuzhiyun unmap:
143*4882a593Smuzhiyun dma_unmap_single(dev, dma_buf, len, DMA_FROM_DEVICE);
144*4882a593Smuzhiyun unlock:
145*4882a593Smuzhiyun dma->chan = NULL;
146*4882a593Smuzhiyun mutex_unlock(&dma->lock);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return ret;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(stm32_timers_dma_burst_read);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct regmap_config stm32_timers_regmap_cfg = {
153*4882a593Smuzhiyun .reg_bits = 32,
154*4882a593Smuzhiyun .val_bits = 32,
155*4882a593Smuzhiyun .reg_stride = sizeof(u32),
156*4882a593Smuzhiyun .max_register = STM32_TIMERS_MAX_REGISTERS,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
stm32_timers_get_arr_size(struct stm32_timers * ddata)159*4882a593Smuzhiyun static void stm32_timers_get_arr_size(struct stm32_timers *ddata)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u32 arr;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Backup ARR to restore it after getting the maximum value */
164*4882a593Smuzhiyun regmap_read(ddata->regmap, TIM_ARR, &arr);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * Only the available bits will be written so when readback
168*4882a593Smuzhiyun * we get the maximum value of auto reload register
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun regmap_write(ddata->regmap, TIM_ARR, ~0L);
171*4882a593Smuzhiyun regmap_read(ddata->regmap, TIM_ARR, &ddata->max_arr);
172*4882a593Smuzhiyun regmap_write(ddata->regmap, TIM_ARR, arr);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
stm32_timers_dma_probe(struct device * dev,struct stm32_timers * ddata)175*4882a593Smuzhiyun static int stm32_timers_dma_probe(struct device *dev,
176*4882a593Smuzhiyun struct stm32_timers *ddata)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun int i;
179*4882a593Smuzhiyun int ret = 0;
180*4882a593Smuzhiyun char name[4];
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun init_completion(&ddata->dma.completion);
183*4882a593Smuzhiyun mutex_init(&ddata->dma.lock);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Optional DMA support: get valid DMA channel(s) or NULL */
186*4882a593Smuzhiyun for (i = STM32_TIMERS_DMA_CH1; i <= STM32_TIMERS_DMA_CH4; i++) {
187*4882a593Smuzhiyun snprintf(name, ARRAY_SIZE(name), "ch%1d", i + 1);
188*4882a593Smuzhiyun ddata->dma.chans[i] = dma_request_chan(dev, name);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun ddata->dma.chans[STM32_TIMERS_DMA_UP] = dma_request_chan(dev, "up");
191*4882a593Smuzhiyun ddata->dma.chans[STM32_TIMERS_DMA_TRIG] = dma_request_chan(dev, "trig");
192*4882a593Smuzhiyun ddata->dma.chans[STM32_TIMERS_DMA_COM] = dma_request_chan(dev, "com");
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun for (i = STM32_TIMERS_DMA_CH1; i < STM32_TIMERS_MAX_DMAS; i++) {
195*4882a593Smuzhiyun if (IS_ERR(ddata->dma.chans[i])) {
196*4882a593Smuzhiyun /* Save the first error code to return */
197*4882a593Smuzhiyun if (PTR_ERR(ddata->dma.chans[i]) != -ENODEV && !ret)
198*4882a593Smuzhiyun ret = PTR_ERR(ddata->dma.chans[i]);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ddata->dma.chans[i] = NULL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
stm32_timers_dma_remove(struct device * dev,struct stm32_timers * ddata)207*4882a593Smuzhiyun static void stm32_timers_dma_remove(struct device *dev,
208*4882a593Smuzhiyun struct stm32_timers *ddata)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun int i;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun for (i = STM32_TIMERS_DMA_CH1; i < STM32_TIMERS_MAX_DMAS; i++)
213*4882a593Smuzhiyun if (ddata->dma.chans[i])
214*4882a593Smuzhiyun dma_release_channel(ddata->dma.chans[i]);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
stm32_timers_probe(struct platform_device * pdev)217*4882a593Smuzhiyun static int stm32_timers_probe(struct platform_device *pdev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct device *dev = &pdev->dev;
220*4882a593Smuzhiyun struct stm32_timers *ddata;
221*4882a593Smuzhiyun struct resource *res;
222*4882a593Smuzhiyun void __iomem *mmio;
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ddata = devm_kzalloc(dev, sizeof(*ddata), GFP_KERNEL);
226*4882a593Smuzhiyun if (!ddata)
227*4882a593Smuzhiyun return -ENOMEM;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
230*4882a593Smuzhiyun mmio = devm_ioremap_resource(dev, res);
231*4882a593Smuzhiyun if (IS_ERR(mmio))
232*4882a593Smuzhiyun return PTR_ERR(mmio);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Timer physical addr for DMA */
235*4882a593Smuzhiyun ddata->dma.phys_base = res->start;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ddata->regmap = devm_regmap_init_mmio_clk(dev, "int", mmio,
238*4882a593Smuzhiyun &stm32_timers_regmap_cfg);
239*4882a593Smuzhiyun if (IS_ERR(ddata->regmap))
240*4882a593Smuzhiyun return PTR_ERR(ddata->regmap);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ddata->clk = devm_clk_get(dev, NULL);
243*4882a593Smuzhiyun if (IS_ERR(ddata->clk))
244*4882a593Smuzhiyun return PTR_ERR(ddata->clk);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun stm32_timers_get_arr_size(ddata);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = stm32_timers_dma_probe(dev, ddata);
249*4882a593Smuzhiyun if (ret) {
250*4882a593Smuzhiyun stm32_timers_dma_remove(dev, ddata);
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun platform_set_drvdata(pdev, ddata);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ret = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun stm32_timers_dma_remove(dev, ddata);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
stm32_timers_remove(struct platform_device * pdev)263*4882a593Smuzhiyun static int stm32_timers_remove(struct platform_device *pdev)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct stm32_timers *ddata = platform_get_drvdata(pdev);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * Don't use devm_ here: enfore of_platform_depopulate() happens before
269*4882a593Smuzhiyun * DMA are released, to avoid race on DMA.
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun of_platform_depopulate(&pdev->dev);
272*4882a593Smuzhiyun stm32_timers_dma_remove(&pdev->dev, ddata);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct of_device_id stm32_timers_of_match[] = {
278*4882a593Smuzhiyun { .compatible = "st,stm32-timers", },
279*4882a593Smuzhiyun { /* end node */ },
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_timers_of_match);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct platform_driver stm32_timers_driver = {
284*4882a593Smuzhiyun .probe = stm32_timers_probe,
285*4882a593Smuzhiyun .remove = stm32_timers_remove,
286*4882a593Smuzhiyun .driver = {
287*4882a593Smuzhiyun .name = "stm32-timers",
288*4882a593Smuzhiyun .of_match_table = stm32_timers_of_match,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun module_platform_driver(stm32_timers_driver);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 Timers");
294*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
295