1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2009-2013, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2010, Google Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Original authors: Code Aurora Forum
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Dima Zavin <dima@android.com>
8*4882a593Smuzhiyun * - Largely rewritten from original to not be an i2c driver.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/ssbi.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* SSBI 2.0 controller registers */
25*4882a593Smuzhiyun #define SSBI2_CMD 0x0008
26*4882a593Smuzhiyun #define SSBI2_RD 0x0010
27*4882a593Smuzhiyun #define SSBI2_STATUS 0x0014
28*4882a593Smuzhiyun #define SSBI2_MODE2 0x001C
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* SSBI_CMD fields */
31*4882a593Smuzhiyun #define SSBI_CMD_RDWRN (1 << 24)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* SSBI_STATUS fields */
34*4882a593Smuzhiyun #define SSBI_STATUS_RD_READY (1 << 2)
35*4882a593Smuzhiyun #define SSBI_STATUS_READY (1 << 1)
36*4882a593Smuzhiyun #define SSBI_STATUS_MCHN_BUSY (1 << 0)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* SSBI_MODE2 fields */
39*4882a593Smuzhiyun #define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
40*4882a593Smuzhiyun #define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
43*4882a593Smuzhiyun (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
44*4882a593Smuzhiyun SSBI_MODE2_REG_ADDR_15_8_MASK))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* SSBI PMIC Arbiter command registers */
47*4882a593Smuzhiyun #define SSBI_PA_CMD 0x0000
48*4882a593Smuzhiyun #define SSBI_PA_RD_STATUS 0x0004
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SSBI_PA_CMD fields */
51*4882a593Smuzhiyun #define SSBI_PA_CMD_RDWRN (1 << 24)
52*4882a593Smuzhiyun #define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* SSBI_PA_RD_STATUS fields */
55*4882a593Smuzhiyun #define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
56*4882a593Smuzhiyun #define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SSBI_TIMEOUT_US 100
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun enum ssbi_controller_type {
61*4882a593Smuzhiyun MSM_SBI_CTRL_SSBI = 0,
62*4882a593Smuzhiyun MSM_SBI_CTRL_SSBI2,
63*4882a593Smuzhiyun MSM_SBI_CTRL_PMIC_ARBITER,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct ssbi {
67*4882a593Smuzhiyun struct device *slave;
68*4882a593Smuzhiyun void __iomem *base;
69*4882a593Smuzhiyun spinlock_t lock;
70*4882a593Smuzhiyun enum ssbi_controller_type controller_type;
71*4882a593Smuzhiyun int (*read)(struct ssbi *, u16 addr, u8 *buf, int len);
72*4882a593Smuzhiyun int (*write)(struct ssbi *, u16 addr, const u8 *buf, int len);
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
ssbi_readl(struct ssbi * ssbi,u32 reg)75*4882a593Smuzhiyun static inline u32 ssbi_readl(struct ssbi *ssbi, u32 reg)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun return readl(ssbi->base + reg);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
ssbi_writel(struct ssbi * ssbi,u32 val,u32 reg)80*4882a593Smuzhiyun static inline void ssbi_writel(struct ssbi *ssbi, u32 val, u32 reg)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun writel(val, ssbi->base + reg);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Via private exchange with one of the original authors, the hardware
87*4882a593Smuzhiyun * should generally finish a transaction in about 5us. The worst
88*4882a593Smuzhiyun * case, is when using the arbiter and both other CPUs have just
89*4882a593Smuzhiyun * started trying to use the SSBI bus will result in a time of about
90*4882a593Smuzhiyun * 20us. It should never take longer than this.
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * As such, this wait merely spins, with a udelay.
93*4882a593Smuzhiyun */
ssbi_wait_mask(struct ssbi * ssbi,u32 set_mask,u32 clr_mask)94*4882a593Smuzhiyun static int ssbi_wait_mask(struct ssbi *ssbi, u32 set_mask, u32 clr_mask)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 timeout = SSBI_TIMEOUT_US;
97*4882a593Smuzhiyun u32 val;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun while (timeout--) {
100*4882a593Smuzhiyun val = ssbi_readl(ssbi, SSBI2_STATUS);
101*4882a593Smuzhiyun if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun udelay(1);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return -ETIMEDOUT;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static int
ssbi_read_bytes(struct ssbi * ssbi,u16 addr,u8 * buf,int len)110*4882a593Smuzhiyun ssbi_read_bytes(struct ssbi *ssbi, u16 addr, u8 *buf, int len)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
113*4882a593Smuzhiyun int ret = 0;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
116*4882a593Smuzhiyun u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
117*4882a593Smuzhiyun mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
118*4882a593Smuzhiyun ssbi_writel(ssbi, mode2, SSBI2_MODE2);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun while (len) {
122*4882a593Smuzhiyun ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
123*4882a593Smuzhiyun if (ret)
124*4882a593Smuzhiyun goto err;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun ssbi_writel(ssbi, cmd, SSBI2_CMD);
127*4882a593Smuzhiyun ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
128*4882a593Smuzhiyun if (ret)
129*4882a593Smuzhiyun goto err;
130*4882a593Smuzhiyun *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
131*4882a593Smuzhiyun len--;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun err:
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static int
ssbi_write_bytes(struct ssbi * ssbi,u16 addr,const u8 * buf,int len)139*4882a593Smuzhiyun ssbi_write_bytes(struct ssbi *ssbi, u16 addr, const u8 *buf, int len)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun int ret = 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
144*4882a593Smuzhiyun u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
145*4882a593Smuzhiyun mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
146*4882a593Smuzhiyun ssbi_writel(ssbi, mode2, SSBI2_MODE2);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun while (len) {
150*4882a593Smuzhiyun ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
151*4882a593Smuzhiyun if (ret)
152*4882a593Smuzhiyun goto err;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf, SSBI2_CMD);
155*4882a593Smuzhiyun ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun goto err;
158*4882a593Smuzhiyun buf++;
159*4882a593Smuzhiyun len--;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun err:
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * See ssbi_wait_mask for an explanation of the time and the
168*4882a593Smuzhiyun * busywait.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun static inline int
ssbi_pa_transfer(struct ssbi * ssbi,u32 cmd,u8 * data)171*4882a593Smuzhiyun ssbi_pa_transfer(struct ssbi *ssbi, u32 cmd, u8 *data)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun u32 timeout = SSBI_TIMEOUT_US;
174*4882a593Smuzhiyun u32 rd_status = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun while (timeout--) {
179*4882a593Smuzhiyun rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED)
182*4882a593Smuzhiyun return -EPERM;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
185*4882a593Smuzhiyun if (data)
186*4882a593Smuzhiyun *data = rd_status & 0xff;
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun udelay(1);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return -ETIMEDOUT;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static int
ssbi_pa_read_bytes(struct ssbi * ssbi,u16 addr,u8 * buf,int len)196*4882a593Smuzhiyun ssbi_pa_read_bytes(struct ssbi *ssbi, u16 addr, u8 *buf, int len)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u32 cmd;
199*4882a593Smuzhiyun int ret = 0;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun while (len) {
204*4882a593Smuzhiyun ret = ssbi_pa_transfer(ssbi, cmd, buf);
205*4882a593Smuzhiyun if (ret)
206*4882a593Smuzhiyun goto err;
207*4882a593Smuzhiyun buf++;
208*4882a593Smuzhiyun len--;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun err:
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static int
ssbi_pa_write_bytes(struct ssbi * ssbi,u16 addr,const u8 * buf,int len)216*4882a593Smuzhiyun ssbi_pa_write_bytes(struct ssbi *ssbi, u16 addr, const u8 *buf, int len)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun u32 cmd;
219*4882a593Smuzhiyun int ret = 0;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun while (len) {
222*4882a593Smuzhiyun cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
223*4882a593Smuzhiyun ret = ssbi_pa_transfer(ssbi, cmd, NULL);
224*4882a593Smuzhiyun if (ret)
225*4882a593Smuzhiyun goto err;
226*4882a593Smuzhiyun buf++;
227*4882a593Smuzhiyun len--;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun err:
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ssbi_read(struct device * dev,u16 addr,u8 * buf,int len)234*4882a593Smuzhiyun int ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct ssbi *ssbi = dev_get_drvdata(dev);
237*4882a593Smuzhiyun unsigned long flags;
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun spin_lock_irqsave(&ssbi->lock, flags);
241*4882a593Smuzhiyun ret = ssbi->read(ssbi, addr, buf, len);
242*4882a593Smuzhiyun spin_unlock_irqrestore(&ssbi->lock, flags);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ssbi_read);
247*4882a593Smuzhiyun
ssbi_write(struct device * dev,u16 addr,const u8 * buf,int len)248*4882a593Smuzhiyun int ssbi_write(struct device *dev, u16 addr, const u8 *buf, int len)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct ssbi *ssbi = dev_get_drvdata(dev);
251*4882a593Smuzhiyun unsigned long flags;
252*4882a593Smuzhiyun int ret;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun spin_lock_irqsave(&ssbi->lock, flags);
255*4882a593Smuzhiyun ret = ssbi->write(ssbi, addr, buf, len);
256*4882a593Smuzhiyun spin_unlock_irqrestore(&ssbi->lock, flags);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(ssbi_write);
261*4882a593Smuzhiyun
ssbi_probe(struct platform_device * pdev)262*4882a593Smuzhiyun static int ssbi_probe(struct platform_device *pdev)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
265*4882a593Smuzhiyun struct resource *mem_res;
266*4882a593Smuzhiyun struct ssbi *ssbi;
267*4882a593Smuzhiyun const char *type;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ssbi = devm_kzalloc(&pdev->dev, sizeof(*ssbi), GFP_KERNEL);
270*4882a593Smuzhiyun if (!ssbi)
271*4882a593Smuzhiyun return -ENOMEM;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
274*4882a593Smuzhiyun ssbi->base = devm_ioremap_resource(&pdev->dev, mem_res);
275*4882a593Smuzhiyun if (IS_ERR(ssbi->base))
276*4882a593Smuzhiyun return PTR_ERR(ssbi->base);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun platform_set_drvdata(pdev, ssbi);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun type = of_get_property(np, "qcom,controller-type", NULL);
281*4882a593Smuzhiyun if (type == NULL) {
282*4882a593Smuzhiyun dev_err(&pdev->dev, "Missing qcom,controller-type property\n");
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun dev_info(&pdev->dev, "SSBI controller type: '%s'\n", type);
286*4882a593Smuzhiyun if (strcmp(type, "ssbi") == 0)
287*4882a593Smuzhiyun ssbi->controller_type = MSM_SBI_CTRL_SSBI;
288*4882a593Smuzhiyun else if (strcmp(type, "ssbi2") == 0)
289*4882a593Smuzhiyun ssbi->controller_type = MSM_SBI_CTRL_SSBI2;
290*4882a593Smuzhiyun else if (strcmp(type, "pmic-arbiter") == 0)
291*4882a593Smuzhiyun ssbi->controller_type = MSM_SBI_CTRL_PMIC_ARBITER;
292*4882a593Smuzhiyun else {
293*4882a593Smuzhiyun dev_err(&pdev->dev, "Unknown qcom,controller-type\n");
294*4882a593Smuzhiyun return -EINVAL;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
298*4882a593Smuzhiyun ssbi->read = ssbi_pa_read_bytes;
299*4882a593Smuzhiyun ssbi->write = ssbi_pa_write_bytes;
300*4882a593Smuzhiyun } else {
301*4882a593Smuzhiyun ssbi->read = ssbi_read_bytes;
302*4882a593Smuzhiyun ssbi->write = ssbi_write_bytes;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun spin_lock_init(&ssbi->lock);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return devm_of_platform_populate(&pdev->dev);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const struct of_device_id ssbi_match_table[] = {
311*4882a593Smuzhiyun { .compatible = "qcom,ssbi" },
312*4882a593Smuzhiyun {}
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ssbi_match_table);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static struct platform_driver ssbi_driver = {
317*4882a593Smuzhiyun .probe = ssbi_probe,
318*4882a593Smuzhiyun .driver = {
319*4882a593Smuzhiyun .name = "ssbi",
320*4882a593Smuzhiyun .of_match_table = ssbi_match_table,
321*4882a593Smuzhiyun },
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun module_platform_driver(ssbi_driver);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
326*4882a593Smuzhiyun MODULE_VERSION("1.0");
327*4882a593Smuzhiyun MODULE_ALIAS("platform:ssbi");
328*4882a593Smuzhiyun MODULE_AUTHOR("Dima Zavin <dima@android.com>");
329