xref: /OK3568_Linux_fs/kernel/drivers/mfd/sm501.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* linux/drivers/mfd/sm501.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2006 Simtec Electronics
5*4882a593Smuzhiyun  *	Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun  *	Vincent Sanders <vince@simtec.co.uk>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SM501 MFD driver
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/platform_data/i2c-gpio.h>
20*4882a593Smuzhiyun #include <linux/gpio/driver.h>
21*4882a593Smuzhiyun #include <linux/gpio/machine.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/sm501.h>
25*4882a593Smuzhiyun #include <linux/sm501-regs.h>
26*4882a593Smuzhiyun #include <linux/serial_8250.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/io.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct sm501_device {
31*4882a593Smuzhiyun 	struct list_head		list;
32*4882a593Smuzhiyun 	struct platform_device		pdev;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct sm501_gpio;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_MFD_SM501_GPIO
38*4882a593Smuzhiyun #include <linux/gpio.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct sm501_gpio_chip {
41*4882a593Smuzhiyun 	struct gpio_chip	gpio;
42*4882a593Smuzhiyun 	struct sm501_gpio	*ourgpio;	/* to get back to parent. */
43*4882a593Smuzhiyun 	void __iomem		*regbase;
44*4882a593Smuzhiyun 	void __iomem		*control;	/* address of control reg. */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct sm501_gpio {
48*4882a593Smuzhiyun 	struct sm501_gpio_chip	low;
49*4882a593Smuzhiyun 	struct sm501_gpio_chip	high;
50*4882a593Smuzhiyun 	spinlock_t		lock;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	unsigned int		 registered : 1;
53*4882a593Smuzhiyun 	void __iomem		*regs;
54*4882a593Smuzhiyun 	struct resource		*regs_res;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun struct sm501_gpio {
58*4882a593Smuzhiyun 	/* no gpio support, empty definition for sm501_devdata. */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct sm501_devdata {
63*4882a593Smuzhiyun 	spinlock_t			 reg_lock;
64*4882a593Smuzhiyun 	struct mutex			 clock_lock;
65*4882a593Smuzhiyun 	struct list_head		 devices;
66*4882a593Smuzhiyun 	struct sm501_gpio		 gpio;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	struct device			*dev;
69*4882a593Smuzhiyun 	struct resource			*io_res;
70*4882a593Smuzhiyun 	struct resource			*mem_res;
71*4882a593Smuzhiyun 	struct resource			*regs_claim;
72*4882a593Smuzhiyun 	struct sm501_platdata		*platdata;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	unsigned int			 in_suspend;
76*4882a593Smuzhiyun 	unsigned long			 pm_misc;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	int				 unit_power[20];
79*4882a593Smuzhiyun 	unsigned int			 pdev_id;
80*4882a593Smuzhiyun 	unsigned int			 irq;
81*4882a593Smuzhiyun 	void __iomem			*regs;
82*4882a593Smuzhiyun 	unsigned int			 rev;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MHZ (1000 * 1000)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #ifdef DEBUG
89*4882a593Smuzhiyun static const unsigned int div_tab[] = {
90*4882a593Smuzhiyun 	[0]		= 1,
91*4882a593Smuzhiyun 	[1]		= 2,
92*4882a593Smuzhiyun 	[2]		= 4,
93*4882a593Smuzhiyun 	[3]		= 8,
94*4882a593Smuzhiyun 	[4]		= 16,
95*4882a593Smuzhiyun 	[5]		= 32,
96*4882a593Smuzhiyun 	[6]		= 64,
97*4882a593Smuzhiyun 	[7]		= 128,
98*4882a593Smuzhiyun 	[8]		= 3,
99*4882a593Smuzhiyun 	[9]		= 6,
100*4882a593Smuzhiyun 	[10]	        = 12,
101*4882a593Smuzhiyun 	[11]		= 24,
102*4882a593Smuzhiyun 	[12]		= 48,
103*4882a593Smuzhiyun 	[13]		= 96,
104*4882a593Smuzhiyun 	[14]		= 192,
105*4882a593Smuzhiyun 	[15]		= 384,
106*4882a593Smuzhiyun 	[16]		= 5,
107*4882a593Smuzhiyun 	[17]		= 10,
108*4882a593Smuzhiyun 	[18]		= 20,
109*4882a593Smuzhiyun 	[19]		= 40,
110*4882a593Smuzhiyun 	[20]		= 80,
111*4882a593Smuzhiyun 	[21]		= 160,
112*4882a593Smuzhiyun 	[22]		= 320,
113*4882a593Smuzhiyun 	[23]		= 604,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
decode_div(unsigned long pll2,unsigned long val,unsigned int lshft,unsigned int selbit,unsigned long mask)116*4882a593Smuzhiyun static unsigned long decode_div(unsigned long pll2, unsigned long val,
117*4882a593Smuzhiyun 				unsigned int lshft, unsigned int selbit,
118*4882a593Smuzhiyun 				unsigned long mask)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	if (val & selbit)
121*4882a593Smuzhiyun 		pll2 = 288 * MHZ;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return pll2 / div_tab[(val >> lshft) & mask];
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* sm501_dump_clk
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  * Print out the current clock configuration for the device
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun 
sm501_dump_clk(struct sm501_devdata * sm)133*4882a593Smuzhiyun static void sm501_dump_clk(struct sm501_devdata *sm)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
136*4882a593Smuzhiyun 	unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
137*4882a593Smuzhiyun 	unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
138*4882a593Smuzhiyun 	unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
139*4882a593Smuzhiyun 	unsigned long sdclk0, sdclk1;
140*4882a593Smuzhiyun 	unsigned long pll2 = 0;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	switch (misct & 0x30) {
143*4882a593Smuzhiyun 	case 0x00:
144*4882a593Smuzhiyun 		pll2 = 336 * MHZ;
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	case 0x10:
147*4882a593Smuzhiyun 		pll2 = 288 * MHZ;
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	case 0x20:
150*4882a593Smuzhiyun 		pll2 = 240 * MHZ;
151*4882a593Smuzhiyun 		break;
152*4882a593Smuzhiyun 	case 0x30:
153*4882a593Smuzhiyun 		pll2 = 192 * MHZ;
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
158*4882a593Smuzhiyun 	sdclk0 /= div_tab[((misct >> 8) & 0xf)];
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
161*4882a593Smuzhiyun 	sdclk1 /= div_tab[((misct >> 16) & 0xf)];
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
164*4882a593Smuzhiyun 		misct, pm0, pm1);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
167*4882a593Smuzhiyun 		fmt_freq(pll2), sdclk0, sdclk1);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	dev_dbg(sm->dev, "PM0[%c]: "
172*4882a593Smuzhiyun 		 "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
173*4882a593Smuzhiyun 		 "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
174*4882a593Smuzhiyun 		 (pmc & 3 ) == 0 ? '*' : '-',
175*4882a593Smuzhiyun 		 fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
176*4882a593Smuzhiyun 		 fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
177*4882a593Smuzhiyun 		 fmt_freq(decode_div(pll2, pm0, 8,  1<<12, 15)),
178*4882a593Smuzhiyun 		 fmt_freq(decode_div(pll2, pm0, 0,  1<<4,  15)));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	dev_dbg(sm->dev, "PM1[%c]: "
181*4882a593Smuzhiyun 		"P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
182*4882a593Smuzhiyun 		"M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
183*4882a593Smuzhiyun 		(pmc & 3 ) == 1 ? '*' : '-',
184*4882a593Smuzhiyun 		fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
185*4882a593Smuzhiyun 		fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
186*4882a593Smuzhiyun 		fmt_freq(decode_div(pll2, pm1, 8,  1<<12, 15)),
187*4882a593Smuzhiyun 		fmt_freq(decode_div(pll2, pm1, 0,  1<<4,  15)));
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
sm501_dump_regs(struct sm501_devdata * sm)190*4882a593Smuzhiyun static void sm501_dump_regs(struct sm501_devdata *sm)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	void __iomem *regs = sm->regs;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	dev_info(sm->dev, "System Control   %08x\n",
195*4882a593Smuzhiyun 			smc501_readl(regs + SM501_SYSTEM_CONTROL));
196*4882a593Smuzhiyun 	dev_info(sm->dev, "Misc Control     %08x\n",
197*4882a593Smuzhiyun 			smc501_readl(regs + SM501_MISC_CONTROL));
198*4882a593Smuzhiyun 	dev_info(sm->dev, "GPIO Control Low %08x\n",
199*4882a593Smuzhiyun 			smc501_readl(regs + SM501_GPIO31_0_CONTROL));
200*4882a593Smuzhiyun 	dev_info(sm->dev, "GPIO Control Hi  %08x\n",
201*4882a593Smuzhiyun 			smc501_readl(regs + SM501_GPIO63_32_CONTROL));
202*4882a593Smuzhiyun 	dev_info(sm->dev, "DRAM Control     %08x\n",
203*4882a593Smuzhiyun 			smc501_readl(regs + SM501_DRAM_CONTROL));
204*4882a593Smuzhiyun 	dev_info(sm->dev, "Arbitration Ctrl %08x\n",
205*4882a593Smuzhiyun 			smc501_readl(regs + SM501_ARBTRTN_CONTROL));
206*4882a593Smuzhiyun 	dev_info(sm->dev, "Misc Timing      %08x\n",
207*4882a593Smuzhiyun 			smc501_readl(regs + SM501_MISC_TIMING));
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
sm501_dump_gate(struct sm501_devdata * sm)210*4882a593Smuzhiyun static void sm501_dump_gate(struct sm501_devdata *sm)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	dev_info(sm->dev, "CurrentGate      %08x\n",
213*4882a593Smuzhiyun 			smc501_readl(sm->regs + SM501_CURRENT_GATE));
214*4882a593Smuzhiyun 	dev_info(sm->dev, "CurrentClock     %08x\n",
215*4882a593Smuzhiyun 			smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
216*4882a593Smuzhiyun 	dev_info(sm->dev, "PowerModeControl %08x\n",
217*4882a593Smuzhiyun 			smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #else
sm501_dump_gate(struct sm501_devdata * sm)221*4882a593Smuzhiyun static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
sm501_dump_regs(struct sm501_devdata * sm)222*4882a593Smuzhiyun static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
sm501_dump_clk(struct sm501_devdata * sm)223*4882a593Smuzhiyun static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* sm501_sync_regs
227*4882a593Smuzhiyun  *
228*4882a593Smuzhiyun  * ensure the
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun 
sm501_sync_regs(struct sm501_devdata * sm)231*4882a593Smuzhiyun static void sm501_sync_regs(struct sm501_devdata *sm)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	smc501_readl(sm->regs);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
sm501_mdelay(struct sm501_devdata * sm,unsigned int delay)236*4882a593Smuzhiyun static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	/* during suspend/resume, we are currently not allowed to sleep,
239*4882a593Smuzhiyun 	 * so change to using mdelay() instead of msleep() if we
240*4882a593Smuzhiyun 	 * are in one of these paths */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (sm->in_suspend)
243*4882a593Smuzhiyun 		mdelay(delay);
244*4882a593Smuzhiyun 	else
245*4882a593Smuzhiyun 		msleep(delay);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* sm501_misc_control
249*4882a593Smuzhiyun  *
250*4882a593Smuzhiyun  * alters the miscellaneous control parameters
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun 
sm501_misc_control(struct device * dev,unsigned long set,unsigned long clear)253*4882a593Smuzhiyun int sm501_misc_control(struct device *dev,
254*4882a593Smuzhiyun 		       unsigned long set, unsigned long clear)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev);
257*4882a593Smuzhiyun 	unsigned long misc;
258*4882a593Smuzhiyun 	unsigned long save;
259*4882a593Smuzhiyun 	unsigned long to;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	spin_lock_irqsave(&sm->reg_lock, save);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
264*4882a593Smuzhiyun 	to = (misc & ~clear) | set;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (to != misc) {
267*4882a593Smuzhiyun 		smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
268*4882a593Smuzhiyun 		sm501_sync_regs(sm);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sm->reg_lock, save);
274*4882a593Smuzhiyun 	return to;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sm501_misc_control);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* sm501_modify_reg
280*4882a593Smuzhiyun  *
281*4882a593Smuzhiyun  * Modify a register in the SM501 which may be shared with other
282*4882a593Smuzhiyun  * drivers.
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun 
sm501_modify_reg(struct device * dev,unsigned long reg,unsigned long set,unsigned long clear)285*4882a593Smuzhiyun unsigned long sm501_modify_reg(struct device *dev,
286*4882a593Smuzhiyun 			       unsigned long reg,
287*4882a593Smuzhiyun 			       unsigned long set,
288*4882a593Smuzhiyun 			       unsigned long clear)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev);
291*4882a593Smuzhiyun 	unsigned long data;
292*4882a593Smuzhiyun 	unsigned long save;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	spin_lock_irqsave(&sm->reg_lock, save);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	data = smc501_readl(sm->regs + reg);
297*4882a593Smuzhiyun 	data |= set;
298*4882a593Smuzhiyun 	data &= ~clear;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	smc501_writel(data, sm->regs + reg);
301*4882a593Smuzhiyun 	sm501_sync_regs(sm);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	spin_unlock_irqrestore(&sm->reg_lock, save);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return data;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sm501_modify_reg);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* sm501_unit_power
311*4882a593Smuzhiyun  *
312*4882a593Smuzhiyun  * alters the power active gate to set specific units on or off
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun 
sm501_unit_power(struct device * dev,unsigned int unit,unsigned int to)315*4882a593Smuzhiyun int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev);
318*4882a593Smuzhiyun 	unsigned long mode;
319*4882a593Smuzhiyun 	unsigned long gate;
320*4882a593Smuzhiyun 	unsigned long clock;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mutex_lock(&sm->clock_lock);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
325*4882a593Smuzhiyun 	gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
326*4882a593Smuzhiyun 	clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	mode &= 3;		/* get current power mode */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (unit >= ARRAY_SIZE(sm->unit_power)) {
331*4882a593Smuzhiyun 		dev_err(dev, "%s: bad unit %d\n", __func__, unit);
332*4882a593Smuzhiyun 		goto already;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
336*4882a593Smuzhiyun 		sm->unit_power[unit], to);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (to == 0 && sm->unit_power[unit] == 0) {
339*4882a593Smuzhiyun 		dev_err(sm->dev, "unit %d is already shutdown\n", unit);
340*4882a593Smuzhiyun 		goto already;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	sm->unit_power[unit] += to ? 1 : -1;
344*4882a593Smuzhiyun 	to = sm->unit_power[unit] ? 1 : 0;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (to) {
347*4882a593Smuzhiyun 		if (gate & (1 << unit))
348*4882a593Smuzhiyun 			goto already;
349*4882a593Smuzhiyun 		gate |= (1 << unit);
350*4882a593Smuzhiyun 	} else {
351*4882a593Smuzhiyun 		if (!(gate & (1 << unit)))
352*4882a593Smuzhiyun 			goto already;
353*4882a593Smuzhiyun 		gate &= ~(1 << unit);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	switch (mode) {
357*4882a593Smuzhiyun 	case 1:
358*4882a593Smuzhiyun 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
359*4882a593Smuzhiyun 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
360*4882a593Smuzhiyun 		mode = 0;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case 2:
363*4882a593Smuzhiyun 	case 0:
364*4882a593Smuzhiyun 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
365*4882a593Smuzhiyun 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
366*4882a593Smuzhiyun 		mode = 1;
367*4882a593Smuzhiyun 		break;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	default:
370*4882a593Smuzhiyun 		gate = -1;
371*4882a593Smuzhiyun 		goto already;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
375*4882a593Smuzhiyun 	sm501_sync_regs(sm);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
378*4882a593Smuzhiyun 		gate, clock, mode);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	sm501_mdelay(sm, 16);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun  already:
383*4882a593Smuzhiyun 	mutex_unlock(&sm->clock_lock);
384*4882a593Smuzhiyun 	return gate;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sm501_unit_power);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* clock value structure. */
390*4882a593Smuzhiyun struct sm501_clock {
391*4882a593Smuzhiyun 	unsigned long mclk;
392*4882a593Smuzhiyun 	int divider;
393*4882a593Smuzhiyun 	int shift;
394*4882a593Smuzhiyun 	unsigned int m, n, k;
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /* sm501_calc_clock
398*4882a593Smuzhiyun  *
399*4882a593Smuzhiyun  * Calculates the nearest discrete clock frequency that
400*4882a593Smuzhiyun  * can be achieved with the specified input clock.
401*4882a593Smuzhiyun  *   the maximum divisor is 3 or 5
402*4882a593Smuzhiyun  */
403*4882a593Smuzhiyun 
sm501_calc_clock(unsigned long freq,struct sm501_clock * clock,int max_div,unsigned long mclk,long * best_diff)404*4882a593Smuzhiyun static int sm501_calc_clock(unsigned long freq,
405*4882a593Smuzhiyun 			    struct sm501_clock *clock,
406*4882a593Smuzhiyun 			    int max_div,
407*4882a593Smuzhiyun 			    unsigned long mclk,
408*4882a593Smuzhiyun 			    long *best_diff)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	int ret = 0;
411*4882a593Smuzhiyun 	int divider;
412*4882a593Smuzhiyun 	int shift;
413*4882a593Smuzhiyun 	long diff;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* try dividers 1 and 3 for CRT and for panel,
416*4882a593Smuzhiyun 	   try divider 5 for panel only.*/
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	for (divider = 1; divider <= max_div; divider += 2) {
419*4882a593Smuzhiyun 		/* try all 8 shift values.*/
420*4882a593Smuzhiyun 		for (shift = 0; shift < 8; shift++) {
421*4882a593Smuzhiyun 			/* Calculate difference to requested clock */
422*4882a593Smuzhiyun 			diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
423*4882a593Smuzhiyun 			if (diff < 0)
424*4882a593Smuzhiyun 				diff = -diff;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 			/* If it is less than the current, use it */
427*4882a593Smuzhiyun 			if (diff < *best_diff) {
428*4882a593Smuzhiyun 				*best_diff = diff;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 				clock->mclk = mclk;
431*4882a593Smuzhiyun 				clock->divider = divider;
432*4882a593Smuzhiyun 				clock->shift = shift;
433*4882a593Smuzhiyun 				ret = 1;
434*4882a593Smuzhiyun 			}
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return ret;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* sm501_calc_pll
442*4882a593Smuzhiyun  *
443*4882a593Smuzhiyun  * Calculates the nearest discrete clock frequency that can be
444*4882a593Smuzhiyun  * achieved using the programmable PLL.
445*4882a593Smuzhiyun  *   the maximum divisor is 3 or 5
446*4882a593Smuzhiyun  */
447*4882a593Smuzhiyun 
sm501_calc_pll(unsigned long freq,struct sm501_clock * clock,int max_div)448*4882a593Smuzhiyun static unsigned long sm501_calc_pll(unsigned long freq,
449*4882a593Smuzhiyun 					struct sm501_clock *clock,
450*4882a593Smuzhiyun 					int max_div)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	unsigned long mclk;
453*4882a593Smuzhiyun 	unsigned int m, n, k;
454*4882a593Smuzhiyun 	long best_diff = 999999999;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/*
457*4882a593Smuzhiyun 	 * The SM502 datasheet doesn't specify the min/max values for M and N.
458*4882a593Smuzhiyun 	 * N = 1 at least doesn't work in practice.
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	for (m = 2; m <= 255; m++) {
461*4882a593Smuzhiyun 		for (n = 2; n <= 127; n++) {
462*4882a593Smuzhiyun 			for (k = 0; k <= 1; k++) {
463*4882a593Smuzhiyun 				mclk = (24000000UL * m / n) >> k;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 				if (sm501_calc_clock(freq, clock, max_div,
466*4882a593Smuzhiyun 						     mclk, &best_diff)) {
467*4882a593Smuzhiyun 					clock->m = m;
468*4882a593Smuzhiyun 					clock->n = n;
469*4882a593Smuzhiyun 					clock->k = k;
470*4882a593Smuzhiyun 				}
471*4882a593Smuzhiyun 			}
472*4882a593Smuzhiyun 		}
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Return best clock. */
476*4882a593Smuzhiyun 	return clock->mclk / (clock->divider << clock->shift);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* sm501_select_clock
480*4882a593Smuzhiyun  *
481*4882a593Smuzhiyun  * Calculates the nearest discrete clock frequency that can be
482*4882a593Smuzhiyun  * achieved using the 288MHz and 336MHz PLLs.
483*4882a593Smuzhiyun  *   the maximum divisor is 3 or 5
484*4882a593Smuzhiyun  */
485*4882a593Smuzhiyun 
sm501_select_clock(unsigned long freq,struct sm501_clock * clock,int max_div)486*4882a593Smuzhiyun static unsigned long sm501_select_clock(unsigned long freq,
487*4882a593Smuzhiyun 					struct sm501_clock *clock,
488*4882a593Smuzhiyun 					int max_div)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	unsigned long mclk;
491*4882a593Smuzhiyun 	long best_diff = 999999999;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Try 288MHz and 336MHz clocks. */
494*4882a593Smuzhiyun 	for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
495*4882a593Smuzhiyun 		sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* Return best clock. */
499*4882a593Smuzhiyun 	return clock->mclk / (clock->divider << clock->shift);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* sm501_set_clock
503*4882a593Smuzhiyun  *
504*4882a593Smuzhiyun  * set one of the four clock sources to the closest available frequency to
505*4882a593Smuzhiyun  *  the one specified
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun 
sm501_set_clock(struct device * dev,int clksrc,unsigned long req_freq)508*4882a593Smuzhiyun unsigned long sm501_set_clock(struct device *dev,
509*4882a593Smuzhiyun 			      int clksrc,
510*4882a593Smuzhiyun 			      unsigned long req_freq)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev);
513*4882a593Smuzhiyun 	unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
514*4882a593Smuzhiyun 	unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
515*4882a593Smuzhiyun 	unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
516*4882a593Smuzhiyun 	unsigned int pll_reg = 0;
517*4882a593Smuzhiyun 	unsigned long sm501_freq; /* the actual frequency achieved */
518*4882a593Smuzhiyun 	u64 reg;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	struct sm501_clock to;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* find achivable discrete frequency and setup register value
523*4882a593Smuzhiyun 	 * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
524*4882a593Smuzhiyun 	 * has an extra bit for the divider */
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	switch (clksrc) {
527*4882a593Smuzhiyun 	case SM501_CLOCK_P2XCLK:
528*4882a593Smuzhiyun 		/* This clock is divided in half so to achieve the
529*4882a593Smuzhiyun 		 * requested frequency the value must be multiplied by
530*4882a593Smuzhiyun 		 * 2. This clock also has an additional pre divisor */
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		if (sm->rev >= 0xC0) {
533*4882a593Smuzhiyun 			/* SM502 -> use the programmable PLL */
534*4882a593Smuzhiyun 			sm501_freq = (sm501_calc_pll(2 * req_freq,
535*4882a593Smuzhiyun 						     &to, 5) / 2);
536*4882a593Smuzhiyun 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
537*4882a593Smuzhiyun 			if (to.divider == 3)
538*4882a593Smuzhiyun 				reg |= 0x08; /* /3 divider required */
539*4882a593Smuzhiyun 			else if (to.divider == 5)
540*4882a593Smuzhiyun 				reg |= 0x10; /* /5 divider required */
541*4882a593Smuzhiyun 			reg |= 0x40; /* select the programmable PLL */
542*4882a593Smuzhiyun 			pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
543*4882a593Smuzhiyun 		} else {
544*4882a593Smuzhiyun 			sm501_freq = (sm501_select_clock(2 * req_freq,
545*4882a593Smuzhiyun 							 &to, 5) / 2);
546*4882a593Smuzhiyun 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
547*4882a593Smuzhiyun 			if (to.divider == 3)
548*4882a593Smuzhiyun 				reg |= 0x08; /* /3 divider required */
549*4882a593Smuzhiyun 			else if (to.divider == 5)
550*4882a593Smuzhiyun 				reg |= 0x10; /* /5 divider required */
551*4882a593Smuzhiyun 			if (to.mclk != 288000000)
552*4882a593Smuzhiyun 				reg |= 0x20; /* which mclk pll is source */
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 		break;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	case SM501_CLOCK_V2XCLK:
557*4882a593Smuzhiyun 		/* This clock is divided in half so to achieve the
558*4882a593Smuzhiyun 		 * requested frequency the value must be multiplied by 2. */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
561*4882a593Smuzhiyun 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
562*4882a593Smuzhiyun 		if (to.divider == 3)
563*4882a593Smuzhiyun 			reg |= 0x08;	/* /3 divider required */
564*4882a593Smuzhiyun 		if (to.mclk != 288000000)
565*4882a593Smuzhiyun 			reg |= 0x10;	/* which mclk pll is source */
566*4882a593Smuzhiyun 		break;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	case SM501_CLOCK_MCLK:
569*4882a593Smuzhiyun 	case SM501_CLOCK_M1XCLK:
570*4882a593Smuzhiyun 		/* These clocks are the same and not further divided */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		sm501_freq = sm501_select_clock( req_freq, &to, 3);
573*4882a593Smuzhiyun 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
574*4882a593Smuzhiyun 		if (to.divider == 3)
575*4882a593Smuzhiyun 			reg |= 0x08;	/* /3 divider required */
576*4882a593Smuzhiyun 		if (to.mclk != 288000000)
577*4882a593Smuzhiyun 			reg |= 0x10;	/* which mclk pll is source */
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	default:
581*4882a593Smuzhiyun 		return 0; /* this is bad */
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	mutex_lock(&sm->clock_lock);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
587*4882a593Smuzhiyun 	gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
588*4882a593Smuzhiyun 	clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	clock = clock & ~(0xFF << clksrc);
591*4882a593Smuzhiyun 	clock |= reg<<clksrc;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	mode &= 3;	/* find current mode */
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	switch (mode) {
596*4882a593Smuzhiyun 	case 1:
597*4882a593Smuzhiyun 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
598*4882a593Smuzhiyun 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
599*4882a593Smuzhiyun 		mode = 0;
600*4882a593Smuzhiyun 		break;
601*4882a593Smuzhiyun 	case 2:
602*4882a593Smuzhiyun 	case 0:
603*4882a593Smuzhiyun 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
604*4882a593Smuzhiyun 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
605*4882a593Smuzhiyun 		mode = 1;
606*4882a593Smuzhiyun 		break;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	default:
609*4882a593Smuzhiyun 		mutex_unlock(&sm->clock_lock);
610*4882a593Smuzhiyun 		return -1;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (pll_reg)
616*4882a593Smuzhiyun 		smc501_writel(pll_reg,
617*4882a593Smuzhiyun 				sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	sm501_sync_regs(sm);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
622*4882a593Smuzhiyun 		gate, clock, mode);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	sm501_mdelay(sm, 16);
625*4882a593Smuzhiyun 	mutex_unlock(&sm->clock_lock);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	sm501_dump_clk(sm);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return sm501_freq;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sm501_set_clock);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun /* sm501_find_clock
635*4882a593Smuzhiyun  *
636*4882a593Smuzhiyun  * finds the closest available frequency for a given clock
637*4882a593Smuzhiyun */
638*4882a593Smuzhiyun 
sm501_find_clock(struct device * dev,int clksrc,unsigned long req_freq)639*4882a593Smuzhiyun unsigned long sm501_find_clock(struct device *dev,
640*4882a593Smuzhiyun 			       int clksrc,
641*4882a593Smuzhiyun 			       unsigned long req_freq)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev);
644*4882a593Smuzhiyun 	unsigned long sm501_freq; /* the frequency achieveable by the 501 */
645*4882a593Smuzhiyun 	struct sm501_clock to;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	switch (clksrc) {
648*4882a593Smuzhiyun 	case SM501_CLOCK_P2XCLK:
649*4882a593Smuzhiyun 		if (sm->rev >= 0xC0) {
650*4882a593Smuzhiyun 			/* SM502 -> use the programmable PLL */
651*4882a593Smuzhiyun 			sm501_freq = (sm501_calc_pll(2 * req_freq,
652*4882a593Smuzhiyun 						     &to, 5) / 2);
653*4882a593Smuzhiyun 		} else {
654*4882a593Smuzhiyun 			sm501_freq = (sm501_select_clock(2 * req_freq,
655*4882a593Smuzhiyun 							 &to, 5) / 2);
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 		break;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	case SM501_CLOCK_V2XCLK:
660*4882a593Smuzhiyun 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
661*4882a593Smuzhiyun 		break;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	case SM501_CLOCK_MCLK:
664*4882a593Smuzhiyun 	case SM501_CLOCK_M1XCLK:
665*4882a593Smuzhiyun 		sm501_freq = sm501_select_clock(req_freq, &to, 3);
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	default:
669*4882a593Smuzhiyun 		sm501_freq = 0;		/* error */
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return sm501_freq;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sm501_find_clock);
676*4882a593Smuzhiyun 
to_sm_device(struct platform_device * pdev)677*4882a593Smuzhiyun static struct sm501_device *to_sm_device(struct platform_device *pdev)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	return container_of(pdev, struct sm501_device, pdev);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /* sm501_device_release
683*4882a593Smuzhiyun  *
684*4882a593Smuzhiyun  * A release function for the platform devices we create to allow us to
685*4882a593Smuzhiyun  * free any items we allocated
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun 
sm501_device_release(struct device * dev)688*4882a593Smuzhiyun static void sm501_device_release(struct device *dev)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	kfree(to_sm_device(to_platform_device(dev)));
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* sm501_create_subdev
694*4882a593Smuzhiyun  *
695*4882a593Smuzhiyun  * Create a skeleton platform device with resources for passing to a
696*4882a593Smuzhiyun  * sub-driver
697*4882a593Smuzhiyun */
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static struct platform_device *
sm501_create_subdev(struct sm501_devdata * sm,char * name,unsigned int res_count,unsigned int platform_data_size)700*4882a593Smuzhiyun sm501_create_subdev(struct sm501_devdata *sm, char *name,
701*4882a593Smuzhiyun 		    unsigned int res_count, unsigned int platform_data_size)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	struct sm501_device *smdev;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	smdev = kzalloc(sizeof(struct sm501_device) +
706*4882a593Smuzhiyun 			(sizeof(struct resource) * res_count) +
707*4882a593Smuzhiyun 			platform_data_size, GFP_KERNEL);
708*4882a593Smuzhiyun 	if (!smdev)
709*4882a593Smuzhiyun 		return NULL;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	smdev->pdev.dev.release = sm501_device_release;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	smdev->pdev.name = name;
714*4882a593Smuzhiyun 	smdev->pdev.id = sm->pdev_id;
715*4882a593Smuzhiyun 	smdev->pdev.dev.parent = sm->dev;
716*4882a593Smuzhiyun 	smdev->pdev.dev.coherent_dma_mask = 0xffffffff;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (res_count) {
719*4882a593Smuzhiyun 		smdev->pdev.resource = (struct resource *)(smdev+1);
720*4882a593Smuzhiyun 		smdev->pdev.num_resources = res_count;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 	if (platform_data_size)
723*4882a593Smuzhiyun 		smdev->pdev.dev.platform_data = (void *)(smdev+1);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	return &smdev->pdev;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* sm501_register_device
729*4882a593Smuzhiyun  *
730*4882a593Smuzhiyun  * Register a platform device created with sm501_create_subdev()
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun 
sm501_register_device(struct sm501_devdata * sm,struct platform_device * pdev)733*4882a593Smuzhiyun static int sm501_register_device(struct sm501_devdata *sm,
734*4882a593Smuzhiyun 				 struct platform_device *pdev)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct sm501_device *smdev = to_sm_device(pdev);
737*4882a593Smuzhiyun 	int ptr;
738*4882a593Smuzhiyun 	int ret;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	for (ptr = 0; ptr < pdev->num_resources; ptr++) {
741*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s[%d] %pR\n",
742*4882a593Smuzhiyun 		       pdev->name, ptr, &pdev->resource[ptr]);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	ret = platform_device_register(pdev);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (ret >= 0) {
748*4882a593Smuzhiyun 		dev_dbg(sm->dev, "registered %s\n", pdev->name);
749*4882a593Smuzhiyun 		list_add_tail(&smdev->list, &sm->devices);
750*4882a593Smuzhiyun 	} else
751*4882a593Smuzhiyun 		dev_err(sm->dev, "error registering %s (%d)\n",
752*4882a593Smuzhiyun 			pdev->name, ret);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	return ret;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun /* sm501_create_subio
758*4882a593Smuzhiyun  *
759*4882a593Smuzhiyun  * Fill in an IO resource for a sub device
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun 
sm501_create_subio(struct sm501_devdata * sm,struct resource * res,resource_size_t offs,resource_size_t size)762*4882a593Smuzhiyun static void sm501_create_subio(struct sm501_devdata *sm,
763*4882a593Smuzhiyun 			       struct resource *res,
764*4882a593Smuzhiyun 			       resource_size_t offs,
765*4882a593Smuzhiyun 			       resource_size_t size)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	res->flags = IORESOURCE_MEM;
768*4882a593Smuzhiyun 	res->parent = sm->io_res;
769*4882a593Smuzhiyun 	res->start = sm->io_res->start + offs;
770*4882a593Smuzhiyun 	res->end = res->start + size - 1;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun /* sm501_create_mem
774*4882a593Smuzhiyun  *
775*4882a593Smuzhiyun  * Fill in an MEM resource for a sub device
776*4882a593Smuzhiyun */
777*4882a593Smuzhiyun 
sm501_create_mem(struct sm501_devdata * sm,struct resource * res,resource_size_t * offs,resource_size_t size)778*4882a593Smuzhiyun static void sm501_create_mem(struct sm501_devdata *sm,
779*4882a593Smuzhiyun 			     struct resource *res,
780*4882a593Smuzhiyun 			     resource_size_t *offs,
781*4882a593Smuzhiyun 			     resource_size_t size)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	*offs -= size;		/* adjust memory size */
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	res->flags = IORESOURCE_MEM;
786*4882a593Smuzhiyun 	res->parent = sm->mem_res;
787*4882a593Smuzhiyun 	res->start = sm->mem_res->start + *offs;
788*4882a593Smuzhiyun 	res->end = res->start + size - 1;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun /* sm501_create_irq
792*4882a593Smuzhiyun  *
793*4882a593Smuzhiyun  * Fill in an IRQ resource for a sub device
794*4882a593Smuzhiyun */
795*4882a593Smuzhiyun 
sm501_create_irq(struct sm501_devdata * sm,struct resource * res)796*4882a593Smuzhiyun static void sm501_create_irq(struct sm501_devdata *sm,
797*4882a593Smuzhiyun 			     struct resource *res)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	res->flags = IORESOURCE_IRQ;
800*4882a593Smuzhiyun 	res->parent = NULL;
801*4882a593Smuzhiyun 	res->start = res->end = sm->irq;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
sm501_register_usbhost(struct sm501_devdata * sm,resource_size_t * mem_avail)804*4882a593Smuzhiyun static int sm501_register_usbhost(struct sm501_devdata *sm,
805*4882a593Smuzhiyun 				  resource_size_t *mem_avail)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct platform_device *pdev;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
810*4882a593Smuzhiyun 	if (!pdev)
811*4882a593Smuzhiyun 		return -ENOMEM;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
814*4882a593Smuzhiyun 	sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
815*4882a593Smuzhiyun 	sm501_create_irq(sm, &pdev->resource[2]);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return sm501_register_device(sm, pdev);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
sm501_setup_uart_data(struct sm501_devdata * sm,struct plat_serial8250_port * uart_data,unsigned int offset)820*4882a593Smuzhiyun static void sm501_setup_uart_data(struct sm501_devdata *sm,
821*4882a593Smuzhiyun 				  struct plat_serial8250_port *uart_data,
822*4882a593Smuzhiyun 				  unsigned int offset)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	uart_data->membase = sm->regs + offset;
825*4882a593Smuzhiyun 	uart_data->mapbase = sm->io_res->start + offset;
826*4882a593Smuzhiyun 	uart_data->iotype = UPIO_MEM;
827*4882a593Smuzhiyun 	uart_data->irq = sm->irq;
828*4882a593Smuzhiyun 	uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
829*4882a593Smuzhiyun 	uart_data->regshift = 2;
830*4882a593Smuzhiyun 	uart_data->uartclk = (9600 * 16);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
sm501_register_uart(struct sm501_devdata * sm,int devices)833*4882a593Smuzhiyun static int sm501_register_uart(struct sm501_devdata *sm, int devices)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct platform_device *pdev;
836*4882a593Smuzhiyun 	struct plat_serial8250_port *uart_data;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	pdev = sm501_create_subdev(sm, "serial8250", 0,
839*4882a593Smuzhiyun 				   sizeof(struct plat_serial8250_port) * 3);
840*4882a593Smuzhiyun 	if (!pdev)
841*4882a593Smuzhiyun 		return -ENOMEM;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	uart_data = dev_get_platdata(&pdev->dev);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (devices & SM501_USE_UART0) {
846*4882a593Smuzhiyun 		sm501_setup_uart_data(sm, uart_data++, 0x30000);
847*4882a593Smuzhiyun 		sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
848*4882a593Smuzhiyun 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
849*4882a593Smuzhiyun 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 	if (devices & SM501_USE_UART1) {
852*4882a593Smuzhiyun 		sm501_setup_uart_data(sm, uart_data++, 0x30020);
853*4882a593Smuzhiyun 		sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
854*4882a593Smuzhiyun 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
855*4882a593Smuzhiyun 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
856*4882a593Smuzhiyun 	}
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	pdev->id = PLAT8250_DEV_SM501;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return sm501_register_device(sm, pdev);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
sm501_register_display(struct sm501_devdata * sm,resource_size_t * mem_avail)863*4882a593Smuzhiyun static int sm501_register_display(struct sm501_devdata *sm,
864*4882a593Smuzhiyun 				  resource_size_t *mem_avail)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct platform_device *pdev;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
869*4882a593Smuzhiyun 	if (!pdev)
870*4882a593Smuzhiyun 		return -ENOMEM;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
873*4882a593Smuzhiyun 	sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
874*4882a593Smuzhiyun 	sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
875*4882a593Smuzhiyun 	sm501_create_irq(sm, &pdev->resource[3]);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return sm501_register_device(sm, pdev);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #ifdef CONFIG_MFD_SM501_GPIO
881*4882a593Smuzhiyun 
sm501_gpio_to_dev(struct sm501_gpio * gpio)882*4882a593Smuzhiyun static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	return container_of(gpio, struct sm501_devdata, gpio);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
sm501_gpio_get(struct gpio_chip * chip,unsigned offset)887*4882a593Smuzhiyun static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
891*4882a593Smuzhiyun 	unsigned long result;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
894*4882a593Smuzhiyun 	result >>= offset;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return result & 1UL;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
sm501_gpio_ensure_gpio(struct sm501_gpio_chip * smchip,unsigned long bit)899*4882a593Smuzhiyun static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
900*4882a593Smuzhiyun 				   unsigned long bit)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	unsigned long ctrl;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* check and modify if this pin is not set as gpio. */
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (smc501_readl(smchip->control) & bit) {
907*4882a593Smuzhiyun 		dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
908*4882a593Smuzhiyun 			 "changing mode of gpio, bit %08lx\n", bit);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 		ctrl = smc501_readl(smchip->control);
911*4882a593Smuzhiyun 		ctrl &= ~bit;
912*4882a593Smuzhiyun 		smc501_writel(ctrl, smchip->control);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 		sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
sm501_gpio_set(struct gpio_chip * chip,unsigned offset,int value)918*4882a593Smuzhiyun static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
922*4882a593Smuzhiyun 	struct sm501_gpio *smgpio = smchip->ourgpio;
923*4882a593Smuzhiyun 	unsigned long bit = 1 << offset;
924*4882a593Smuzhiyun 	void __iomem *regs = smchip->regbase;
925*4882a593Smuzhiyun 	unsigned long save;
926*4882a593Smuzhiyun 	unsigned long val;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
929*4882a593Smuzhiyun 		__func__, chip, offset);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	spin_lock_irqsave(&smgpio->lock, save);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
934*4882a593Smuzhiyun 	if (value)
935*4882a593Smuzhiyun 		val |= bit;
936*4882a593Smuzhiyun 	smc501_writel(val, regs);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
939*4882a593Smuzhiyun 	sm501_gpio_ensure_gpio(smchip, bit);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	spin_unlock_irqrestore(&smgpio->lock, save);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
sm501_gpio_input(struct gpio_chip * chip,unsigned offset)944*4882a593Smuzhiyun static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
947*4882a593Smuzhiyun 	struct sm501_gpio *smgpio = smchip->ourgpio;
948*4882a593Smuzhiyun 	void __iomem *regs = smchip->regbase;
949*4882a593Smuzhiyun 	unsigned long bit = 1 << offset;
950*4882a593Smuzhiyun 	unsigned long save;
951*4882a593Smuzhiyun 	unsigned long ddr;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
954*4882a593Smuzhiyun 		__func__, chip, offset);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	spin_lock_irqsave(&smgpio->lock, save);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
959*4882a593Smuzhiyun 	smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
962*4882a593Smuzhiyun 	sm501_gpio_ensure_gpio(smchip, bit);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	spin_unlock_irqrestore(&smgpio->lock, save);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	return 0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
sm501_gpio_output(struct gpio_chip * chip,unsigned offset,int value)969*4882a593Smuzhiyun static int sm501_gpio_output(struct gpio_chip *chip,
970*4882a593Smuzhiyun 			     unsigned offset, int value)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
973*4882a593Smuzhiyun 	struct sm501_gpio *smgpio = smchip->ourgpio;
974*4882a593Smuzhiyun 	unsigned long bit = 1 << offset;
975*4882a593Smuzhiyun 	void __iomem *regs = smchip->regbase;
976*4882a593Smuzhiyun 	unsigned long save;
977*4882a593Smuzhiyun 	unsigned long val;
978*4882a593Smuzhiyun 	unsigned long ddr;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
981*4882a593Smuzhiyun 		__func__, chip, offset, value);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	spin_lock_irqsave(&smgpio->lock, save);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
986*4882a593Smuzhiyun 	if (value)
987*4882a593Smuzhiyun 		val |= bit;
988*4882a593Smuzhiyun 	else
989*4882a593Smuzhiyun 		val &= ~bit;
990*4882a593Smuzhiyun 	smc501_writel(val, regs);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
993*4882a593Smuzhiyun 	smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
996*4882a593Smuzhiyun 	smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
999*4882a593Smuzhiyun 	spin_unlock_irqrestore(&smgpio->lock, save);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static const struct gpio_chip gpio_chip_template = {
1005*4882a593Smuzhiyun 	.ngpio			= 32,
1006*4882a593Smuzhiyun 	.direction_input	= sm501_gpio_input,
1007*4882a593Smuzhiyun 	.direction_output	= sm501_gpio_output,
1008*4882a593Smuzhiyun 	.set			= sm501_gpio_set,
1009*4882a593Smuzhiyun 	.get			= sm501_gpio_get,
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun 
sm501_gpio_register_chip(struct sm501_devdata * sm,struct sm501_gpio * gpio,struct sm501_gpio_chip * chip)1012*4882a593Smuzhiyun static int sm501_gpio_register_chip(struct sm501_devdata *sm,
1013*4882a593Smuzhiyun 					      struct sm501_gpio *gpio,
1014*4882a593Smuzhiyun 					      struct sm501_gpio_chip *chip)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	struct sm501_platdata *pdata = sm->platdata;
1017*4882a593Smuzhiyun 	struct gpio_chip *gchip = &chip->gpio;
1018*4882a593Smuzhiyun 	int base = pdata->gpio_base;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	chip->gpio = gpio_chip_template;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	if (chip == &gpio->high) {
1023*4882a593Smuzhiyun 		if (base > 0)
1024*4882a593Smuzhiyun 			base += 32;
1025*4882a593Smuzhiyun 		chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
1026*4882a593Smuzhiyun 		chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
1027*4882a593Smuzhiyun 		gchip->label  = "SM501-HIGH";
1028*4882a593Smuzhiyun 	} else {
1029*4882a593Smuzhiyun 		chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
1030*4882a593Smuzhiyun 		chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
1031*4882a593Smuzhiyun 		gchip->label  = "SM501-LOW";
1032*4882a593Smuzhiyun 	}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	gchip->base   = base;
1035*4882a593Smuzhiyun 	chip->ourgpio = gpio;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	return gpiochip_add_data(gchip, chip);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun 
sm501_register_gpio(struct sm501_devdata * sm)1040*4882a593Smuzhiyun static int sm501_register_gpio(struct sm501_devdata *sm)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct sm501_gpio *gpio = &sm->gpio;
1043*4882a593Smuzhiyun 	resource_size_t iobase = sm->io_res->start + SM501_GPIO;
1044*4882a593Smuzhiyun 	int ret;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	dev_dbg(sm->dev, "registering gpio block %08llx\n",
1047*4882a593Smuzhiyun 		(unsigned long long)iobase);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	spin_lock_init(&gpio->lock);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
1052*4882a593Smuzhiyun 	if (!gpio->regs_res) {
1053*4882a593Smuzhiyun 		dev_err(sm->dev, "gpio: failed to request region\n");
1054*4882a593Smuzhiyun 		return -ENXIO;
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	gpio->regs = ioremap(iobase, 0x20);
1058*4882a593Smuzhiyun 	if (!gpio->regs) {
1059*4882a593Smuzhiyun 		dev_err(sm->dev, "gpio: failed to remap registers\n");
1060*4882a593Smuzhiyun 		ret = -ENXIO;
1061*4882a593Smuzhiyun 		goto err_claimed;
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* Register both our chips. */
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
1067*4882a593Smuzhiyun 	if (ret) {
1068*4882a593Smuzhiyun 		dev_err(sm->dev, "failed to add low chip\n");
1069*4882a593Smuzhiyun 		goto err_mapped;
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
1073*4882a593Smuzhiyun 	if (ret) {
1074*4882a593Smuzhiyun 		dev_err(sm->dev, "failed to add high chip\n");
1075*4882a593Smuzhiyun 		goto err_low_chip;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	gpio->registered = 1;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	return 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun  err_low_chip:
1083*4882a593Smuzhiyun 	gpiochip_remove(&gpio->low.gpio);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun  err_mapped:
1086*4882a593Smuzhiyun 	iounmap(gpio->regs);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun  err_claimed:
1089*4882a593Smuzhiyun 	release_mem_region(iobase, 0x20);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	return ret;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
sm501_gpio_remove(struct sm501_devdata * sm)1094*4882a593Smuzhiyun static void sm501_gpio_remove(struct sm501_devdata *sm)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun 	struct sm501_gpio *gpio = &sm->gpio;
1097*4882a593Smuzhiyun 	resource_size_t iobase = sm->io_res->start + SM501_GPIO;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (!sm->gpio.registered)
1100*4882a593Smuzhiyun 		return;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	gpiochip_remove(&gpio->low.gpio);
1103*4882a593Smuzhiyun 	gpiochip_remove(&gpio->high.gpio);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	iounmap(gpio->regs);
1106*4882a593Smuzhiyun 	release_mem_region(iobase, 0x20);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
sm501_gpio_isregistered(struct sm501_devdata * sm)1109*4882a593Smuzhiyun static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	return sm->gpio.registered;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun #else
sm501_register_gpio(struct sm501_devdata * sm)1114*4882a593Smuzhiyun static inline int sm501_register_gpio(struct sm501_devdata *sm)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
sm501_gpio_remove(struct sm501_devdata * sm)1119*4882a593Smuzhiyun static inline void sm501_gpio_remove(struct sm501_devdata *sm)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
sm501_gpio_isregistered(struct sm501_devdata * sm)1123*4882a593Smuzhiyun static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	return 0;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun #endif
1128*4882a593Smuzhiyun 
sm501_register_gpio_i2c_instance(struct sm501_devdata * sm,struct sm501_platdata_gpio_i2c * iic)1129*4882a593Smuzhiyun static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
1130*4882a593Smuzhiyun 					    struct sm501_platdata_gpio_i2c *iic)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct i2c_gpio_platform_data *icd;
1133*4882a593Smuzhiyun 	struct platform_device *pdev;
1134*4882a593Smuzhiyun 	struct gpiod_lookup_table *lookup;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
1137*4882a593Smuzhiyun 				   sizeof(struct i2c_gpio_platform_data));
1138*4882a593Smuzhiyun 	if (!pdev)
1139*4882a593Smuzhiyun 		return -ENOMEM;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* Create a gpiod lookup using gpiochip-local offsets */
1142*4882a593Smuzhiyun 	lookup = devm_kzalloc(&pdev->dev, struct_size(lookup, table, 3),
1143*4882a593Smuzhiyun 			      GFP_KERNEL);
1144*4882a593Smuzhiyun 	if (!lookup)
1145*4882a593Smuzhiyun 		return -ENOMEM;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	lookup->dev_id = "i2c-gpio";
1148*4882a593Smuzhiyun 	lookup->table[0] = (struct gpiod_lookup)
1149*4882a593Smuzhiyun 		GPIO_LOOKUP_IDX(iic->pin_sda < 32 ? "SM501-LOW" : "SM501-HIGH",
1150*4882a593Smuzhiyun 				iic->pin_sda % 32, NULL, 0,
1151*4882a593Smuzhiyun 				GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN);
1152*4882a593Smuzhiyun 	lookup->table[1] = (struct gpiod_lookup)
1153*4882a593Smuzhiyun 		GPIO_LOOKUP_IDX(iic->pin_scl < 32 ? "SM501-LOW" : "SM501-HIGH",
1154*4882a593Smuzhiyun 				iic->pin_scl % 32, NULL, 1,
1155*4882a593Smuzhiyun 				GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN);
1156*4882a593Smuzhiyun 	gpiod_add_lookup_table(lookup);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	icd = dev_get_platdata(&pdev->dev);
1159*4882a593Smuzhiyun 	icd->timeout = iic->timeout;
1160*4882a593Smuzhiyun 	icd->udelay = iic->udelay;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* note, we can't use either of the pin numbers, as the i2c-gpio
1163*4882a593Smuzhiyun 	 * driver uses the platform.id field to generate the bus number
1164*4882a593Smuzhiyun 	 * to register with the i2c core; The i2c core doesn't have enough
1165*4882a593Smuzhiyun 	 * entries to deal with anything we currently use.
1166*4882a593Smuzhiyun 	*/
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	pdev->id = iic->bus_num;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
1171*4882a593Smuzhiyun 		 iic->bus_num,
1172*4882a593Smuzhiyun 		 iic->pin_sda, iic->pin_scl);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return sm501_register_device(sm, pdev);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
sm501_register_gpio_i2c(struct sm501_devdata * sm,struct sm501_platdata * pdata)1177*4882a593Smuzhiyun static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
1178*4882a593Smuzhiyun 				   struct sm501_platdata *pdata)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
1181*4882a593Smuzhiyun 	int index;
1182*4882a593Smuzhiyun 	int ret;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
1185*4882a593Smuzhiyun 		ret = sm501_register_gpio_i2c_instance(sm, iic);
1186*4882a593Smuzhiyun 		if (ret < 0)
1187*4882a593Smuzhiyun 			return ret;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	return 0;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun /* sm501_dbg_regs
1194*4882a593Smuzhiyun  *
1195*4882a593Smuzhiyun  * Debug attribute to attach to parent device to show core registers
1196*4882a593Smuzhiyun */
1197*4882a593Smuzhiyun 
sm501_dbg_regs(struct device * dev,struct device_attribute * attr,char * buff)1198*4882a593Smuzhiyun static ssize_t sm501_dbg_regs(struct device *dev,
1199*4882a593Smuzhiyun 			      struct device_attribute *attr, char *buff)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct sm501_devdata *sm = dev_get_drvdata(dev)	;
1202*4882a593Smuzhiyun 	unsigned int reg;
1203*4882a593Smuzhiyun 	char *ptr = buff;
1204*4882a593Smuzhiyun 	int ret;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	for (reg = 0x00; reg < 0x70; reg += 4) {
1207*4882a593Smuzhiyun 		ret = sprintf(ptr, "%08x = %08x\n",
1208*4882a593Smuzhiyun 			      reg, smc501_readl(sm->regs + reg));
1209*4882a593Smuzhiyun 		ptr += ret;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return ptr - buff;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun /* sm501_init_reg
1219*4882a593Smuzhiyun  *
1220*4882a593Smuzhiyun  * Helper function for the init code to setup a register
1221*4882a593Smuzhiyun  *
1222*4882a593Smuzhiyun  * clear the bits which are set in r->mask, and then set
1223*4882a593Smuzhiyun  * the bits set in r->set.
1224*4882a593Smuzhiyun */
1225*4882a593Smuzhiyun 
sm501_init_reg(struct sm501_devdata * sm,unsigned long reg,struct sm501_reg_init * r)1226*4882a593Smuzhiyun static inline void sm501_init_reg(struct sm501_devdata *sm,
1227*4882a593Smuzhiyun 				  unsigned long reg,
1228*4882a593Smuzhiyun 				  struct sm501_reg_init *r)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	unsigned long tmp;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	tmp = smc501_readl(sm->regs + reg);
1233*4882a593Smuzhiyun 	tmp &= ~r->mask;
1234*4882a593Smuzhiyun 	tmp |= r->set;
1235*4882a593Smuzhiyun 	smc501_writel(tmp, sm->regs + reg);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun /* sm501_init_regs
1239*4882a593Smuzhiyun  *
1240*4882a593Smuzhiyun  * Setup core register values
1241*4882a593Smuzhiyun */
1242*4882a593Smuzhiyun 
sm501_init_regs(struct sm501_devdata * sm,struct sm501_initdata * init)1243*4882a593Smuzhiyun static void sm501_init_regs(struct sm501_devdata *sm,
1244*4882a593Smuzhiyun 			    struct sm501_initdata *init)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	sm501_misc_control(sm->dev,
1247*4882a593Smuzhiyun 			   init->misc_control.set,
1248*4882a593Smuzhiyun 			   init->misc_control.mask);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
1251*4882a593Smuzhiyun 	sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
1252*4882a593Smuzhiyun 	sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (init->m1xclk) {
1255*4882a593Smuzhiyun 		dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
1256*4882a593Smuzhiyun 		sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if (init->mclk) {
1260*4882a593Smuzhiyun 		dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
1261*4882a593Smuzhiyun 		sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
1262*4882a593Smuzhiyun 	}
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun /* Check the PLL sources for the M1CLK and M1XCLK
1267*4882a593Smuzhiyun  *
1268*4882a593Smuzhiyun  * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
1269*4882a593Smuzhiyun  * there is a risk (see errata AB-5) that the SM501 will cease proper
1270*4882a593Smuzhiyun  * function. If this happens, then it is likely the SM501 will
1271*4882a593Smuzhiyun  * hang the system.
1272*4882a593Smuzhiyun */
1273*4882a593Smuzhiyun 
sm501_check_clocks(struct sm501_devdata * sm)1274*4882a593Smuzhiyun static int sm501_check_clocks(struct sm501_devdata *sm)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
1277*4882a593Smuzhiyun 	unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
1278*4882a593Smuzhiyun 	unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun static unsigned int sm501_mem_local[] = {
1284*4882a593Smuzhiyun 	[0]	= 4*1024*1024,
1285*4882a593Smuzhiyun 	[1]	= 8*1024*1024,
1286*4882a593Smuzhiyun 	[2]	= 16*1024*1024,
1287*4882a593Smuzhiyun 	[3]	= 32*1024*1024,
1288*4882a593Smuzhiyun 	[4]	= 64*1024*1024,
1289*4882a593Smuzhiyun 	[5]	= 2*1024*1024,
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun /* sm501_init_dev
1293*4882a593Smuzhiyun  *
1294*4882a593Smuzhiyun  * Common init code for an SM501
1295*4882a593Smuzhiyun */
1296*4882a593Smuzhiyun 
sm501_init_dev(struct sm501_devdata * sm)1297*4882a593Smuzhiyun static int sm501_init_dev(struct sm501_devdata *sm)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	struct sm501_initdata *idata;
1300*4882a593Smuzhiyun 	struct sm501_platdata *pdata;
1301*4882a593Smuzhiyun 	resource_size_t mem_avail;
1302*4882a593Smuzhiyun 	unsigned long dramctrl;
1303*4882a593Smuzhiyun 	unsigned long devid;
1304*4882a593Smuzhiyun 	int ret;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	mutex_init(&sm->clock_lock);
1307*4882a593Smuzhiyun 	spin_lock_init(&sm->reg_lock);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	INIT_LIST_HEAD(&sm->devices);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	devid = smc501_readl(sm->regs + SM501_DEVICEID);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
1314*4882a593Smuzhiyun 		dev_err(sm->dev, "incorrect device id %08lx\n", devid);
1315*4882a593Smuzhiyun 		return -EINVAL;
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	/* disable irqs */
1319*4882a593Smuzhiyun 	smc501_writel(0, sm->regs + SM501_IRQ_MASK);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
1322*4882a593Smuzhiyun 	mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
1325*4882a593Smuzhiyun 		 sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	sm->rev = devid & SM501_DEVICEID_REVMASK;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	sm501_dump_gate(sm);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
1332*4882a593Smuzhiyun 	if (ret)
1333*4882a593Smuzhiyun 		dev_err(sm->dev, "failed to create debug regs file\n");
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	sm501_dump_clk(sm);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* check to see if we have some device initialisation */
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	pdata = sm->platdata;
1340*4882a593Smuzhiyun 	idata = pdata ? pdata->init : NULL;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	if (idata) {
1343*4882a593Smuzhiyun 		sm501_init_regs(sm, idata);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 		if (idata->devices & SM501_USE_USB_HOST)
1346*4882a593Smuzhiyun 			sm501_register_usbhost(sm, &mem_avail);
1347*4882a593Smuzhiyun 		if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
1348*4882a593Smuzhiyun 			sm501_register_uart(sm, idata->devices);
1349*4882a593Smuzhiyun 		if (idata->devices & SM501_USE_GPIO)
1350*4882a593Smuzhiyun 			sm501_register_gpio(sm);
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
1354*4882a593Smuzhiyun 		if (!sm501_gpio_isregistered(sm))
1355*4882a593Smuzhiyun 			dev_err(sm->dev, "no gpio available for i2c gpio.\n");
1356*4882a593Smuzhiyun 		else
1357*4882a593Smuzhiyun 			sm501_register_gpio_i2c(sm, pdata);
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	ret = sm501_check_clocks(sm);
1361*4882a593Smuzhiyun 	if (ret) {
1362*4882a593Smuzhiyun 		dev_err(sm->dev, "M1X and M clocks sourced from different "
1363*4882a593Smuzhiyun 					"PLLs\n");
1364*4882a593Smuzhiyun 		return -EINVAL;
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	/* always create a framebuffer */
1368*4882a593Smuzhiyun 	sm501_register_display(sm, &mem_avail);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	return 0;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
sm501_plat_probe(struct platform_device * dev)1373*4882a593Smuzhiyun static int sm501_plat_probe(struct platform_device *dev)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	struct sm501_devdata *sm;
1376*4882a593Smuzhiyun 	int ret;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	sm = kzalloc(sizeof(*sm), GFP_KERNEL);
1379*4882a593Smuzhiyun 	if (!sm) {
1380*4882a593Smuzhiyun 		ret = -ENOMEM;
1381*4882a593Smuzhiyun 		goto err1;
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	sm->dev = &dev->dev;
1385*4882a593Smuzhiyun 	sm->pdev_id = dev->id;
1386*4882a593Smuzhiyun 	sm->platdata = dev_get_platdata(&dev->dev);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	ret = platform_get_irq(dev, 0);
1389*4882a593Smuzhiyun 	if (ret < 0)
1390*4882a593Smuzhiyun 		goto err_res;
1391*4882a593Smuzhiyun 	sm->irq = ret;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
1394*4882a593Smuzhiyun 	sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
1395*4882a593Smuzhiyun 	if (!sm->io_res || !sm->mem_res) {
1396*4882a593Smuzhiyun 		dev_err(&dev->dev, "failed to get IO resource\n");
1397*4882a593Smuzhiyun 		ret = -ENOENT;
1398*4882a593Smuzhiyun 		goto err_res;
1399*4882a593Smuzhiyun 	}
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	sm->regs_claim = request_mem_region(sm->io_res->start,
1402*4882a593Smuzhiyun 					    0x100, "sm501");
1403*4882a593Smuzhiyun 	if (!sm->regs_claim) {
1404*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot claim registers\n");
1405*4882a593Smuzhiyun 		ret = -EBUSY;
1406*4882a593Smuzhiyun 		goto err_res;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	platform_set_drvdata(dev, sm);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
1412*4882a593Smuzhiyun 	if (!sm->regs) {
1413*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot remap registers\n");
1414*4882a593Smuzhiyun 		ret = -EIO;
1415*4882a593Smuzhiyun 		goto err_claim;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	ret = sm501_init_dev(sm);
1419*4882a593Smuzhiyun 	if (ret)
1420*4882a593Smuzhiyun 		goto err_unmap;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	return 0;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun  err_unmap:
1425*4882a593Smuzhiyun 	iounmap(sm->regs);
1426*4882a593Smuzhiyun  err_claim:
1427*4882a593Smuzhiyun 	release_mem_region(sm->io_res->start, 0x100);
1428*4882a593Smuzhiyun  err_res:
1429*4882a593Smuzhiyun 	kfree(sm);
1430*4882a593Smuzhiyun  err1:
1431*4882a593Smuzhiyun 	return ret;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun #ifdef CONFIG_PM
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun /* power management support */
1438*4882a593Smuzhiyun 
sm501_set_power(struct sm501_devdata * sm,int on)1439*4882a593Smuzhiyun static void sm501_set_power(struct sm501_devdata *sm, int on)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	struct sm501_platdata *pd = sm->platdata;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (!pd)
1444*4882a593Smuzhiyun 		return;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	if (pd->get_power) {
1447*4882a593Smuzhiyun 		if (pd->get_power(sm->dev) == on) {
1448*4882a593Smuzhiyun 			dev_dbg(sm->dev, "is already %d\n", on);
1449*4882a593Smuzhiyun 			return;
1450*4882a593Smuzhiyun 		}
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	if (pd->set_power) {
1454*4882a593Smuzhiyun 		dev_dbg(sm->dev, "setting power to %d\n", on);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		pd->set_power(sm->dev, on);
1457*4882a593Smuzhiyun 		sm501_mdelay(sm, 10);
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun 
sm501_plat_suspend(struct platform_device * pdev,pm_message_t state)1461*4882a593Smuzhiyun static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	sm->in_suspend = 1;
1466*4882a593Smuzhiyun 	sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	sm501_dump_regs(sm);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	if (sm->platdata) {
1471*4882a593Smuzhiyun 		if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
1472*4882a593Smuzhiyun 			sm501_set_power(sm, 0);
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	return 0;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun 
sm501_plat_resume(struct platform_device * pdev)1478*4882a593Smuzhiyun static int sm501_plat_resume(struct platform_device *pdev)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	sm501_set_power(sm, 1);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	sm501_dump_regs(sm);
1485*4882a593Smuzhiyun 	sm501_dump_gate(sm);
1486*4882a593Smuzhiyun 	sm501_dump_clk(sm);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	/* check to see if we are in the same state as when suspended */
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
1491*4882a593Smuzhiyun 		dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
1492*4882a593Smuzhiyun 		smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 		/* our suspend causes the controller state to change,
1495*4882a593Smuzhiyun 		 * either by something attempting setup, power loss,
1496*4882a593Smuzhiyun 		 * or an external reset event on power change */
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 		if (sm->platdata && sm->platdata->init) {
1499*4882a593Smuzhiyun 			sm501_init_regs(sm, sm->platdata->init);
1500*4882a593Smuzhiyun 		}
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	/* dump our state from resume */
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	sm501_dump_regs(sm);
1506*4882a593Smuzhiyun 	sm501_dump_clk(sm);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	sm->in_suspend = 0;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	return 0;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun #else
1513*4882a593Smuzhiyun #define sm501_plat_suspend NULL
1514*4882a593Smuzhiyun #define sm501_plat_resume NULL
1515*4882a593Smuzhiyun #endif
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun /* Initialisation data for PCI devices */
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun static struct sm501_initdata sm501_pci_initdata = {
1520*4882a593Smuzhiyun 	.gpio_high	= {
1521*4882a593Smuzhiyun 		.set	= 0x3F000000,		/* 24bit panel */
1522*4882a593Smuzhiyun 		.mask	= 0x0,
1523*4882a593Smuzhiyun 	},
1524*4882a593Smuzhiyun 	.misc_timing	= {
1525*4882a593Smuzhiyun 		.set	= 0x010100,		/* SDRAM timing */
1526*4882a593Smuzhiyun 		.mask	= 0x1F1F00,
1527*4882a593Smuzhiyun 	},
1528*4882a593Smuzhiyun 	.misc_control	= {
1529*4882a593Smuzhiyun 		.set	= SM501_MISC_PNL_24BIT,
1530*4882a593Smuzhiyun 		.mask	= 0,
1531*4882a593Smuzhiyun 	},
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	.devices	= SM501_USE_ALL,
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	/* Errata AB-3 says that 72MHz is the fastest available
1536*4882a593Smuzhiyun 	 * for 33MHZ PCI with proper bus-mastering operation */
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	.mclk		= 72 * MHZ,
1539*4882a593Smuzhiyun 	.m1xclk		= 144 * MHZ,
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
1543*4882a593Smuzhiyun 	.flags		= (SM501FB_FLAG_USE_INIT_MODE |
1544*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWCURSOR |
1545*4882a593Smuzhiyun 			   SM501FB_FLAG_USE_HWACCEL |
1546*4882a593Smuzhiyun 			   SM501FB_FLAG_DISABLE_AT_EXIT),
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun static struct sm501_platdata_fb sm501_fb_pdata = {
1550*4882a593Smuzhiyun 	.fb_route	= SM501_FB_OWN,
1551*4882a593Smuzhiyun 	.fb_crt		= &sm501_pdata_fbsub,
1552*4882a593Smuzhiyun 	.fb_pnl		= &sm501_pdata_fbsub,
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun static struct sm501_platdata sm501_pci_platdata = {
1556*4882a593Smuzhiyun 	.init		= &sm501_pci_initdata,
1557*4882a593Smuzhiyun 	.fb		= &sm501_fb_pdata,
1558*4882a593Smuzhiyun 	.gpio_base	= -1,
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun 
sm501_pci_probe(struct pci_dev * dev,const struct pci_device_id * id)1561*4882a593Smuzhiyun static int sm501_pci_probe(struct pci_dev *dev,
1562*4882a593Smuzhiyun 				     const struct pci_device_id *id)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun 	struct sm501_devdata *sm;
1565*4882a593Smuzhiyun 	int err;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	sm = kzalloc(sizeof(*sm), GFP_KERNEL);
1568*4882a593Smuzhiyun 	if (!sm) {
1569*4882a593Smuzhiyun 		err = -ENOMEM;
1570*4882a593Smuzhiyun 		goto err1;
1571*4882a593Smuzhiyun 	}
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	/* set a default set of platform data */
1574*4882a593Smuzhiyun 	dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	/* set a hopefully unique id for our child platform devices */
1577*4882a593Smuzhiyun 	sm->pdev_id = 32 + dev->devfn;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	pci_set_drvdata(dev, sm);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	err = pci_enable_device(dev);
1582*4882a593Smuzhiyun 	if (err) {
1583*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot enable device\n");
1584*4882a593Smuzhiyun 		goto err2;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	sm->dev = &dev->dev;
1588*4882a593Smuzhiyun 	sm->irq = dev->irq;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1591*4882a593Smuzhiyun 	/* if the system is big-endian, we most probably have a
1592*4882a593Smuzhiyun 	 * translation in the IO layer making the PCI bus little endian
1593*4882a593Smuzhiyun 	 * so make the framebuffer swapped pixels */
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
1596*4882a593Smuzhiyun #endif
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	/* check our resources */
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
1601*4882a593Smuzhiyun 		dev_err(&dev->dev, "region #0 is not memory?\n");
1602*4882a593Smuzhiyun 		err = -EINVAL;
1603*4882a593Smuzhiyun 		goto err3;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
1607*4882a593Smuzhiyun 		dev_err(&dev->dev, "region #1 is not memory?\n");
1608*4882a593Smuzhiyun 		err = -EINVAL;
1609*4882a593Smuzhiyun 		goto err3;
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	/* make our resources ready for sharing */
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	sm->io_res = &dev->resource[1];
1615*4882a593Smuzhiyun 	sm->mem_res = &dev->resource[0];
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	sm->regs_claim = request_mem_region(sm->io_res->start,
1618*4882a593Smuzhiyun 					    0x100, "sm501");
1619*4882a593Smuzhiyun 	if (!sm->regs_claim) {
1620*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot claim registers\n");
1621*4882a593Smuzhiyun 		err= -EBUSY;
1622*4882a593Smuzhiyun 		goto err3;
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	sm->regs = pci_ioremap_bar(dev, 1);
1626*4882a593Smuzhiyun 	if (!sm->regs) {
1627*4882a593Smuzhiyun 		dev_err(&dev->dev, "cannot remap registers\n");
1628*4882a593Smuzhiyun 		err = -EIO;
1629*4882a593Smuzhiyun 		goto err4;
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	sm501_init_dev(sm);
1633*4882a593Smuzhiyun 	return 0;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun  err4:
1636*4882a593Smuzhiyun 	release_mem_region(sm->io_res->start, 0x100);
1637*4882a593Smuzhiyun  err3:
1638*4882a593Smuzhiyun 	pci_disable_device(dev);
1639*4882a593Smuzhiyun  err2:
1640*4882a593Smuzhiyun 	kfree(sm);
1641*4882a593Smuzhiyun  err1:
1642*4882a593Smuzhiyun 	return err;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
sm501_remove_sub(struct sm501_devdata * sm,struct sm501_device * smdev)1645*4882a593Smuzhiyun static void sm501_remove_sub(struct sm501_devdata *sm,
1646*4882a593Smuzhiyun 			     struct sm501_device *smdev)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	list_del(&smdev->list);
1649*4882a593Smuzhiyun 	platform_device_unregister(&smdev->pdev);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun 
sm501_dev_remove(struct sm501_devdata * sm)1652*4882a593Smuzhiyun static void sm501_dev_remove(struct sm501_devdata *sm)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	struct sm501_device *smdev, *tmp;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
1657*4882a593Smuzhiyun 		sm501_remove_sub(sm, smdev);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	device_remove_file(sm->dev, &dev_attr_dbg_regs);
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	sm501_gpio_remove(sm);
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun 
sm501_pci_remove(struct pci_dev * dev)1664*4882a593Smuzhiyun static void sm501_pci_remove(struct pci_dev *dev)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	struct sm501_devdata *sm = pci_get_drvdata(dev);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	sm501_dev_remove(sm);
1669*4882a593Smuzhiyun 	iounmap(sm->regs);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	release_mem_region(sm->io_res->start, 0x100);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	pci_disable_device(dev);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun 
sm501_plat_remove(struct platform_device * dev)1676*4882a593Smuzhiyun static int sm501_plat_remove(struct platform_device *dev)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	struct sm501_devdata *sm = platform_get_drvdata(dev);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	sm501_dev_remove(sm);
1681*4882a593Smuzhiyun 	iounmap(sm->regs);
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	release_mem_region(sm->io_res->start, 0x100);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	return 0;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun static const struct pci_device_id sm501_pci_tbl[] = {
1689*4882a593Smuzhiyun 	{ 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1690*4882a593Smuzhiyun 	{ 0, },
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun static struct pci_driver sm501_pci_driver = {
1696*4882a593Smuzhiyun 	.name		= "sm501",
1697*4882a593Smuzhiyun 	.id_table	= sm501_pci_tbl,
1698*4882a593Smuzhiyun 	.probe		= sm501_pci_probe,
1699*4882a593Smuzhiyun 	.remove		= sm501_pci_remove,
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun MODULE_ALIAS("platform:sm501");
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun static const struct of_device_id of_sm501_match_tbl[] = {
1705*4882a593Smuzhiyun 	{ .compatible = "smi,sm501", },
1706*4882a593Smuzhiyun 	{ /* end */ }
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun static struct platform_driver sm501_plat_driver = {
1711*4882a593Smuzhiyun 	.driver		= {
1712*4882a593Smuzhiyun 		.name	= "sm501",
1713*4882a593Smuzhiyun 		.of_match_table = of_sm501_match_tbl,
1714*4882a593Smuzhiyun 	},
1715*4882a593Smuzhiyun 	.probe		= sm501_plat_probe,
1716*4882a593Smuzhiyun 	.remove		= sm501_plat_remove,
1717*4882a593Smuzhiyun 	.suspend	= sm501_plat_suspend,
1718*4882a593Smuzhiyun 	.resume		= sm501_plat_resume,
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun 
sm501_base_init(void)1721*4882a593Smuzhiyun static int __init sm501_base_init(void)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun 	int ret;
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	ret = platform_driver_register(&sm501_plat_driver);
1726*4882a593Smuzhiyun 	if (ret < 0)
1727*4882a593Smuzhiyun 		return ret;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	return pci_register_driver(&sm501_pci_driver);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun 
sm501_base_exit(void)1732*4882a593Smuzhiyun static void __exit sm501_base_exit(void)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	platform_driver_unregister(&sm501_plat_driver);
1735*4882a593Smuzhiyun 	pci_unregister_driver(&sm501_pci_driver);
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun module_init(sm501_base_init);
1739*4882a593Smuzhiyun module_exit(sm501_base_exit);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun MODULE_DESCRIPTION("SM501 Core Driver");
1742*4882a593Smuzhiyun MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
1743*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1744