1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2019 ROHM Semiconductors
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // ROHM BD71828 PMIC driver
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/gpio_keys.h>
8*4882a593Smuzhiyun #include <linux/i2c.h>
9*4882a593Smuzhiyun #include <linux/input.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/ioport.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/mfd/core.h>
14*4882a593Smuzhiyun #include <linux/mfd/rohm-bd71828.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static struct gpio_keys_button button = {
21*4882a593Smuzhiyun .code = KEY_POWER,
22*4882a593Smuzhiyun .gpio = -1,
23*4882a593Smuzhiyun .type = EV_KEY,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct gpio_keys_platform_data bd71828_powerkey_data = {
27*4882a593Smuzhiyun .buttons = &button,
28*4882a593Smuzhiyun .nbuttons = 1,
29*4882a593Smuzhiyun .name = "bd71828-pwrkey",
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct resource rtc_irqs[] = {
33*4882a593Smuzhiyun DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC0, "bd71828-rtc-alm-0"),
34*4882a593Smuzhiyun DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC1, "bd71828-rtc-alm-1"),
35*4882a593Smuzhiyun DEFINE_RES_IRQ_NAMED(BD71828_INT_RTC2, "bd71828-rtc-alm-2"),
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct mfd_cell bd71828_mfd_cells[] = {
39*4882a593Smuzhiyun { .name = "bd71828-pmic", },
40*4882a593Smuzhiyun { .name = "bd71828-gpio", },
41*4882a593Smuzhiyun { .name = "bd71828-led", .of_compatible = "rohm,bd71828-leds" },
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * We use BD71837 driver to drive the clock block. Only differences to
44*4882a593Smuzhiyun * BD70528 clock gate are the register address and mask.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun { .name = "bd71828-clk", },
47*4882a593Smuzhiyun { .name = "bd71827-power", },
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun .name = "bd71828-rtc",
50*4882a593Smuzhiyun .resources = rtc_irqs,
51*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(rtc_irqs),
52*4882a593Smuzhiyun }, {
53*4882a593Smuzhiyun .name = "gpio-keys",
54*4882a593Smuzhiyun .platform_data = &bd71828_powerkey_data,
55*4882a593Smuzhiyun .pdata_size = sizeof(bd71828_powerkey_data),
56*4882a593Smuzhiyun },
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct regmap_range volatile_ranges[] = {
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun .range_min = BD71828_REG_PS_CTRL_1,
62*4882a593Smuzhiyun .range_max = BD71828_REG_PS_CTRL_1,
63*4882a593Smuzhiyun }, {
64*4882a593Smuzhiyun .range_min = BD71828_REG_PS_CTRL_3,
65*4882a593Smuzhiyun .range_max = BD71828_REG_PS_CTRL_3,
66*4882a593Smuzhiyun }, {
67*4882a593Smuzhiyun .range_min = BD71828_REG_RTC_SEC,
68*4882a593Smuzhiyun .range_max = BD71828_REG_RTC_YEAR,
69*4882a593Smuzhiyun }, {
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * For now make all charger registers volatile because many
72*4882a593Smuzhiyun * needs to be and because the charger block is not that
73*4882a593Smuzhiyun * performance critical.
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun .range_min = BD71828_REG_CHG_STATE,
76*4882a593Smuzhiyun .range_max = BD71828_REG_CHG_FULL,
77*4882a593Smuzhiyun }, {
78*4882a593Smuzhiyun .range_min = BD71828_REG_INT_MAIN,
79*4882a593Smuzhiyun .range_max = BD71828_REG_IO_STAT,
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct regmap_access_table volatile_regs = {
84*4882a593Smuzhiyun .yes_ranges = &volatile_ranges[0],
85*4882a593Smuzhiyun .n_yes_ranges = ARRAY_SIZE(volatile_ranges),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct regmap_config bd71828_regmap = {
89*4882a593Smuzhiyun .reg_bits = 8,
90*4882a593Smuzhiyun .val_bits = 8,
91*4882a593Smuzhiyun .volatile_table = &volatile_regs,
92*4882a593Smuzhiyun .max_register = BD71828_MAX_REGISTER,
93*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Mapping of main IRQ register bits to sub-IRQ register offsets so that we can
98*4882a593Smuzhiyun * access corect sub-IRQ registers based on bits that are set in main IRQ
99*4882a593Smuzhiyun * register.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static unsigned int bit0_offsets[] = {11}; /* RTC IRQ */
103*4882a593Smuzhiyun static unsigned int bit1_offsets[] = {10}; /* TEMP IRQ */
104*4882a593Smuzhiyun static unsigned int bit2_offsets[] = {6, 7, 8, 9}; /* BAT MON IRQ */
105*4882a593Smuzhiyun static unsigned int bit3_offsets[] = {5}; /* BAT IRQ */
106*4882a593Smuzhiyun static unsigned int bit4_offsets[] = {4}; /* CHG IRQ */
107*4882a593Smuzhiyun static unsigned int bit5_offsets[] = {3}; /* VSYS IRQ */
108*4882a593Smuzhiyun static unsigned int bit6_offsets[] = {1, 2}; /* DCIN IRQ */
109*4882a593Smuzhiyun static unsigned int bit7_offsets[] = {0}; /* BUCK IRQ */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct regmap_irq_sub_irq_map bd71828_sub_irq_offsets[] = {
112*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit0_offsets),
113*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit1_offsets),
114*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit2_offsets),
115*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit3_offsets),
116*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit4_offsets),
117*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit5_offsets),
118*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit6_offsets),
119*4882a593Smuzhiyun REGMAP_IRQ_MAIN_REG_OFFSET(bit7_offsets),
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static struct regmap_irq bd71828_irqs[] = {
123*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK1_OCP, 0, BD71828_INT_BUCK1_OCP_MASK),
124*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK2_OCP, 0, BD71828_INT_BUCK2_OCP_MASK),
125*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK3_OCP, 0, BD71828_INT_BUCK3_OCP_MASK),
126*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK4_OCP, 0, BD71828_INT_BUCK4_OCP_MASK),
127*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK5_OCP, 0, BD71828_INT_BUCK5_OCP_MASK),
128*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK6_OCP, 0, BD71828_INT_BUCK6_OCP_MASK),
129*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BUCK7_OCP, 0, BD71828_INT_BUCK7_OCP_MASK),
130*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_PGFAULT, 0, BD71828_INT_PGFAULT_MASK),
131*4882a593Smuzhiyun /* DCIN1 interrupts */
132*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_DCIN_DET, 1, BD71828_INT_DCIN_DET_MASK),
133*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_DCIN_RMV, 1, BD71828_INT_DCIN_RMV_MASK),
134*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CLPS_OUT, 1, BD71828_INT_CLPS_OUT_MASK),
135*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CLPS_IN, 1, BD71828_INT_CLPS_IN_MASK),
136*4882a593Smuzhiyun /* DCIN2 interrupts */
137*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_DCIN_MON_RES, 2,
138*4882a593Smuzhiyun BD71828_INT_DCIN_MON_RES_MASK),
139*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_DCIN_MON_DET, 2,
140*4882a593Smuzhiyun BD71828_INT_DCIN_MON_DET_MASK),
141*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_LONGPUSH, 2, BD71828_INT_LONGPUSH_MASK),
142*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_MIDPUSH, 2, BD71828_INT_MIDPUSH_MASK),
143*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_SHORTPUSH, 2, BD71828_INT_SHORTPUSH_MASK),
144*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_PUSH, 2, BD71828_INT_PUSH_MASK),
145*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_WDOG, 2, BD71828_INT_WDOG_MASK),
146*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_SWRESET, 2, BD71828_INT_SWRESET_MASK),
147*4882a593Smuzhiyun /* Vsys */
148*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_UV_RES, 3,
149*4882a593Smuzhiyun BD71828_INT_VSYS_UV_RES_MASK),
150*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_UV_DET, 3,
151*4882a593Smuzhiyun BD71828_INT_VSYS_UV_DET_MASK),
152*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_LOW_RES, 3,
153*4882a593Smuzhiyun BD71828_INT_VSYS_LOW_RES_MASK),
154*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_LOW_DET, 3,
155*4882a593Smuzhiyun BD71828_INT_VSYS_LOW_DET_MASK),
156*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_HALL_IN, 3,
157*4882a593Smuzhiyun BD71828_INT_VSYS_HALL_IN_MASK),
158*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_HALL_TOGGLE, 3,
159*4882a593Smuzhiyun BD71828_INT_VSYS_HALL_TOGGLE_MASK),
160*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_MON_RES, 3,
161*4882a593Smuzhiyun BD71828_INT_VSYS_MON_RES_MASK),
162*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_VSYS_MON_DET, 3,
163*4882a593Smuzhiyun BD71828_INT_VSYS_MON_DET_MASK),
164*4882a593Smuzhiyun /* Charger */
165*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_DCIN_ILIM, 4,
166*4882a593Smuzhiyun BD71828_INT_CHG_DCIN_ILIM_MASK),
167*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_TOPOFF_TO_DONE, 4,
168*4882a593Smuzhiyun BD71828_INT_CHG_TOPOFF_TO_DONE_MASK),
169*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_WDG_TEMP, 4,
170*4882a593Smuzhiyun BD71828_INT_CHG_WDG_TEMP_MASK),
171*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_WDG_TIME, 4,
172*4882a593Smuzhiyun BD71828_INT_CHG_WDG_TIME_MASK),
173*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_RECHARGE_RES, 4,
174*4882a593Smuzhiyun BD71828_INT_CHG_RECHARGE_RES_MASK),
175*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_RECHARGE_DET, 4,
176*4882a593Smuzhiyun BD71828_INT_CHG_RECHARGE_DET_MASK),
177*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_RANGED_TEMP_TRANSITION, 4,
178*4882a593Smuzhiyun BD71828_INT_CHG_RANGED_TEMP_TRANSITION_MASK),
179*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_CHG_STATE_TRANSITION, 4,
180*4882a593Smuzhiyun BD71828_INT_CHG_STATE_TRANSITION_MASK),
181*4882a593Smuzhiyun /* Battery */
182*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_NORMAL, 5,
183*4882a593Smuzhiyun BD71828_INT_BAT_TEMP_NORMAL_MASK),
184*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_ERANGE, 5,
185*4882a593Smuzhiyun BD71828_INT_BAT_TEMP_ERANGE_MASK),
186*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_TEMP_WARN, 5,
187*4882a593Smuzhiyun BD71828_INT_BAT_TEMP_WARN_MASK),
188*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_REMOVED, 5,
189*4882a593Smuzhiyun BD71828_INT_BAT_REMOVED_MASK),
190*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_DETECTED, 5,
191*4882a593Smuzhiyun BD71828_INT_BAT_DETECTED_MASK),
192*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_THERM_REMOVED, 5,
193*4882a593Smuzhiyun BD71828_INT_THERM_REMOVED_MASK),
194*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_THERM_DETECTED, 5,
195*4882a593Smuzhiyun BD71828_INT_THERM_DETECTED_MASK),
196*4882a593Smuzhiyun /* Battery Mon 1 */
197*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_DEAD, 6, BD71828_INT_BAT_DEAD_MASK),
198*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_SHORTC_RES, 6,
199*4882a593Smuzhiyun BD71828_INT_BAT_SHORTC_RES_MASK),
200*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_SHORTC_DET, 6,
201*4882a593Smuzhiyun BD71828_INT_BAT_SHORTC_DET_MASK),
202*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_LOW_VOLT_RES, 6,
203*4882a593Smuzhiyun BD71828_INT_BAT_LOW_VOLT_RES_MASK),
204*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_LOW_VOLT_DET, 6,
205*4882a593Smuzhiyun BD71828_INT_BAT_LOW_VOLT_DET_MASK),
206*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_VOLT_RES, 6,
207*4882a593Smuzhiyun BD71828_INT_BAT_OVER_VOLT_RES_MASK),
208*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_VOLT_DET, 6,
209*4882a593Smuzhiyun BD71828_INT_BAT_OVER_VOLT_DET_MASK),
210*4882a593Smuzhiyun /* Battery Mon 2 */
211*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_MON_RES, 7,
212*4882a593Smuzhiyun BD71828_INT_BAT_MON_RES_MASK),
213*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_MON_DET, 7,
214*4882a593Smuzhiyun BD71828_INT_BAT_MON_DET_MASK),
215*4882a593Smuzhiyun /* Battery Mon 3 (Coulomb counter) */
216*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON1, 8,
217*4882a593Smuzhiyun BD71828_INT_BAT_CC_MON1_MASK),
218*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON2, 8,
219*4882a593Smuzhiyun BD71828_INT_BAT_CC_MON2_MASK),
220*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_CC_MON3, 8,
221*4882a593Smuzhiyun BD71828_INT_BAT_CC_MON3_MASK),
222*4882a593Smuzhiyun /* Battery Mon 4 */
223*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_1_RES, 9,
224*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_1_RES_MASK),
225*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_1_DET, 9,
226*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_1_DET_MASK),
227*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_2_RES, 9,
228*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_2_RES_MASK),
229*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_2_DET, 9,
230*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_2_DET_MASK),
231*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_3_RES, 9,
232*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_3_RES_MASK),
233*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_BAT_OVER_CURR_3_DET, 9,
234*4882a593Smuzhiyun BD71828_INT_BAT_OVER_CURR_3_DET_MASK),
235*4882a593Smuzhiyun /* Temperature */
236*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_LOW_RES, 10,
237*4882a593Smuzhiyun BD71828_INT_TEMP_BAT_LOW_RES_MASK),
238*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_LOW_DET, 10,
239*4882a593Smuzhiyun BD71828_INT_TEMP_BAT_LOW_DET_MASK),
240*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_HI_RES, 10,
241*4882a593Smuzhiyun BD71828_INT_TEMP_BAT_HI_RES_MASK),
242*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_BAT_HI_DET, 10,
243*4882a593Smuzhiyun BD71828_INT_TEMP_BAT_HI_DET_MASK),
244*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_125_RES, 10,
245*4882a593Smuzhiyun BD71828_INT_TEMP_CHIP_OVER_125_RES_MASK),
246*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_125_DET, 10,
247*4882a593Smuzhiyun BD71828_INT_TEMP_CHIP_OVER_125_DET_MASK),
248*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_VF_DET, 10,
249*4882a593Smuzhiyun BD71828_INT_TEMP_CHIP_OVER_VF_DET_MASK),
250*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_TEMP_CHIP_OVER_VF_RES, 10,
251*4882a593Smuzhiyun BD71828_INT_TEMP_CHIP_OVER_VF_RES_MASK),
252*4882a593Smuzhiyun /* RTC Alarm */
253*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_RTC0, 11, BD71828_INT_RTC0_MASK),
254*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_RTC1, 11, BD71828_INT_RTC1_MASK),
255*4882a593Smuzhiyun REGMAP_IRQ_REG(BD71828_INT_RTC2, 11, BD71828_INT_RTC2_MASK),
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static struct regmap_irq_chip bd71828_irq_chip = {
259*4882a593Smuzhiyun .name = "bd71828_irq",
260*4882a593Smuzhiyun .main_status = BD71828_REG_INT_MAIN,
261*4882a593Smuzhiyun .irqs = &bd71828_irqs[0],
262*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(bd71828_irqs),
263*4882a593Smuzhiyun .status_base = BD71828_REG_INT_BUCK,
264*4882a593Smuzhiyun .mask_base = BD71828_REG_INT_MASK_BUCK,
265*4882a593Smuzhiyun .ack_base = BD71828_REG_INT_BUCK,
266*4882a593Smuzhiyun .mask_invert = true,
267*4882a593Smuzhiyun .init_ack_masked = true,
268*4882a593Smuzhiyun .num_regs = 12,
269*4882a593Smuzhiyun .num_main_regs = 1,
270*4882a593Smuzhiyun .sub_reg_offsets = &bd71828_sub_irq_offsets[0],
271*4882a593Smuzhiyun .num_main_status_bits = 8,
272*4882a593Smuzhiyun .irq_reg_stride = 1,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
bd71828_i2c_probe(struct i2c_client * i2c)275*4882a593Smuzhiyun static int bd71828_i2c_probe(struct i2c_client *i2c)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct rohm_regmap_dev *chip;
278*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data;
279*4882a593Smuzhiyun int ret;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (!i2c->irq) {
282*4882a593Smuzhiyun dev_err(&i2c->dev, "No IRQ configured\n");
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun chip = devm_kzalloc(&i2c->dev, sizeof(*chip), GFP_KERNEL);
287*4882a593Smuzhiyun if (!chip)
288*4882a593Smuzhiyun return -ENOMEM;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dev_set_drvdata(&i2c->dev, chip);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun chip->regmap = devm_regmap_init_i2c(i2c, &bd71828_regmap);
293*4882a593Smuzhiyun if (IS_ERR(chip->regmap)) {
294*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to initialize Regmap\n");
295*4882a593Smuzhiyun return PTR_ERR(chip->regmap);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = devm_regmap_add_irq_chip(&i2c->dev, chip->regmap,
299*4882a593Smuzhiyun i2c->irq, IRQF_ONESHOT, 0,
300*4882a593Smuzhiyun &bd71828_irq_chip, &irq_data);
301*4882a593Smuzhiyun if (ret) {
302*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to add IRQ chip\n");
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun dev_dbg(&i2c->dev, "Registered %d IRQs for chip\n",
307*4882a593Smuzhiyun bd71828_irq_chip.num_irqs);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ret = regmap_irq_get_virq(irq_data, BD71828_INT_SHORTPUSH);
310*4882a593Smuzhiyun if (ret < 0) {
311*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to get the power-key IRQ\n");
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun button.irq = ret;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ret = devm_mfd_add_devices(&i2c->dev, PLATFORM_DEVID_AUTO,
318*4882a593Smuzhiyun bd71828_mfd_cells,
319*4882a593Smuzhiyun ARRAY_SIZE(bd71828_mfd_cells), NULL, 0,
320*4882a593Smuzhiyun regmap_irq_get_domain(irq_data));
321*4882a593Smuzhiyun if (ret)
322*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to create subdevices\n");
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return ret;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct of_device_id bd71828_of_match[] = {
328*4882a593Smuzhiyun { .compatible = "rohm,bd71828", },
329*4882a593Smuzhiyun { },
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bd71828_of_match);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static struct i2c_driver bd71828_drv = {
334*4882a593Smuzhiyun .driver = {
335*4882a593Smuzhiyun .name = "rohm-bd71828",
336*4882a593Smuzhiyun .of_match_table = bd71828_of_match,
337*4882a593Smuzhiyun },
338*4882a593Smuzhiyun .probe_new = &bd71828_i2c_probe,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun module_i2c_driver(bd71828_drv);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun MODULE_AUTHOR("Matti Vaittinen <matti.vaittinen@fi.rohmeurope.com>");
343*4882a593Smuzhiyun MODULE_DESCRIPTION("ROHM BD71828 Power Management IC driver");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL");
345