xref: /OK3568_Linux_fs/kernel/drivers/mfd/rc5t583-irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Interrupt driver for RICOH583 power management chip.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  * Author: Laxman dewangan <ldewangan@nvidia.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * based on code
9*4882a593Smuzhiyun  *      Copyright (C) 2011 RICOH COMPANY,LTD
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/mfd/rc5t583.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun enum int_type {
17*4882a593Smuzhiyun 	SYS_INT  = 0x1,
18*4882a593Smuzhiyun 	DCDC_INT = 0x2,
19*4882a593Smuzhiyun 	RTC_INT  = 0x4,
20*4882a593Smuzhiyun 	ADC_INT  = 0x8,
21*4882a593Smuzhiyun 	GPIO_INT = 0x10,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static int gpedge_add[] = {
25*4882a593Smuzhiyun 	RC5T583_GPIO_GPEDGE2,
26*4882a593Smuzhiyun 	RC5T583_GPIO_GPEDGE2
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int irq_en_add[] = {
30*4882a593Smuzhiyun 	RC5T583_INT_EN_SYS1,
31*4882a593Smuzhiyun 	RC5T583_INT_EN_SYS2,
32*4882a593Smuzhiyun 	RC5T583_INT_EN_DCDC,
33*4882a593Smuzhiyun 	RC5T583_INT_EN_RTC,
34*4882a593Smuzhiyun 	RC5T583_INT_EN_ADC1,
35*4882a593Smuzhiyun 	RC5T583_INT_EN_ADC2,
36*4882a593Smuzhiyun 	RC5T583_INT_EN_ADC3,
37*4882a593Smuzhiyun 	RC5T583_GPIO_EN_INT
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static int irq_mon_add[] = {
41*4882a593Smuzhiyun 	RC5T583_INT_MON_SYS1,
42*4882a593Smuzhiyun 	RC5T583_INT_MON_SYS2,
43*4882a593Smuzhiyun 	RC5T583_INT_MON_DCDC,
44*4882a593Smuzhiyun 	RC5T583_INT_MON_RTC,
45*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCL,
46*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCH,
47*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCEND,
48*4882a593Smuzhiyun 	RC5T583_INT_IR_GPIOF,
49*4882a593Smuzhiyun 	RC5T583_INT_IR_GPIOR
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static int irq_clr_add[] = {
53*4882a593Smuzhiyun 	RC5T583_INT_IR_SYS1,
54*4882a593Smuzhiyun 	RC5T583_INT_IR_SYS2,
55*4882a593Smuzhiyun 	RC5T583_INT_IR_DCDC,
56*4882a593Smuzhiyun 	RC5T583_INT_IR_RTC,
57*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCL,
58*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCH,
59*4882a593Smuzhiyun 	RC5T583_INT_IR_ADCEND,
60*4882a593Smuzhiyun 	RC5T583_INT_IR_GPIOF,
61*4882a593Smuzhiyun 	RC5T583_INT_IR_GPIOR
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static int main_int_type[] = {
65*4882a593Smuzhiyun 	SYS_INT,
66*4882a593Smuzhiyun 	SYS_INT,
67*4882a593Smuzhiyun 	DCDC_INT,
68*4882a593Smuzhiyun 	RTC_INT,
69*4882a593Smuzhiyun 	ADC_INT,
70*4882a593Smuzhiyun 	ADC_INT,
71*4882a593Smuzhiyun 	ADC_INT,
72*4882a593Smuzhiyun 	GPIO_INT,
73*4882a593Smuzhiyun 	GPIO_INT,
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct rc5t583_irq_data {
77*4882a593Smuzhiyun 	u8	int_type;
78*4882a593Smuzhiyun 	u8	master_bit;
79*4882a593Smuzhiyun 	u8	int_en_bit;
80*4882a593Smuzhiyun 	u8	mask_reg_index;
81*4882a593Smuzhiyun 	int	grp_index;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define RC5T583_IRQ(_int_type, _master_bit, _grp_index, \
85*4882a593Smuzhiyun 			_int_bit, _mask_ind)		\
86*4882a593Smuzhiyun 	{						\
87*4882a593Smuzhiyun 		.int_type	= _int_type,		\
88*4882a593Smuzhiyun 		.master_bit	= _master_bit,		\
89*4882a593Smuzhiyun 		.grp_index	= _grp_index,		\
90*4882a593Smuzhiyun 		.int_en_bit	= _int_bit,		\
91*4882a593Smuzhiyun 		.mask_reg_index	= _mask_ind,		\
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct rc5t583_irq_data rc5t583_irqs[RC5T583_MAX_IRQS] = {
95*4882a593Smuzhiyun 	[RC5T583_IRQ_ONKEY]		= RC5T583_IRQ(SYS_INT,  0, 0, 0, 0),
96*4882a593Smuzhiyun 	[RC5T583_IRQ_ACOK]		= RC5T583_IRQ(SYS_INT,  0, 1, 1, 0),
97*4882a593Smuzhiyun 	[RC5T583_IRQ_LIDOPEN]		= RC5T583_IRQ(SYS_INT,  0, 2, 2, 0),
98*4882a593Smuzhiyun 	[RC5T583_IRQ_PREOT]		= RC5T583_IRQ(SYS_INT,  0, 3, 3, 0),
99*4882a593Smuzhiyun 	[RC5T583_IRQ_CLKSTP]		= RC5T583_IRQ(SYS_INT,  0, 4, 4, 0),
100*4882a593Smuzhiyun 	[RC5T583_IRQ_ONKEY_OFF]		= RC5T583_IRQ(SYS_INT,  0, 5, 5, 0),
101*4882a593Smuzhiyun 	[RC5T583_IRQ_WD]		= RC5T583_IRQ(SYS_INT,  0, 7, 7, 0),
102*4882a593Smuzhiyun 	[RC5T583_IRQ_EN_PWRREQ1]	= RC5T583_IRQ(SYS_INT,  0, 8, 0, 1),
103*4882a593Smuzhiyun 	[RC5T583_IRQ_EN_PWRREQ2]	= RC5T583_IRQ(SYS_INT,  0, 9, 1, 1),
104*4882a593Smuzhiyun 	[RC5T583_IRQ_PRE_VINDET]	= RC5T583_IRQ(SYS_INT,  0, 10, 2, 1),
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	[RC5T583_IRQ_DC0LIM]		= RC5T583_IRQ(DCDC_INT, 1, 0, 0, 2),
107*4882a593Smuzhiyun 	[RC5T583_IRQ_DC1LIM]		= RC5T583_IRQ(DCDC_INT, 1, 1, 1, 2),
108*4882a593Smuzhiyun 	[RC5T583_IRQ_DC2LIM]		= RC5T583_IRQ(DCDC_INT, 1, 2, 2, 2),
109*4882a593Smuzhiyun 	[RC5T583_IRQ_DC3LIM]		= RC5T583_IRQ(DCDC_INT, 1, 3, 3, 2),
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	[RC5T583_IRQ_CTC]		= RC5T583_IRQ(RTC_INT,  2, 0, 0, 3),
112*4882a593Smuzhiyun 	[RC5T583_IRQ_YALE]		= RC5T583_IRQ(RTC_INT,  2, 5, 5, 3),
113*4882a593Smuzhiyun 	[RC5T583_IRQ_DALE]		= RC5T583_IRQ(RTC_INT,  2, 6, 6, 3),
114*4882a593Smuzhiyun 	[RC5T583_IRQ_WALE]		= RC5T583_IRQ(RTC_INT,  2, 7, 7, 3),
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN1L]		= RC5T583_IRQ(ADC_INT,  3, 0, 0, 4),
117*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN2L]		= RC5T583_IRQ(ADC_INT,  3, 1, 1, 4),
118*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN3L]		= RC5T583_IRQ(ADC_INT,  3, 2, 2, 4),
119*4882a593Smuzhiyun 	[RC5T583_IRQ_VBATL]		= RC5T583_IRQ(ADC_INT,  3, 3, 3, 4),
120*4882a593Smuzhiyun 	[RC5T583_IRQ_VIN3L]		= RC5T583_IRQ(ADC_INT,  3, 4, 4, 4),
121*4882a593Smuzhiyun 	[RC5T583_IRQ_VIN8L]		= RC5T583_IRQ(ADC_INT,  3, 5, 5, 4),
122*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN1H]		= RC5T583_IRQ(ADC_INT,  3, 6, 0, 5),
123*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN2H]		= RC5T583_IRQ(ADC_INT,  3, 7, 1, 5),
124*4882a593Smuzhiyun 	[RC5T583_IRQ_AIN3H]		= RC5T583_IRQ(ADC_INT,  3, 8, 2, 5),
125*4882a593Smuzhiyun 	[RC5T583_IRQ_VBATH]		= RC5T583_IRQ(ADC_INT,  3, 9, 3, 5),
126*4882a593Smuzhiyun 	[RC5T583_IRQ_VIN3H]		= RC5T583_IRQ(ADC_INT,  3, 10, 4, 5),
127*4882a593Smuzhiyun 	[RC5T583_IRQ_VIN8H]		= RC5T583_IRQ(ADC_INT,  3, 11, 5, 5),
128*4882a593Smuzhiyun 	[RC5T583_IRQ_ADCEND]		= RC5T583_IRQ(ADC_INT,  3, 12, 0, 6),
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO0]		= RC5T583_IRQ(GPIO_INT, 4, 0, 0, 7),
131*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO1]		= RC5T583_IRQ(GPIO_INT, 4, 1, 1, 7),
132*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO2]		= RC5T583_IRQ(GPIO_INT, 4, 2, 2, 7),
133*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO3]		= RC5T583_IRQ(GPIO_INT, 4, 3, 3, 7),
134*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO4]		= RC5T583_IRQ(GPIO_INT, 4, 4, 4, 7),
135*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO5]		= RC5T583_IRQ(GPIO_INT, 4, 5, 5, 7),
136*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO6]		= RC5T583_IRQ(GPIO_INT, 4, 6, 6, 7),
137*4882a593Smuzhiyun 	[RC5T583_IRQ_GPIO7]		= RC5T583_IRQ(GPIO_INT, 4, 7, 7, 7),
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
rc5t583_irq_lock(struct irq_data * irq_data)140*4882a593Smuzhiyun static void rc5t583_irq_lock(struct irq_data *irq_data)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
143*4882a593Smuzhiyun 	mutex_lock(&rc5t583->irq_lock);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
rc5t583_irq_unmask(struct irq_data * irq_data)146*4882a593Smuzhiyun static void rc5t583_irq_unmask(struct irq_data *irq_data)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
149*4882a593Smuzhiyun 	unsigned int __irq = irq_data->irq - rc5t583->irq_base;
150*4882a593Smuzhiyun 	const struct rc5t583_irq_data *data = &rc5t583_irqs[__irq];
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	rc5t583->group_irq_en[data->grp_index] |= 1 << data->grp_index;
153*4882a593Smuzhiyun 	rc5t583->intc_inten_reg |= 1 << data->master_bit;
154*4882a593Smuzhiyun 	rc5t583->irq_en_reg[data->mask_reg_index] |= 1 << data->int_en_bit;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
rc5t583_irq_mask(struct irq_data * irq_data)157*4882a593Smuzhiyun static void rc5t583_irq_mask(struct irq_data *irq_data)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
160*4882a593Smuzhiyun 	unsigned int __irq = irq_data->irq - rc5t583->irq_base;
161*4882a593Smuzhiyun 	const struct rc5t583_irq_data *data = &rc5t583_irqs[__irq];
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	rc5t583->group_irq_en[data->grp_index] &= ~(1 << data->grp_index);
164*4882a593Smuzhiyun 	if (!rc5t583->group_irq_en[data->grp_index])
165*4882a593Smuzhiyun 		rc5t583->intc_inten_reg &= ~(1 << data->master_bit);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	rc5t583->irq_en_reg[data->mask_reg_index] &= ~(1 << data->int_en_bit);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
rc5t583_irq_set_type(struct irq_data * irq_data,unsigned int type)170*4882a593Smuzhiyun static int rc5t583_irq_set_type(struct irq_data *irq_data, unsigned int type)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
173*4882a593Smuzhiyun 	unsigned int __irq = irq_data->irq - rc5t583->irq_base;
174*4882a593Smuzhiyun 	const struct rc5t583_irq_data *data = &rc5t583_irqs[__irq];
175*4882a593Smuzhiyun 	int val = 0;
176*4882a593Smuzhiyun 	int gpedge_index;
177*4882a593Smuzhiyun 	int gpedge_bit_pos;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* Supporting only trigger level inetrrupt */
180*4882a593Smuzhiyun 	if ((data->int_type & GPIO_INT) && (type & IRQ_TYPE_EDGE_BOTH)) {
181*4882a593Smuzhiyun 		gpedge_index = data->int_en_bit / 4;
182*4882a593Smuzhiyun 		gpedge_bit_pos = data->int_en_bit % 4;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		if (type & IRQ_TYPE_EDGE_FALLING)
185*4882a593Smuzhiyun 			val |= 0x2;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		if (type & IRQ_TYPE_EDGE_RISING)
188*4882a593Smuzhiyun 			val |= 0x1;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		rc5t583->gpedge_reg[gpedge_index] &= ~(3 << gpedge_bit_pos);
191*4882a593Smuzhiyun 		rc5t583->gpedge_reg[gpedge_index] |= (val << gpedge_bit_pos);
192*4882a593Smuzhiyun 		rc5t583_irq_unmask(irq_data);
193*4882a593Smuzhiyun 		return 0;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 	return -EINVAL;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
rc5t583_irq_sync_unlock(struct irq_data * irq_data)198*4882a593Smuzhiyun static void rc5t583_irq_sync_unlock(struct irq_data *irq_data)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
201*4882a593Smuzhiyun 	int i;
202*4882a593Smuzhiyun 	int ret;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rc5t583->gpedge_reg); i++) {
205*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, gpedge_add[i],
206*4882a593Smuzhiyun 				rc5t583->gpedge_reg[i]);
207*4882a593Smuzhiyun 		if (ret < 0)
208*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
209*4882a593Smuzhiyun 				"Error in writing reg 0x%02x error: %d\n",
210*4882a593Smuzhiyun 				gpedge_add[i], ret);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rc5t583->irq_en_reg); i++) {
214*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, irq_en_add[i],
215*4882a593Smuzhiyun 					rc5t583->irq_en_reg[i]);
216*4882a593Smuzhiyun 		if (ret < 0)
217*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
218*4882a593Smuzhiyun 				"Error in writing reg 0x%02x error: %d\n",
219*4882a593Smuzhiyun 				irq_en_add[i], ret);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ret = rc5t583_write(rc5t583->dev, RC5T583_INTC_INTEN,
223*4882a593Smuzhiyun 				rc5t583->intc_inten_reg);
224*4882a593Smuzhiyun 	if (ret < 0)
225*4882a593Smuzhiyun 		dev_warn(rc5t583->dev,
226*4882a593Smuzhiyun 			"Error in writing reg 0x%02x error: %d\n",
227*4882a593Smuzhiyun 			RC5T583_INTC_INTEN, ret);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	mutex_unlock(&rc5t583->irq_lock);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
rc5t583_irq_set_wake(struct irq_data * irq_data,unsigned int on)232*4882a593Smuzhiyun static int rc5t583_irq_set_wake(struct irq_data *irq_data, unsigned int on)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = irq_data_get_irq_chip_data(irq_data);
235*4882a593Smuzhiyun 	return irq_set_irq_wake(rc5t583->chip_irq, on);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun #define rc5t583_irq_set_wake NULL
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
rc5t583_irq(int irq,void * data)241*4882a593Smuzhiyun static irqreturn_t rc5t583_irq(int irq, void *data)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct rc5t583 *rc5t583 = data;
244*4882a593Smuzhiyun 	uint8_t int_sts[RC5T583_MAX_INTERRUPT_MASK_REGS];
245*4882a593Smuzhiyun 	uint8_t master_int = 0;
246*4882a593Smuzhiyun 	int i;
247*4882a593Smuzhiyun 	int ret;
248*4882a593Smuzhiyun 	unsigned int rtc_int_sts = 0;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Clear the status */
251*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_INTERRUPT_MASK_REGS; i++)
252*4882a593Smuzhiyun 		int_sts[i] = 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	ret  = rc5t583_read(rc5t583->dev, RC5T583_INTC_INTMON, &master_int);
255*4882a593Smuzhiyun 	if (ret < 0) {
256*4882a593Smuzhiyun 		dev_err(rc5t583->dev,
257*4882a593Smuzhiyun 			"Error in reading reg 0x%02x error: %d\n",
258*4882a593Smuzhiyun 			RC5T583_INTC_INTMON, ret);
259*4882a593Smuzhiyun 		return IRQ_HANDLED;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_INTERRUPT_MASK_REGS; ++i) {
263*4882a593Smuzhiyun 		if (!(master_int & main_int_type[i]))
264*4882a593Smuzhiyun 			continue;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		ret = rc5t583_read(rc5t583->dev, irq_mon_add[i], &int_sts[i]);
267*4882a593Smuzhiyun 		if (ret < 0) {
268*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
269*4882a593Smuzhiyun 				"Error in reading reg 0x%02x error: %d\n",
270*4882a593Smuzhiyun 				irq_mon_add[i], ret);
271*4882a593Smuzhiyun 			int_sts[i] = 0;
272*4882a593Smuzhiyun 			continue;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		if (main_int_type[i] & RTC_INT) {
276*4882a593Smuzhiyun 			rtc_int_sts = 0;
277*4882a593Smuzhiyun 			if (int_sts[i] & 0x1)
278*4882a593Smuzhiyun 				rtc_int_sts |= BIT(6);
279*4882a593Smuzhiyun 			if (int_sts[i] & 0x2)
280*4882a593Smuzhiyun 				rtc_int_sts |= BIT(7);
281*4882a593Smuzhiyun 			if (int_sts[i] & 0x4)
282*4882a593Smuzhiyun 				rtc_int_sts |= BIT(0);
283*4882a593Smuzhiyun 			if (int_sts[i] & 0x8)
284*4882a593Smuzhiyun 				rtc_int_sts |= BIT(5);
285*4882a593Smuzhiyun 		}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, irq_clr_add[i],
288*4882a593Smuzhiyun 				~int_sts[i]);
289*4882a593Smuzhiyun 		if (ret < 0)
290*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
291*4882a593Smuzhiyun 				"Error in reading reg 0x%02x error: %d\n",
292*4882a593Smuzhiyun 				irq_clr_add[i], ret);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		if (main_int_type[i] & RTC_INT)
295*4882a593Smuzhiyun 			int_sts[i] = rtc_int_sts;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Merge gpio interrupts for rising and falling case*/
299*4882a593Smuzhiyun 	int_sts[7] |= int_sts[8];
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Call interrupt handler if enabled */
302*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_IRQS; ++i) {
303*4882a593Smuzhiyun 		const struct rc5t583_irq_data *data = &rc5t583_irqs[i];
304*4882a593Smuzhiyun 		if ((int_sts[data->mask_reg_index] & (1 << data->int_en_bit)) &&
305*4882a593Smuzhiyun 			(rc5t583->group_irq_en[data->master_bit] &
306*4882a593Smuzhiyun 					(1 << data->grp_index)))
307*4882a593Smuzhiyun 			handle_nested_irq(rc5t583->irq_base + i);
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return IRQ_HANDLED;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static struct irq_chip rc5t583_irq_chip = {
314*4882a593Smuzhiyun 	.name = "rc5t583-irq",
315*4882a593Smuzhiyun 	.irq_mask = rc5t583_irq_mask,
316*4882a593Smuzhiyun 	.irq_unmask = rc5t583_irq_unmask,
317*4882a593Smuzhiyun 	.irq_bus_lock = rc5t583_irq_lock,
318*4882a593Smuzhiyun 	.irq_bus_sync_unlock = rc5t583_irq_sync_unlock,
319*4882a593Smuzhiyun 	.irq_set_type = rc5t583_irq_set_type,
320*4882a593Smuzhiyun 	.irq_set_wake = rc5t583_irq_set_wake,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
rc5t583_irq_init(struct rc5t583 * rc5t583,int irq,int irq_base)323*4882a593Smuzhiyun int rc5t583_irq_init(struct rc5t583 *rc5t583, int irq, int irq_base)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	int i, ret;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (!irq_base) {
328*4882a593Smuzhiyun 		dev_warn(rc5t583->dev, "No interrupt support on IRQ base\n");
329*4882a593Smuzhiyun 		return -EINVAL;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	mutex_init(&rc5t583->irq_lock);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Initailize all int register to 0 */
335*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_INTERRUPT_EN_REGS; i++)  {
336*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, irq_en_add[i],
337*4882a593Smuzhiyun 				rc5t583->irq_en_reg[i]);
338*4882a593Smuzhiyun 		if (ret < 0)
339*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
340*4882a593Smuzhiyun 				"Error in writing reg 0x%02x error: %d\n",
341*4882a593Smuzhiyun 				irq_en_add[i], ret);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_GPEDGE_REG; i++)  {
345*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, gpedge_add[i],
346*4882a593Smuzhiyun 				rc5t583->gpedge_reg[i]);
347*4882a593Smuzhiyun 		if (ret < 0)
348*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
349*4882a593Smuzhiyun 				"Error in writing reg 0x%02x error: %d\n",
350*4882a593Smuzhiyun 				gpedge_add[i], ret);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	ret = rc5t583_write(rc5t583->dev, RC5T583_INTC_INTEN, 0x0);
354*4882a593Smuzhiyun 	if (ret < 0)
355*4882a593Smuzhiyun 		dev_warn(rc5t583->dev,
356*4882a593Smuzhiyun 			"Error in writing reg 0x%02x error: %d\n",
357*4882a593Smuzhiyun 			RC5T583_INTC_INTEN, ret);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* Clear all interrupts in case they woke up active. */
360*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_INTERRUPT_MASK_REGS; i++)  {
361*4882a593Smuzhiyun 		ret = rc5t583_write(rc5t583->dev, irq_clr_add[i], 0);
362*4882a593Smuzhiyun 		if (ret < 0)
363*4882a593Smuzhiyun 			dev_warn(rc5t583->dev,
364*4882a593Smuzhiyun 				"Error in writing reg 0x%02x error: %d\n",
365*4882a593Smuzhiyun 				irq_clr_add[i], ret);
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	rc5t583->irq_base = irq_base;
369*4882a593Smuzhiyun 	rc5t583->chip_irq = irq;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	for (i = 0; i < RC5T583_MAX_IRQS; i++) {
372*4882a593Smuzhiyun 		int __irq = i + rc5t583->irq_base;
373*4882a593Smuzhiyun 		irq_set_chip_data(__irq, rc5t583);
374*4882a593Smuzhiyun 		irq_set_chip_and_handler(__irq, &rc5t583_irq_chip,
375*4882a593Smuzhiyun 					 handle_simple_irq);
376*4882a593Smuzhiyun 		irq_set_nested_thread(__irq, 1);
377*4882a593Smuzhiyun 		irq_clear_status_flags(__irq, IRQ_NOREQUEST);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(rc5t583->dev, irq, NULL, rc5t583_irq,
381*4882a593Smuzhiyun 					IRQF_ONESHOT, "rc5t583", rc5t583);
382*4882a593Smuzhiyun 	if (ret < 0)
383*4882a593Smuzhiyun 		dev_err(rc5t583->dev,
384*4882a593Smuzhiyun 			"Error in registering interrupt error: %d\n", ret);
385*4882a593Smuzhiyun 	return ret;
386*4882a593Smuzhiyun }
387