xref: /OK3568_Linux_fs/kernel/drivers/mfd/mt6397-irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2019 MediaTek Inc.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/interrupt.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/of_irq.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/suspend.h>
13*4882a593Smuzhiyun #include <linux/mfd/mt6323/core.h>
14*4882a593Smuzhiyun #include <linux/mfd/mt6323/registers.h>
15*4882a593Smuzhiyun #include <linux/mfd/mt6397/core.h>
16*4882a593Smuzhiyun #include <linux/mfd/mt6397/registers.h>
17*4882a593Smuzhiyun 
mt6397_irq_lock(struct irq_data * data)18*4882a593Smuzhiyun static void mt6397_irq_lock(struct irq_data *data)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	mutex_lock(&mt6397->irqlock);
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun 
mt6397_irq_sync_unlock(struct irq_data * data)25*4882a593Smuzhiyun static void mt6397_irq_sync_unlock(struct irq_data *data)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	regmap_write(mt6397->regmap, mt6397->int_con[0],
30*4882a593Smuzhiyun 		     mt6397->irq_masks_cur[0]);
31*4882a593Smuzhiyun 	regmap_write(mt6397->regmap, mt6397->int_con[1],
32*4882a593Smuzhiyun 		     mt6397->irq_masks_cur[1]);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	mutex_unlock(&mt6397->irqlock);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
mt6397_irq_disable(struct irq_data * data)37*4882a593Smuzhiyun static void mt6397_irq_disable(struct irq_data *data)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
40*4882a593Smuzhiyun 	int shift = data->hwirq & 0xf;
41*4882a593Smuzhiyun 	int reg = data->hwirq >> 4;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	mt6397->irq_masks_cur[reg] &= ~BIT(shift);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
mt6397_irq_enable(struct irq_data * data)46*4882a593Smuzhiyun static void mt6397_irq_enable(struct irq_data *data)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(data);
49*4882a593Smuzhiyun 	int shift = data->hwirq & 0xf;
50*4882a593Smuzhiyun 	int reg = data->hwirq >> 4;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	mt6397->irq_masks_cur[reg] |= BIT(shift);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mt6397_irq_set_wake(struct irq_data * irq_data,unsigned int on)56*4882a593Smuzhiyun static int mt6397_irq_set_wake(struct irq_data *irq_data, unsigned int on)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = irq_data_get_irq_chip_data(irq_data);
59*4882a593Smuzhiyun 	int shift = irq_data->hwirq & 0xf;
60*4882a593Smuzhiyun 	int reg = irq_data->hwirq >> 4;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if (on)
63*4882a593Smuzhiyun 		mt6397->wake_mask[reg] |= BIT(shift);
64*4882a593Smuzhiyun 	else
65*4882a593Smuzhiyun 		mt6397->wake_mask[reg] &= ~BIT(shift);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun #else
70*4882a593Smuzhiyun #define mt6397_irq_set_wake NULL
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static struct irq_chip mt6397_irq_chip = {
74*4882a593Smuzhiyun 	.name = "mt6397-irq",
75*4882a593Smuzhiyun 	.irq_bus_lock = mt6397_irq_lock,
76*4882a593Smuzhiyun 	.irq_bus_sync_unlock = mt6397_irq_sync_unlock,
77*4882a593Smuzhiyun 	.irq_enable = mt6397_irq_enable,
78*4882a593Smuzhiyun 	.irq_disable = mt6397_irq_disable,
79*4882a593Smuzhiyun 	.irq_set_wake = mt6397_irq_set_wake,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
mt6397_irq_handle_reg(struct mt6397_chip * mt6397,int reg,int irqbase)82*4882a593Smuzhiyun static void mt6397_irq_handle_reg(struct mt6397_chip *mt6397, int reg,
83*4882a593Smuzhiyun 				  int irqbase)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	unsigned int status = 0;
86*4882a593Smuzhiyun 	int i, irq, ret;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	ret = regmap_read(mt6397->regmap, reg, &status);
89*4882a593Smuzhiyun 	if (ret) {
90*4882a593Smuzhiyun 		dev_err(mt6397->dev, "Failed to read irq status: %d\n", ret);
91*4882a593Smuzhiyun 		return;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
95*4882a593Smuzhiyun 		if (status & BIT(i)) {
96*4882a593Smuzhiyun 			irq = irq_find_mapping(mt6397->irq_domain, irqbase + i);
97*4882a593Smuzhiyun 			if (irq)
98*4882a593Smuzhiyun 				handle_nested_irq(irq);
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	regmap_write(mt6397->regmap, reg, status);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
mt6397_irq_thread(int irq,void * data)105*4882a593Smuzhiyun static irqreturn_t mt6397_irq_thread(int irq, void *data)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = data;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	mt6397_irq_handle_reg(mt6397, mt6397->int_status[0], 0);
110*4882a593Smuzhiyun 	mt6397_irq_handle_reg(mt6397, mt6397->int_status[1], 16);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return IRQ_HANDLED;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
mt6397_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)115*4882a593Smuzhiyun static int mt6397_irq_domain_map(struct irq_domain *d, unsigned int irq,
116*4882a593Smuzhiyun 				 irq_hw_number_t hw)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct mt6397_chip *mt6397 = d->host_data;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	irq_set_chip_data(irq, mt6397);
121*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &mt6397_irq_chip, handle_level_irq);
122*4882a593Smuzhiyun 	irq_set_nested_thread(irq, 1);
123*4882a593Smuzhiyun 	irq_set_noprobe(irq);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct irq_domain_ops mt6397_irq_domain_ops = {
129*4882a593Smuzhiyun 	.map = mt6397_irq_domain_map,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
mt6397_irq_pm_notifier(struct notifier_block * notifier,unsigned long pm_event,void * unused)132*4882a593Smuzhiyun static int mt6397_irq_pm_notifier(struct notifier_block *notifier,
133*4882a593Smuzhiyun 				  unsigned long pm_event, void *unused)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct mt6397_chip *chip =
136*4882a593Smuzhiyun 		container_of(notifier, struct mt6397_chip, pm_nb);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	switch (pm_event) {
139*4882a593Smuzhiyun 	case PM_SUSPEND_PREPARE:
140*4882a593Smuzhiyun 		regmap_write(chip->regmap,
141*4882a593Smuzhiyun 			     chip->int_con[0], chip->wake_mask[0]);
142*4882a593Smuzhiyun 		regmap_write(chip->regmap,
143*4882a593Smuzhiyun 			     chip->int_con[1], chip->wake_mask[1]);
144*4882a593Smuzhiyun 		enable_irq_wake(chip->irq);
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	case PM_POST_SUSPEND:
148*4882a593Smuzhiyun 		regmap_write(chip->regmap,
149*4882a593Smuzhiyun 			     chip->int_con[0], chip->irq_masks_cur[0]);
150*4882a593Smuzhiyun 		regmap_write(chip->regmap,
151*4882a593Smuzhiyun 			     chip->int_con[1], chip->irq_masks_cur[1]);
152*4882a593Smuzhiyun 		disable_irq_wake(chip->irq);
153*4882a593Smuzhiyun 		break;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	default:
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return NOTIFY_DONE;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
mt6397_irq_init(struct mt6397_chip * chip)162*4882a593Smuzhiyun int mt6397_irq_init(struct mt6397_chip *chip)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int ret;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	mutex_init(&chip->irqlock);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	switch (chip->chip_id) {
169*4882a593Smuzhiyun 	case MT6323_CHIP_ID:
170*4882a593Smuzhiyun 		chip->int_con[0] = MT6323_INT_CON0;
171*4882a593Smuzhiyun 		chip->int_con[1] = MT6323_INT_CON1;
172*4882a593Smuzhiyun 		chip->int_status[0] = MT6323_INT_STATUS0;
173*4882a593Smuzhiyun 		chip->int_status[1] = MT6323_INT_STATUS1;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	case MT6391_CHIP_ID:
177*4882a593Smuzhiyun 	case MT6397_CHIP_ID:
178*4882a593Smuzhiyun 		chip->int_con[0] = MT6397_INT_CON0;
179*4882a593Smuzhiyun 		chip->int_con[1] = MT6397_INT_CON1;
180*4882a593Smuzhiyun 		chip->int_status[0] = MT6397_INT_STATUS0;
181*4882a593Smuzhiyun 		chip->int_status[1] = MT6397_INT_STATUS1;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	default:
185*4882a593Smuzhiyun 		dev_err(chip->dev, "unsupported chip: 0x%x\n", chip->chip_id);
186*4882a593Smuzhiyun 		return -ENODEV;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Mask all interrupt sources */
190*4882a593Smuzhiyun 	regmap_write(chip->regmap, chip->int_con[0], 0x0);
191*4882a593Smuzhiyun 	regmap_write(chip->regmap, chip->int_con[1], 0x0);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	chip->pm_nb.notifier_call = mt6397_irq_pm_notifier;
194*4882a593Smuzhiyun 	chip->irq_domain = irq_domain_add_linear(chip->dev->of_node,
195*4882a593Smuzhiyun 						 MT6397_IRQ_NR,
196*4882a593Smuzhiyun 						 &mt6397_irq_domain_ops,
197*4882a593Smuzhiyun 						 chip);
198*4882a593Smuzhiyun 	if (!chip->irq_domain) {
199*4882a593Smuzhiyun 		dev_err(chip->dev, "could not create irq domain\n");
200*4882a593Smuzhiyun 		return -ENOMEM;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(chip->dev, chip->irq, NULL,
204*4882a593Smuzhiyun 					mt6397_irq_thread, IRQF_ONESHOT,
205*4882a593Smuzhiyun 					"mt6397-pmic", chip);
206*4882a593Smuzhiyun 	if (ret) {
207*4882a593Smuzhiyun 		dev_err(chip->dev, "failed to register irq=%d; err: %d\n",
208*4882a593Smuzhiyun 			chip->irq, ret);
209*4882a593Smuzhiyun 		return ret;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	register_pm_notifier(&chip->pm_nb);
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215