xref: /OK3568_Linux_fs/kernel/drivers/mfd/mt6360-core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020 MediaTek Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Gene Chen <gene_chen@richtek.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/i2c.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/mfd/core.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/mfd/mt6360.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* reg 0 -> 0 ~ 7 */
20*4882a593Smuzhiyun #define MT6360_CHG_TREG_EVT		(4)
21*4882a593Smuzhiyun #define MT6360_CHG_AICR_EVT		(5)
22*4882a593Smuzhiyun #define MT6360_CHG_MIVR_EVT		(6)
23*4882a593Smuzhiyun #define MT6360_PWR_RDY_EVT		(7)
24*4882a593Smuzhiyun /* REG 1 -> 8 ~ 15 */
25*4882a593Smuzhiyun #define MT6360_CHG_BATSYSUV_EVT		(9)
26*4882a593Smuzhiyun #define MT6360_FLED_CHG_VINOVP_EVT	(11)
27*4882a593Smuzhiyun #define MT6360_CHG_VSYSUV_EVT		(12)
28*4882a593Smuzhiyun #define MT6360_CHG_VSYSOV_EVT		(13)
29*4882a593Smuzhiyun #define MT6360_CHG_VBATOV_EVT		(14)
30*4882a593Smuzhiyun #define MT6360_CHG_VBUSOV_EVT		(15)
31*4882a593Smuzhiyun /* REG 2 -> 16 ~ 23 */
32*4882a593Smuzhiyun /* REG 3 -> 24 ~ 31 */
33*4882a593Smuzhiyun #define MT6360_WD_PMU_DET		(25)
34*4882a593Smuzhiyun #define MT6360_WD_PMU_DONE		(26)
35*4882a593Smuzhiyun #define MT6360_CHG_TMRI			(27)
36*4882a593Smuzhiyun #define MT6360_CHG_ADPBADI		(29)
37*4882a593Smuzhiyun #define MT6360_CHG_RVPI			(30)
38*4882a593Smuzhiyun #define MT6360_OTPI			(31)
39*4882a593Smuzhiyun /* REG 4 -> 32 ~ 39 */
40*4882a593Smuzhiyun #define MT6360_CHG_AICCMEASL		(32)
41*4882a593Smuzhiyun #define MT6360_CHGDET_DONEI		(34)
42*4882a593Smuzhiyun #define MT6360_WDTMRI			(35)
43*4882a593Smuzhiyun #define MT6360_SSFINISHI		(36)
44*4882a593Smuzhiyun #define MT6360_CHG_RECHGI		(37)
45*4882a593Smuzhiyun #define MT6360_CHG_TERMI		(38)
46*4882a593Smuzhiyun #define MT6360_CHG_IEOCI		(39)
47*4882a593Smuzhiyun /* REG 5 -> 40 ~ 47 */
48*4882a593Smuzhiyun #define MT6360_PUMPX_DONEI		(40)
49*4882a593Smuzhiyun #define MT6360_BAT_OVP_ADC_EVT		(41)
50*4882a593Smuzhiyun #define MT6360_TYPEC_OTP_EVT		(42)
51*4882a593Smuzhiyun #define MT6360_ADC_WAKEUP_EVT		(43)
52*4882a593Smuzhiyun #define MT6360_ADC_DONEI		(44)
53*4882a593Smuzhiyun #define MT6360_BST_BATUVI		(45)
54*4882a593Smuzhiyun #define MT6360_BST_VBUSOVI		(46)
55*4882a593Smuzhiyun #define MT6360_BST_OLPI			(47)
56*4882a593Smuzhiyun /* REG 6 -> 48 ~ 55 */
57*4882a593Smuzhiyun #define MT6360_ATTACH_I			(48)
58*4882a593Smuzhiyun #define MT6360_DETACH_I			(49)
59*4882a593Smuzhiyun #define MT6360_QC30_STPDONE		(51)
60*4882a593Smuzhiyun #define MT6360_QC_VBUSDET_DONE		(52)
61*4882a593Smuzhiyun #define MT6360_HVDCP_DET		(53)
62*4882a593Smuzhiyun #define MT6360_CHGDETI			(54)
63*4882a593Smuzhiyun #define MT6360_DCDTI			(55)
64*4882a593Smuzhiyun /* REG 7 -> 56 ~ 63 */
65*4882a593Smuzhiyun #define MT6360_FOD_DONE_EVT		(56)
66*4882a593Smuzhiyun #define MT6360_FOD_OV_EVT		(57)
67*4882a593Smuzhiyun #define MT6360_CHRDET_UVP_EVT		(58)
68*4882a593Smuzhiyun #define MT6360_CHRDET_OVP_EVT		(59)
69*4882a593Smuzhiyun #define MT6360_CHRDET_EXT_EVT		(60)
70*4882a593Smuzhiyun #define MT6360_FOD_LR_EVT		(61)
71*4882a593Smuzhiyun #define MT6360_FOD_HR_EVT		(62)
72*4882a593Smuzhiyun #define MT6360_FOD_DISCHG_FAIL_EVT	(63)
73*4882a593Smuzhiyun /* REG 8 -> 64 ~ 71 */
74*4882a593Smuzhiyun #define MT6360_USBID_EVT		(64)
75*4882a593Smuzhiyun #define MT6360_APWDTRST_EVT		(65)
76*4882a593Smuzhiyun #define MT6360_EN_EVT			(66)
77*4882a593Smuzhiyun #define MT6360_QONB_RST_EVT		(67)
78*4882a593Smuzhiyun #define MT6360_MRSTB_EVT		(68)
79*4882a593Smuzhiyun #define MT6360_OTP_EVT			(69)
80*4882a593Smuzhiyun #define MT6360_VDDAOV_EVT		(70)
81*4882a593Smuzhiyun #define MT6360_SYSUV_EVT		(71)
82*4882a593Smuzhiyun /* REG 9 -> 72 ~ 79 */
83*4882a593Smuzhiyun #define MT6360_FLED_STRBPIN_EVT		(72)
84*4882a593Smuzhiyun #define MT6360_FLED_TORPIN_EVT		(73)
85*4882a593Smuzhiyun #define MT6360_FLED_TX_EVT		(74)
86*4882a593Smuzhiyun #define MT6360_FLED_LVF_EVT		(75)
87*4882a593Smuzhiyun #define MT6360_FLED2_SHORT_EVT		(78)
88*4882a593Smuzhiyun #define MT6360_FLED1_SHORT_EVT		(79)
89*4882a593Smuzhiyun /* REG 10 -> 80 ~ 87 */
90*4882a593Smuzhiyun #define MT6360_FLED2_STRB_EVT		(80)
91*4882a593Smuzhiyun #define MT6360_FLED1_STRB_EVT		(81)
92*4882a593Smuzhiyun #define MT6360_FLED2_STRB_TO_EVT	(82)
93*4882a593Smuzhiyun #define MT6360_FLED1_STRB_TO_EVT	(83)
94*4882a593Smuzhiyun #define MT6360_FLED2_TOR_EVT		(84)
95*4882a593Smuzhiyun #define MT6360_FLED1_TOR_EVT		(85)
96*4882a593Smuzhiyun /* REG 11 -> 88 ~ 95 */
97*4882a593Smuzhiyun /* REG 12 -> 96 ~ 103 */
98*4882a593Smuzhiyun #define MT6360_BUCK1_PGB_EVT		(96)
99*4882a593Smuzhiyun #define MT6360_BUCK1_OC_EVT		(100)
100*4882a593Smuzhiyun #define MT6360_BUCK1_OV_EVT		(101)
101*4882a593Smuzhiyun #define MT6360_BUCK1_UV_EVT		(102)
102*4882a593Smuzhiyun /* REG 13 -> 104 ~ 111 */
103*4882a593Smuzhiyun #define MT6360_BUCK2_PGB_EVT		(104)
104*4882a593Smuzhiyun #define MT6360_BUCK2_OC_EVT		(108)
105*4882a593Smuzhiyun #define MT6360_BUCK2_OV_EVT		(109)
106*4882a593Smuzhiyun #define MT6360_BUCK2_UV_EVT		(110)
107*4882a593Smuzhiyun /* REG 14 -> 112 ~ 119 */
108*4882a593Smuzhiyun #define MT6360_LDO1_OC_EVT		(113)
109*4882a593Smuzhiyun #define MT6360_LDO2_OC_EVT		(114)
110*4882a593Smuzhiyun #define MT6360_LDO3_OC_EVT		(115)
111*4882a593Smuzhiyun #define MT6360_LDO5_OC_EVT		(117)
112*4882a593Smuzhiyun #define MT6360_LDO6_OC_EVT		(118)
113*4882a593Smuzhiyun #define MT6360_LDO7_OC_EVT		(119)
114*4882a593Smuzhiyun /* REG 15 -> 120 ~ 127 */
115*4882a593Smuzhiyun #define MT6360_LDO1_PGB_EVT		(121)
116*4882a593Smuzhiyun #define MT6360_LDO2_PGB_EVT		(122)
117*4882a593Smuzhiyun #define MT6360_LDO3_PGB_EVT		(123)
118*4882a593Smuzhiyun #define MT6360_LDO5_PGB_EVT		(125)
119*4882a593Smuzhiyun #define MT6360_LDO6_PGB_EVT		(126)
120*4882a593Smuzhiyun #define MT6360_LDO7_PGB_EVT		(127)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const struct regmap_irq mt6360_pmu_irqs[] =  {
123*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_TREG_EVT, 8),
124*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_AICR_EVT, 8),
125*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_MIVR_EVT, 8),
126*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_PWR_RDY_EVT, 8),
127*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_BATSYSUV_EVT, 8),
128*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED_CHG_VINOVP_EVT, 8),
129*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_VSYSUV_EVT, 8),
130*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_VSYSOV_EVT, 8),
131*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_VBATOV_EVT, 8),
132*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_VBUSOV_EVT, 8),
133*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_WD_PMU_DET, 8),
134*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_WD_PMU_DONE, 8),
135*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_TMRI, 8),
136*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_ADPBADI, 8),
137*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_RVPI, 8),
138*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_OTPI, 8),
139*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_AICCMEASL, 8),
140*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHGDET_DONEI, 8),
141*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_WDTMRI, 8),
142*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_SSFINISHI, 8),
143*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_RECHGI, 8),
144*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_TERMI, 8),
145*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHG_IEOCI, 8),
146*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_PUMPX_DONEI, 8),
147*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BAT_OVP_ADC_EVT, 8),
148*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_TYPEC_OTP_EVT, 8),
149*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_ADC_WAKEUP_EVT, 8),
150*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_ADC_DONEI, 8),
151*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BST_BATUVI, 8),
152*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BST_VBUSOVI, 8),
153*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BST_OLPI, 8),
154*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_ATTACH_I, 8),
155*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_DETACH_I, 8),
156*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_QC30_STPDONE, 8),
157*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_QC_VBUSDET_DONE, 8),
158*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_HVDCP_DET, 8),
159*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHGDETI, 8),
160*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_DCDTI, 8),
161*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FOD_DONE_EVT, 8),
162*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FOD_OV_EVT, 8),
163*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHRDET_UVP_EVT, 8),
164*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHRDET_OVP_EVT, 8),
165*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_CHRDET_EXT_EVT, 8),
166*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FOD_LR_EVT, 8),
167*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FOD_HR_EVT, 8),
168*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FOD_DISCHG_FAIL_EVT, 8),
169*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_USBID_EVT, 8),
170*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_APWDTRST_EVT, 8),
171*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_EN_EVT, 8),
172*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_QONB_RST_EVT, 8),
173*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_MRSTB_EVT, 8),
174*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_OTP_EVT, 8),
175*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_VDDAOV_EVT, 8),
176*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_SYSUV_EVT, 8),
177*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED_STRBPIN_EVT, 8),
178*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED_TORPIN_EVT, 8),
179*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED_TX_EVT, 8),
180*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED_LVF_EVT, 8),
181*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED2_SHORT_EVT, 8),
182*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED1_SHORT_EVT, 8),
183*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED2_STRB_EVT, 8),
184*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED1_STRB_EVT, 8),
185*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED2_STRB_TO_EVT, 8),
186*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED1_STRB_TO_EVT, 8),
187*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED2_TOR_EVT, 8),
188*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_FLED1_TOR_EVT, 8),
189*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK1_PGB_EVT, 8),
190*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK1_OC_EVT, 8),
191*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK1_OV_EVT, 8),
192*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK1_UV_EVT, 8),
193*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK2_PGB_EVT, 8),
194*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK2_OC_EVT, 8),
195*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK2_OV_EVT, 8),
196*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_BUCK2_UV_EVT, 8),
197*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO1_OC_EVT, 8),
198*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO2_OC_EVT, 8),
199*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO3_OC_EVT, 8),
200*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO5_OC_EVT, 8),
201*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO6_OC_EVT, 8),
202*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO7_OC_EVT, 8),
203*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO1_PGB_EVT, 8),
204*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO2_PGB_EVT, 8),
205*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO3_PGB_EVT, 8),
206*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO5_PGB_EVT, 8),
207*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO6_PGB_EVT, 8),
208*4882a593Smuzhiyun 	REGMAP_IRQ_REG_LINE(MT6360_LDO7_PGB_EVT, 8),
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
mt6360_pmu_handle_post_irq(void * irq_drv_data)211*4882a593Smuzhiyun static int mt6360_pmu_handle_post_irq(void *irq_drv_data)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct mt6360_pmu_data *mpd = irq_drv_data;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return regmap_update_bits(mpd->regmap,
216*4882a593Smuzhiyun 		MT6360_PMU_IRQ_SET, MT6360_IRQ_RETRIG, MT6360_IRQ_RETRIG);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct regmap_irq_chip mt6360_pmu_irq_chip = {
220*4882a593Smuzhiyun 	.irqs = mt6360_pmu_irqs,
221*4882a593Smuzhiyun 	.num_irqs = ARRAY_SIZE(mt6360_pmu_irqs),
222*4882a593Smuzhiyun 	.num_regs = MT6360_PMU_IRQ_REGNUM,
223*4882a593Smuzhiyun 	.mask_base = MT6360_PMU_CHG_MASK1,
224*4882a593Smuzhiyun 	.status_base = MT6360_PMU_CHG_IRQ1,
225*4882a593Smuzhiyun 	.ack_base = MT6360_PMU_CHG_IRQ1,
226*4882a593Smuzhiyun 	.init_ack_masked = true,
227*4882a593Smuzhiyun 	.use_ack = true,
228*4882a593Smuzhiyun 	.handle_post_irq = mt6360_pmu_handle_post_irq,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct regmap_config mt6360_pmu_regmap_config = {
232*4882a593Smuzhiyun 	.reg_bits = 8,
233*4882a593Smuzhiyun 	.val_bits = 8,
234*4882a593Smuzhiyun 	.max_register = MT6360_PMU_MAXREG,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct resource mt6360_adc_resources[] = {
238*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_ADC_DONEI, "adc_donei"),
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static const struct resource mt6360_chg_resources[] = {
242*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_TREG_EVT, "chg_treg_evt"),
243*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_PWR_RDY_EVT, "pwr_rdy_evt"),
244*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_BATSYSUV_EVT, "chg_batsysuv_evt"),
245*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_VSYSUV_EVT, "chg_vsysuv_evt"),
246*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_VSYSOV_EVT, "chg_vsysov_evt"),
247*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_VBATOV_EVT, "chg_vbatov_evt"),
248*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_VBUSOV_EVT, "chg_vbusov_evt"),
249*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_AICCMEASL, "chg_aiccmeasl"),
250*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_WDTMRI, "wdtmri"),
251*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_RECHGI, "chg_rechgi"),
252*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_TERMI, "chg_termi"),
253*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHG_IEOCI, "chg_ieoci"),
254*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_PUMPX_DONEI, "pumpx_donei"),
255*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_ATTACH_I, "attach_i"),
256*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_CHRDET_EXT_EVT, "chrdet_ext_evt"),
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static const struct resource mt6360_led_resources[] = {
260*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED_CHG_VINOVP_EVT, "fled_chg_vinovp_evt"),
261*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED_LVF_EVT, "fled_lvf_evt"),
262*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED2_SHORT_EVT, "fled2_short_evt"),
263*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED1_SHORT_EVT, "fled1_short_evt"),
264*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED2_STRB_TO_EVT, "fled2_strb_to_evt"),
265*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_FLED1_STRB_TO_EVT, "fled1_strb_to_evt"),
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct resource mt6360_pmic_resources[] = {
269*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_PGB_EVT, "buck1_pgb_evt"),
270*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_OC_EVT, "buck1_oc_evt"),
271*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_OV_EVT, "buck1_ov_evt"),
272*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_UV_EVT, "buck1_uv_evt"),
273*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_PGB_EVT, "buck2_pgb_evt"),
274*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_OC_EVT, "buck2_oc_evt"),
275*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_OV_EVT, "buck2_ov_evt"),
276*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_UV_EVT, "buck2_uv_evt"),
277*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO6_OC_EVT, "ldo6_oc_evt"),
278*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO7_OC_EVT, "ldo7_oc_evt"),
279*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO6_PGB_EVT, "ldo6_pgb_evt"),
280*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO7_PGB_EVT, "ldo7_pgb_evt"),
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const struct resource mt6360_ldo_resources[] = {
284*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO1_OC_EVT, "ldo1_oc_evt"),
285*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO2_OC_EVT, "ldo2_oc_evt"),
286*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO3_OC_EVT, "ldo3_oc_evt"),
287*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO5_OC_EVT, "ldo5_oc_evt"),
288*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO1_PGB_EVT, "ldo1_pgb_evt"),
289*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO2_PGB_EVT, "ldo2_pgb_evt"),
290*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO3_PGB_EVT, "ldo3_pgb_evt"),
291*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(MT6360_LDO5_PGB_EVT, "ldo5_pgb_evt"),
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct mfd_cell mt6360_devs[] = {
295*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_adc", mt6360_adc_resources,
296*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_adc"),
297*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_chg", mt6360_chg_resources,
298*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_chg"),
299*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_led", mt6360_led_resources,
300*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_led"),
301*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_pmic", mt6360_pmic_resources,
302*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_pmic"),
303*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_ldo", mt6360_ldo_resources,
304*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_ldo"),
305*4882a593Smuzhiyun 	OF_MFD_CELL("mt6360_tcpc", NULL,
306*4882a593Smuzhiyun 		    NULL, 0, 0, "mediatek,mt6360_tcpc"),
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const unsigned short mt6360_slave_addr[MT6360_SLAVE_MAX] = {
310*4882a593Smuzhiyun 	MT6360_PMU_SLAVEID,
311*4882a593Smuzhiyun 	MT6360_PMIC_SLAVEID,
312*4882a593Smuzhiyun 	MT6360_LDO_SLAVEID,
313*4882a593Smuzhiyun 	MT6360_TCPC_SLAVEID,
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
mt6360_pmu_probe(struct i2c_client * client)316*4882a593Smuzhiyun static int mt6360_pmu_probe(struct i2c_client *client)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct mt6360_pmu_data *mpd;
319*4882a593Smuzhiyun 	unsigned int reg_data;
320*4882a593Smuzhiyun 	int i, ret;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mpd = devm_kzalloc(&client->dev, sizeof(*mpd), GFP_KERNEL);
323*4882a593Smuzhiyun 	if (!mpd)
324*4882a593Smuzhiyun 		return -ENOMEM;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	mpd->dev = &client->dev;
327*4882a593Smuzhiyun 	i2c_set_clientdata(client, mpd);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	mpd->regmap = devm_regmap_init_i2c(client, &mt6360_pmu_regmap_config);
330*4882a593Smuzhiyun 	if (IS_ERR(mpd->regmap)) {
331*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to register regmap\n");
332*4882a593Smuzhiyun 		return PTR_ERR(mpd->regmap);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ret = regmap_read(mpd->regmap, MT6360_PMU_DEV_INFO, &reg_data);
336*4882a593Smuzhiyun 	if (ret) {
337*4882a593Smuzhiyun 		dev_err(&client->dev, "Device not found\n");
338*4882a593Smuzhiyun 		return ret;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	mpd->chip_rev = reg_data & CHIP_REV_MASK;
342*4882a593Smuzhiyun 	if (mpd->chip_rev != CHIP_VEN_MT6360) {
343*4882a593Smuzhiyun 		dev_err(&client->dev, "Device not supported\n");
344*4882a593Smuzhiyun 		return -ENODEV;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	mt6360_pmu_irq_chip.irq_drv_data = mpd;
348*4882a593Smuzhiyun 	ret = devm_regmap_add_irq_chip(&client->dev, mpd->regmap, client->irq,
349*4882a593Smuzhiyun 				       IRQF_TRIGGER_FALLING, 0,
350*4882a593Smuzhiyun 				       &mt6360_pmu_irq_chip, &mpd->irq_data);
351*4882a593Smuzhiyun 	if (ret) {
352*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to add Regmap IRQ Chip\n");
353*4882a593Smuzhiyun 		return ret;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	mpd->i2c[0] = client;
357*4882a593Smuzhiyun 	for (i = 1; i < MT6360_SLAVE_MAX; i++) {
358*4882a593Smuzhiyun 		mpd->i2c[i] = devm_i2c_new_dummy_device(&client->dev,
359*4882a593Smuzhiyun 							client->adapter,
360*4882a593Smuzhiyun 							mt6360_slave_addr[i]);
361*4882a593Smuzhiyun 		if (IS_ERR(mpd->i2c[i])) {
362*4882a593Smuzhiyun 			dev_err(&client->dev,
363*4882a593Smuzhiyun 				"Failed to get new dummy I2C device for address 0x%x",
364*4882a593Smuzhiyun 				mt6360_slave_addr[i]);
365*4882a593Smuzhiyun 			return PTR_ERR(mpd->i2c[i]);
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 		i2c_set_clientdata(mpd->i2c[i], mpd);
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ret = devm_mfd_add_devices(&client->dev, PLATFORM_DEVID_AUTO,
371*4882a593Smuzhiyun 				   mt6360_devs, ARRAY_SIZE(mt6360_devs), NULL,
372*4882a593Smuzhiyun 				   0, regmap_irq_get_domain(mpd->irq_data));
373*4882a593Smuzhiyun 	if (ret) {
374*4882a593Smuzhiyun 		dev_err(&client->dev,
375*4882a593Smuzhiyun 			"Failed to register subordinate devices\n");
376*4882a593Smuzhiyun 		return ret;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
mt6360_pmu_suspend(struct device * dev)382*4882a593Smuzhiyun static int __maybe_unused mt6360_pmu_suspend(struct device *dev)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct i2c_client *i2c = to_i2c_client(dev);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
387*4882a593Smuzhiyun 		enable_irq_wake(i2c->irq);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
mt6360_pmu_resume(struct device * dev)392*4882a593Smuzhiyun static int __maybe_unused mt6360_pmu_resume(struct device *dev)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	struct i2c_client *i2c = to_i2c_client(dev);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (device_may_wakeup(dev))
398*4882a593Smuzhiyun 		disable_irq_wake(i2c->irq);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mt6360_pmu_pm_ops,
404*4882a593Smuzhiyun 			 mt6360_pmu_suspend, mt6360_pmu_resume);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const struct of_device_id __maybe_unused mt6360_pmu_of_id[] = {
407*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6360_pmu", },
408*4882a593Smuzhiyun 	{},
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6360_pmu_of_id);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static struct i2c_driver mt6360_pmu_driver = {
413*4882a593Smuzhiyun 	.driver = {
414*4882a593Smuzhiyun 		.name = "mt6360_pmu",
415*4882a593Smuzhiyun 		.pm = &mt6360_pmu_pm_ops,
416*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mt6360_pmu_of_id),
417*4882a593Smuzhiyun 	},
418*4882a593Smuzhiyun 	.probe_new = mt6360_pmu_probe,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun module_i2c_driver(mt6360_pmu_driver);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun MODULE_AUTHOR("Gene Chen <gene_chen@richtek.com>");
423*4882a593Smuzhiyun MODULE_DESCRIPTION("MT6360 PMU I2C Driver");
424*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
425