1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * lpc_ich.c - LPC interface for Intel ICH
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * LPC bridge function of the Intel ICH contains many other
6*4882a593Smuzhiyun * functional units, such as Interrupt controllers, Timers,
7*4882a593Smuzhiyun * Power Management, System Management, GPIO, RTC, and LPC
8*4882a593Smuzhiyun * Configuration Registers.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This driver is derived from lpc_sch.
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun * Copyright (c) 2011 Extreme Engineering Solution, Inc.
13*4882a593Smuzhiyun * Author: Aaron Sierra <asierra@xes-inc.com>
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * This driver supports the following I/O Controller hubs:
16*4882a593Smuzhiyun * (See the intel documentation on http://developer.intel.com.)
17*4882a593Smuzhiyun * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
18*4882a593Smuzhiyun * document number 290687-002, 298242-027: 82801BA (ICH2)
19*4882a593Smuzhiyun * document number 290733-003, 290739-013: 82801CA (ICH3-S)
20*4882a593Smuzhiyun * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
21*4882a593Smuzhiyun * document number 290744-001, 290745-025: 82801DB (ICH4)
22*4882a593Smuzhiyun * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
23*4882a593Smuzhiyun * document number 273599-001, 273645-002: 82801E (C-ICH)
24*4882a593Smuzhiyun * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
25*4882a593Smuzhiyun * document number 300641-004, 300884-013: 6300ESB
26*4882a593Smuzhiyun * document number 301473-002, 301474-026: 82801F (ICH6)
27*4882a593Smuzhiyun * document number 313082-001, 313075-006: 631xESB, 632xESB
28*4882a593Smuzhiyun * document number 307013-003, 307014-024: 82801G (ICH7)
29*4882a593Smuzhiyun * document number 322896-001, 322897-001: NM10
30*4882a593Smuzhiyun * document number 313056-003, 313057-017: 82801H (ICH8)
31*4882a593Smuzhiyun * document number 316972-004, 316973-012: 82801I (ICH9)
32*4882a593Smuzhiyun * document number 319973-002, 319974-002: 82801J (ICH10)
33*4882a593Smuzhiyun * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
34*4882a593Smuzhiyun * document number 320066-003, 320257-008: EP80597 (IICH)
35*4882a593Smuzhiyun * document number 324645-001, 324646-001: Cougar Point (CPT)
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <linux/kernel.h>
41*4882a593Smuzhiyun #include <linux/module.h>
42*4882a593Smuzhiyun #include <linux/errno.h>
43*4882a593Smuzhiyun #include <linux/acpi.h>
44*4882a593Smuzhiyun #include <linux/pci.h>
45*4882a593Smuzhiyun #include <linux/mfd/core.h>
46*4882a593Smuzhiyun #include <linux/mfd/lpc_ich.h>
47*4882a593Smuzhiyun #include <linux/platform_data/itco_wdt.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define ACPIBASE 0x40
50*4882a593Smuzhiyun #define ACPIBASE_GPE_OFF 0x28
51*4882a593Smuzhiyun #define ACPIBASE_GPE_END 0x2f
52*4882a593Smuzhiyun #define ACPIBASE_SMI_OFF 0x30
53*4882a593Smuzhiyun #define ACPIBASE_SMI_END 0x33
54*4882a593Smuzhiyun #define ACPIBASE_PMC_OFF 0x08
55*4882a593Smuzhiyun #define ACPIBASE_PMC_END 0x0c
56*4882a593Smuzhiyun #define ACPIBASE_TCO_OFF 0x60
57*4882a593Smuzhiyun #define ACPIBASE_TCO_END 0x7f
58*4882a593Smuzhiyun #define ACPICTRL_PMCBASE 0x44
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define ACPIBASE_GCS_OFF 0x3410
61*4882a593Smuzhiyun #define ACPIBASE_GCS_END 0x3414
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define SPIBASE_BYT 0x54
64*4882a593Smuzhiyun #define SPIBASE_BYT_SZ 512
65*4882a593Smuzhiyun #define SPIBASE_BYT_EN BIT(1)
66*4882a593Smuzhiyun #define BYT_BCR 0xfc
67*4882a593Smuzhiyun #define BYT_BCR_WPD BIT(0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SPIBASE_LPT 0x3800
70*4882a593Smuzhiyun #define SPIBASE_LPT_SZ 512
71*4882a593Smuzhiyun #define BCR 0xdc
72*4882a593Smuzhiyun #define BCR_WPD BIT(0)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define SPIBASE_APL_SZ 4096
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define GPIOBASE_ICH0 0x58
77*4882a593Smuzhiyun #define GPIOCTRL_ICH0 0x5C
78*4882a593Smuzhiyun #define GPIOBASE_ICH6 0x48
79*4882a593Smuzhiyun #define GPIOCTRL_ICH6 0x4C
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define RCBABASE 0xf0
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define wdt_io_res(i) wdt_res(0, i)
84*4882a593Smuzhiyun #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
85*4882a593Smuzhiyun #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct lpc_ich_priv {
88*4882a593Smuzhiyun int chipset;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun int abase; /* ACPI base */
91*4882a593Smuzhiyun int actrl_pbase; /* ACPI control or PMC base */
92*4882a593Smuzhiyun int gbase; /* GPIO base */
93*4882a593Smuzhiyun int gctrl; /* GPIO control */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun int abase_save; /* Cached ACPI base value */
96*4882a593Smuzhiyun int actrl_pbase_save; /* Cached ACPI control or PMC base value */
97*4882a593Smuzhiyun int gctrl_save; /* Cached GPIO control value */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct resource wdt_ich_res[] = {
101*4882a593Smuzhiyun /* ACPI - TCO */
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun .flags = IORESOURCE_IO,
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun /* ACPI - SMI */
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun .flags = IORESOURCE_IO,
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun /* GCS or PMC */
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
112*4882a593Smuzhiyun },
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static struct resource gpio_ich_res[] = {
116*4882a593Smuzhiyun /* GPIO */
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun .flags = IORESOURCE_IO,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun /* ACPI - GPE0 */
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun .flags = IORESOURCE_IO,
123*4882a593Smuzhiyun },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static struct resource intel_spi_res[] = {
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static struct mfd_cell lpc_ich_wdt_cell = {
133*4882a593Smuzhiyun .name = "iTCO_wdt",
134*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(wdt_ich_res),
135*4882a593Smuzhiyun .resources = wdt_ich_res,
136*4882a593Smuzhiyun .ignore_resource_conflicts = true,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct mfd_cell lpc_ich_gpio_cell = {
140*4882a593Smuzhiyun .name = "gpio_ich",
141*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(gpio_ich_res),
142*4882a593Smuzhiyun .resources = gpio_ich_res,
143*4882a593Smuzhiyun .ignore_resource_conflicts = true,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct mfd_cell lpc_ich_spi_cell = {
148*4882a593Smuzhiyun .name = "intel-spi",
149*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(intel_spi_res),
150*4882a593Smuzhiyun .resources = intel_spi_res,
151*4882a593Smuzhiyun .ignore_resource_conflicts = true,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* chipset related info */
155*4882a593Smuzhiyun enum lpc_chipsets {
156*4882a593Smuzhiyun LPC_ICH = 0, /* ICH */
157*4882a593Smuzhiyun LPC_ICH0, /* ICH0 */
158*4882a593Smuzhiyun LPC_ICH2, /* ICH2 */
159*4882a593Smuzhiyun LPC_ICH2M, /* ICH2-M */
160*4882a593Smuzhiyun LPC_ICH3, /* ICH3-S */
161*4882a593Smuzhiyun LPC_ICH3M, /* ICH3-M */
162*4882a593Smuzhiyun LPC_ICH4, /* ICH4 */
163*4882a593Smuzhiyun LPC_ICH4M, /* ICH4-M */
164*4882a593Smuzhiyun LPC_CICH, /* C-ICH */
165*4882a593Smuzhiyun LPC_ICH5, /* ICH5 & ICH5R */
166*4882a593Smuzhiyun LPC_6300ESB, /* 6300ESB */
167*4882a593Smuzhiyun LPC_ICH6, /* ICH6 & ICH6R */
168*4882a593Smuzhiyun LPC_ICH6M, /* ICH6-M */
169*4882a593Smuzhiyun LPC_ICH6W, /* ICH6W & ICH6RW */
170*4882a593Smuzhiyun LPC_631XESB, /* 631xESB/632xESB */
171*4882a593Smuzhiyun LPC_ICH7, /* ICH7 & ICH7R */
172*4882a593Smuzhiyun LPC_ICH7DH, /* ICH7DH */
173*4882a593Smuzhiyun LPC_ICH7M, /* ICH7-M & ICH7-U */
174*4882a593Smuzhiyun LPC_ICH7MDH, /* ICH7-M DH */
175*4882a593Smuzhiyun LPC_NM10, /* NM10 */
176*4882a593Smuzhiyun LPC_ICH8, /* ICH8 & ICH8R */
177*4882a593Smuzhiyun LPC_ICH8DH, /* ICH8DH */
178*4882a593Smuzhiyun LPC_ICH8DO, /* ICH8DO */
179*4882a593Smuzhiyun LPC_ICH8M, /* ICH8M */
180*4882a593Smuzhiyun LPC_ICH8ME, /* ICH8M-E */
181*4882a593Smuzhiyun LPC_ICH9, /* ICH9 */
182*4882a593Smuzhiyun LPC_ICH9R, /* ICH9R */
183*4882a593Smuzhiyun LPC_ICH9DH, /* ICH9DH */
184*4882a593Smuzhiyun LPC_ICH9DO, /* ICH9DO */
185*4882a593Smuzhiyun LPC_ICH9M, /* ICH9M */
186*4882a593Smuzhiyun LPC_ICH9ME, /* ICH9M-E */
187*4882a593Smuzhiyun LPC_ICH10, /* ICH10 */
188*4882a593Smuzhiyun LPC_ICH10R, /* ICH10R */
189*4882a593Smuzhiyun LPC_ICH10D, /* ICH10D */
190*4882a593Smuzhiyun LPC_ICH10DO, /* ICH10DO */
191*4882a593Smuzhiyun LPC_PCH, /* PCH Desktop Full Featured */
192*4882a593Smuzhiyun LPC_PCHM, /* PCH Mobile Full Featured */
193*4882a593Smuzhiyun LPC_P55, /* P55 */
194*4882a593Smuzhiyun LPC_PM55, /* PM55 */
195*4882a593Smuzhiyun LPC_H55, /* H55 */
196*4882a593Smuzhiyun LPC_QM57, /* QM57 */
197*4882a593Smuzhiyun LPC_H57, /* H57 */
198*4882a593Smuzhiyun LPC_HM55, /* HM55 */
199*4882a593Smuzhiyun LPC_Q57, /* Q57 */
200*4882a593Smuzhiyun LPC_HM57, /* HM57 */
201*4882a593Smuzhiyun LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
202*4882a593Smuzhiyun LPC_QS57, /* QS57 */
203*4882a593Smuzhiyun LPC_3400, /* 3400 */
204*4882a593Smuzhiyun LPC_3420, /* 3420 */
205*4882a593Smuzhiyun LPC_3450, /* 3450 */
206*4882a593Smuzhiyun LPC_EP80579, /* EP80579 */
207*4882a593Smuzhiyun LPC_CPT, /* Cougar Point */
208*4882a593Smuzhiyun LPC_CPTD, /* Cougar Point Desktop */
209*4882a593Smuzhiyun LPC_CPTM, /* Cougar Point Mobile */
210*4882a593Smuzhiyun LPC_PBG, /* Patsburg */
211*4882a593Smuzhiyun LPC_DH89XXCC, /* DH89xxCC */
212*4882a593Smuzhiyun LPC_PPT, /* Panther Point */
213*4882a593Smuzhiyun LPC_LPT, /* Lynx Point */
214*4882a593Smuzhiyun LPC_LPT_LP, /* Lynx Point-LP */
215*4882a593Smuzhiyun LPC_WBG, /* Wellsburg */
216*4882a593Smuzhiyun LPC_AVN, /* Avoton SoC */
217*4882a593Smuzhiyun LPC_BAYTRAIL, /* Bay Trail SoC */
218*4882a593Smuzhiyun LPC_COLETO, /* Coleto Creek */
219*4882a593Smuzhiyun LPC_WPT_LP, /* Wildcat Point-LP */
220*4882a593Smuzhiyun LPC_BRASWELL, /* Braswell SoC */
221*4882a593Smuzhiyun LPC_LEWISBURG, /* Lewisburg */
222*4882a593Smuzhiyun LPC_9S, /* 9 Series */
223*4882a593Smuzhiyun LPC_APL, /* Apollo Lake SoC */
224*4882a593Smuzhiyun LPC_GLK, /* Gemini Lake SoC */
225*4882a593Smuzhiyun LPC_COUGARMOUNTAIN,/* Cougar Mountain SoC*/
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct lpc_ich_info lpc_chipset_info[] = {
229*4882a593Smuzhiyun [LPC_ICH] = {
230*4882a593Smuzhiyun .name = "ICH",
231*4882a593Smuzhiyun .iTCO_version = 1,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun [LPC_ICH0] = {
234*4882a593Smuzhiyun .name = "ICH0",
235*4882a593Smuzhiyun .iTCO_version = 1,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun [LPC_ICH2] = {
238*4882a593Smuzhiyun .name = "ICH2",
239*4882a593Smuzhiyun .iTCO_version = 1,
240*4882a593Smuzhiyun },
241*4882a593Smuzhiyun [LPC_ICH2M] = {
242*4882a593Smuzhiyun .name = "ICH2-M",
243*4882a593Smuzhiyun .iTCO_version = 1,
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun [LPC_ICH3] = {
246*4882a593Smuzhiyun .name = "ICH3-S",
247*4882a593Smuzhiyun .iTCO_version = 1,
248*4882a593Smuzhiyun },
249*4882a593Smuzhiyun [LPC_ICH3M] = {
250*4882a593Smuzhiyun .name = "ICH3-M",
251*4882a593Smuzhiyun .iTCO_version = 1,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun [LPC_ICH4] = {
254*4882a593Smuzhiyun .name = "ICH4",
255*4882a593Smuzhiyun .iTCO_version = 1,
256*4882a593Smuzhiyun },
257*4882a593Smuzhiyun [LPC_ICH4M] = {
258*4882a593Smuzhiyun .name = "ICH4-M",
259*4882a593Smuzhiyun .iTCO_version = 1,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun [LPC_CICH] = {
262*4882a593Smuzhiyun .name = "C-ICH",
263*4882a593Smuzhiyun .iTCO_version = 1,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun [LPC_ICH5] = {
266*4882a593Smuzhiyun .name = "ICH5 or ICH5R",
267*4882a593Smuzhiyun .iTCO_version = 1,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun [LPC_6300ESB] = {
270*4882a593Smuzhiyun .name = "6300ESB",
271*4882a593Smuzhiyun .iTCO_version = 1,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun [LPC_ICH6] = {
274*4882a593Smuzhiyun .name = "ICH6 or ICH6R",
275*4882a593Smuzhiyun .iTCO_version = 2,
276*4882a593Smuzhiyun .gpio_version = ICH_V6_GPIO,
277*4882a593Smuzhiyun },
278*4882a593Smuzhiyun [LPC_ICH6M] = {
279*4882a593Smuzhiyun .name = "ICH6-M",
280*4882a593Smuzhiyun .iTCO_version = 2,
281*4882a593Smuzhiyun .gpio_version = ICH_V6_GPIO,
282*4882a593Smuzhiyun },
283*4882a593Smuzhiyun [LPC_ICH6W] = {
284*4882a593Smuzhiyun .name = "ICH6W or ICH6RW",
285*4882a593Smuzhiyun .iTCO_version = 2,
286*4882a593Smuzhiyun .gpio_version = ICH_V6_GPIO,
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun [LPC_631XESB] = {
289*4882a593Smuzhiyun .name = "631xESB/632xESB",
290*4882a593Smuzhiyun .iTCO_version = 2,
291*4882a593Smuzhiyun .gpio_version = ICH_V6_GPIO,
292*4882a593Smuzhiyun },
293*4882a593Smuzhiyun [LPC_ICH7] = {
294*4882a593Smuzhiyun .name = "ICH7 or ICH7R",
295*4882a593Smuzhiyun .iTCO_version = 2,
296*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
297*4882a593Smuzhiyun },
298*4882a593Smuzhiyun [LPC_ICH7DH] = {
299*4882a593Smuzhiyun .name = "ICH7DH",
300*4882a593Smuzhiyun .iTCO_version = 2,
301*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun [LPC_ICH7M] = {
304*4882a593Smuzhiyun .name = "ICH7-M or ICH7-U",
305*4882a593Smuzhiyun .iTCO_version = 2,
306*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun [LPC_ICH7MDH] = {
309*4882a593Smuzhiyun .name = "ICH7-M DH",
310*4882a593Smuzhiyun .iTCO_version = 2,
311*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
312*4882a593Smuzhiyun },
313*4882a593Smuzhiyun [LPC_NM10] = {
314*4882a593Smuzhiyun .name = "NM10",
315*4882a593Smuzhiyun .iTCO_version = 2,
316*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun [LPC_ICH8] = {
319*4882a593Smuzhiyun .name = "ICH8 or ICH8R",
320*4882a593Smuzhiyun .iTCO_version = 2,
321*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun [LPC_ICH8DH] = {
324*4882a593Smuzhiyun .name = "ICH8DH",
325*4882a593Smuzhiyun .iTCO_version = 2,
326*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun [LPC_ICH8DO] = {
329*4882a593Smuzhiyun .name = "ICH8DO",
330*4882a593Smuzhiyun .iTCO_version = 2,
331*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun [LPC_ICH8M] = {
334*4882a593Smuzhiyun .name = "ICH8M",
335*4882a593Smuzhiyun .iTCO_version = 2,
336*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
337*4882a593Smuzhiyun },
338*4882a593Smuzhiyun [LPC_ICH8ME] = {
339*4882a593Smuzhiyun .name = "ICH8M-E",
340*4882a593Smuzhiyun .iTCO_version = 2,
341*4882a593Smuzhiyun .gpio_version = ICH_V7_GPIO,
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun [LPC_ICH9] = {
344*4882a593Smuzhiyun .name = "ICH9",
345*4882a593Smuzhiyun .iTCO_version = 2,
346*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun [LPC_ICH9R] = {
349*4882a593Smuzhiyun .name = "ICH9R",
350*4882a593Smuzhiyun .iTCO_version = 2,
351*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun [LPC_ICH9DH] = {
354*4882a593Smuzhiyun .name = "ICH9DH",
355*4882a593Smuzhiyun .iTCO_version = 2,
356*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun [LPC_ICH9DO] = {
359*4882a593Smuzhiyun .name = "ICH9DO",
360*4882a593Smuzhiyun .iTCO_version = 2,
361*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun [LPC_ICH9M] = {
364*4882a593Smuzhiyun .name = "ICH9M",
365*4882a593Smuzhiyun .iTCO_version = 2,
366*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun [LPC_ICH9ME] = {
369*4882a593Smuzhiyun .name = "ICH9M-E",
370*4882a593Smuzhiyun .iTCO_version = 2,
371*4882a593Smuzhiyun .gpio_version = ICH_V9_GPIO,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun [LPC_ICH10] = {
374*4882a593Smuzhiyun .name = "ICH10",
375*4882a593Smuzhiyun .iTCO_version = 2,
376*4882a593Smuzhiyun .gpio_version = ICH_V10CONS_GPIO,
377*4882a593Smuzhiyun },
378*4882a593Smuzhiyun [LPC_ICH10R] = {
379*4882a593Smuzhiyun .name = "ICH10R",
380*4882a593Smuzhiyun .iTCO_version = 2,
381*4882a593Smuzhiyun .gpio_version = ICH_V10CONS_GPIO,
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun [LPC_ICH10D] = {
384*4882a593Smuzhiyun .name = "ICH10D",
385*4882a593Smuzhiyun .iTCO_version = 2,
386*4882a593Smuzhiyun .gpio_version = ICH_V10CORP_GPIO,
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun [LPC_ICH10DO] = {
389*4882a593Smuzhiyun .name = "ICH10DO",
390*4882a593Smuzhiyun .iTCO_version = 2,
391*4882a593Smuzhiyun .gpio_version = ICH_V10CORP_GPIO,
392*4882a593Smuzhiyun },
393*4882a593Smuzhiyun [LPC_PCH] = {
394*4882a593Smuzhiyun .name = "PCH Desktop Full Featured",
395*4882a593Smuzhiyun .iTCO_version = 2,
396*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
397*4882a593Smuzhiyun },
398*4882a593Smuzhiyun [LPC_PCHM] = {
399*4882a593Smuzhiyun .name = "PCH Mobile Full Featured",
400*4882a593Smuzhiyun .iTCO_version = 2,
401*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun [LPC_P55] = {
404*4882a593Smuzhiyun .name = "P55",
405*4882a593Smuzhiyun .iTCO_version = 2,
406*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
407*4882a593Smuzhiyun },
408*4882a593Smuzhiyun [LPC_PM55] = {
409*4882a593Smuzhiyun .name = "PM55",
410*4882a593Smuzhiyun .iTCO_version = 2,
411*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun [LPC_H55] = {
414*4882a593Smuzhiyun .name = "H55",
415*4882a593Smuzhiyun .iTCO_version = 2,
416*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun [LPC_QM57] = {
419*4882a593Smuzhiyun .name = "QM57",
420*4882a593Smuzhiyun .iTCO_version = 2,
421*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
422*4882a593Smuzhiyun },
423*4882a593Smuzhiyun [LPC_H57] = {
424*4882a593Smuzhiyun .name = "H57",
425*4882a593Smuzhiyun .iTCO_version = 2,
426*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun [LPC_HM55] = {
429*4882a593Smuzhiyun .name = "HM55",
430*4882a593Smuzhiyun .iTCO_version = 2,
431*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun [LPC_Q57] = {
434*4882a593Smuzhiyun .name = "Q57",
435*4882a593Smuzhiyun .iTCO_version = 2,
436*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
437*4882a593Smuzhiyun },
438*4882a593Smuzhiyun [LPC_HM57] = {
439*4882a593Smuzhiyun .name = "HM57",
440*4882a593Smuzhiyun .iTCO_version = 2,
441*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
442*4882a593Smuzhiyun },
443*4882a593Smuzhiyun [LPC_PCHMSFF] = {
444*4882a593Smuzhiyun .name = "PCH Mobile SFF Full Featured",
445*4882a593Smuzhiyun .iTCO_version = 2,
446*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun [LPC_QS57] = {
449*4882a593Smuzhiyun .name = "QS57",
450*4882a593Smuzhiyun .iTCO_version = 2,
451*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun [LPC_3400] = {
454*4882a593Smuzhiyun .name = "3400",
455*4882a593Smuzhiyun .iTCO_version = 2,
456*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun [LPC_3420] = {
459*4882a593Smuzhiyun .name = "3420",
460*4882a593Smuzhiyun .iTCO_version = 2,
461*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun [LPC_3450] = {
464*4882a593Smuzhiyun .name = "3450",
465*4882a593Smuzhiyun .iTCO_version = 2,
466*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
467*4882a593Smuzhiyun },
468*4882a593Smuzhiyun [LPC_EP80579] = {
469*4882a593Smuzhiyun .name = "EP80579",
470*4882a593Smuzhiyun .iTCO_version = 2,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun [LPC_CPT] = {
473*4882a593Smuzhiyun .name = "Cougar Point",
474*4882a593Smuzhiyun .iTCO_version = 2,
475*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
476*4882a593Smuzhiyun },
477*4882a593Smuzhiyun [LPC_CPTD] = {
478*4882a593Smuzhiyun .name = "Cougar Point Desktop",
479*4882a593Smuzhiyun .iTCO_version = 2,
480*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
481*4882a593Smuzhiyun },
482*4882a593Smuzhiyun [LPC_CPTM] = {
483*4882a593Smuzhiyun .name = "Cougar Point Mobile",
484*4882a593Smuzhiyun .iTCO_version = 2,
485*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
486*4882a593Smuzhiyun },
487*4882a593Smuzhiyun [LPC_PBG] = {
488*4882a593Smuzhiyun .name = "Patsburg",
489*4882a593Smuzhiyun .iTCO_version = 2,
490*4882a593Smuzhiyun },
491*4882a593Smuzhiyun [LPC_DH89XXCC] = {
492*4882a593Smuzhiyun .name = "DH89xxCC",
493*4882a593Smuzhiyun .iTCO_version = 2,
494*4882a593Smuzhiyun },
495*4882a593Smuzhiyun [LPC_PPT] = {
496*4882a593Smuzhiyun .name = "Panther Point",
497*4882a593Smuzhiyun .iTCO_version = 2,
498*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
499*4882a593Smuzhiyun },
500*4882a593Smuzhiyun [LPC_LPT] = {
501*4882a593Smuzhiyun .name = "Lynx Point",
502*4882a593Smuzhiyun .iTCO_version = 2,
503*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
504*4882a593Smuzhiyun .spi_type = INTEL_SPI_LPT,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun [LPC_LPT_LP] = {
507*4882a593Smuzhiyun .name = "Lynx Point_LP",
508*4882a593Smuzhiyun .iTCO_version = 2,
509*4882a593Smuzhiyun .spi_type = INTEL_SPI_LPT,
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun [LPC_WBG] = {
512*4882a593Smuzhiyun .name = "Wellsburg",
513*4882a593Smuzhiyun .iTCO_version = 2,
514*4882a593Smuzhiyun },
515*4882a593Smuzhiyun [LPC_AVN] = {
516*4882a593Smuzhiyun .name = "Avoton SoC",
517*4882a593Smuzhiyun .iTCO_version = 3,
518*4882a593Smuzhiyun .gpio_version = AVOTON_GPIO,
519*4882a593Smuzhiyun .spi_type = INTEL_SPI_BYT,
520*4882a593Smuzhiyun },
521*4882a593Smuzhiyun [LPC_BAYTRAIL] = {
522*4882a593Smuzhiyun .name = "Bay Trail SoC",
523*4882a593Smuzhiyun .iTCO_version = 3,
524*4882a593Smuzhiyun .spi_type = INTEL_SPI_BYT,
525*4882a593Smuzhiyun },
526*4882a593Smuzhiyun [LPC_COLETO] = {
527*4882a593Smuzhiyun .name = "Coleto Creek",
528*4882a593Smuzhiyun .iTCO_version = 2,
529*4882a593Smuzhiyun },
530*4882a593Smuzhiyun [LPC_WPT_LP] = {
531*4882a593Smuzhiyun .name = "Wildcat Point_LP",
532*4882a593Smuzhiyun .iTCO_version = 2,
533*4882a593Smuzhiyun .spi_type = INTEL_SPI_LPT,
534*4882a593Smuzhiyun },
535*4882a593Smuzhiyun [LPC_BRASWELL] = {
536*4882a593Smuzhiyun .name = "Braswell SoC",
537*4882a593Smuzhiyun .iTCO_version = 3,
538*4882a593Smuzhiyun .spi_type = INTEL_SPI_BYT,
539*4882a593Smuzhiyun },
540*4882a593Smuzhiyun [LPC_LEWISBURG] = {
541*4882a593Smuzhiyun .name = "Lewisburg",
542*4882a593Smuzhiyun .iTCO_version = 2,
543*4882a593Smuzhiyun },
544*4882a593Smuzhiyun [LPC_9S] = {
545*4882a593Smuzhiyun .name = "9 Series",
546*4882a593Smuzhiyun .iTCO_version = 2,
547*4882a593Smuzhiyun .gpio_version = ICH_V5_GPIO,
548*4882a593Smuzhiyun },
549*4882a593Smuzhiyun [LPC_APL] = {
550*4882a593Smuzhiyun .name = "Apollo Lake SoC",
551*4882a593Smuzhiyun .iTCO_version = 5,
552*4882a593Smuzhiyun .spi_type = INTEL_SPI_BXT,
553*4882a593Smuzhiyun },
554*4882a593Smuzhiyun [LPC_GLK] = {
555*4882a593Smuzhiyun .name = "Gemini Lake SoC",
556*4882a593Smuzhiyun .spi_type = INTEL_SPI_BXT,
557*4882a593Smuzhiyun },
558*4882a593Smuzhiyun [LPC_COUGARMOUNTAIN] = {
559*4882a593Smuzhiyun .name = "Cougar Mountain SoC",
560*4882a593Smuzhiyun .iTCO_version = 3,
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun * This data only exists for exporting the supported PCI ids
566*4882a593Smuzhiyun * via MODULE_DEVICE_TABLE. We do not actually register a
567*4882a593Smuzhiyun * pci_driver, because the I/O Controller Hub has also other
568*4882a593Smuzhiyun * functions that probably will be registered by other drivers.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun static const struct pci_device_id lpc_ich_ids[] = {
571*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
572*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
573*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
574*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
575*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
576*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
577*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
578*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
579*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
580*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
581*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
582*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
583*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
584*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
585*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
586*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
587*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
588*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
589*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
590*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
591*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
592*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
593*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
594*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
595*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
596*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
597*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
598*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
599*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
600*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
601*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
602*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
603*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
604*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
605*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
606*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
607*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
608*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
609*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
610*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
611*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
612*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
613*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
614*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
615*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
616*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
617*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
618*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
619*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
620*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
621*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
622*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
623*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
624*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
625*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
626*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
627*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
628*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
629*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
630*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
631*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
632*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
633*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
634*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
635*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
636*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
637*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
638*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
639*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
640*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
641*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
642*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
643*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
644*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
645*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
646*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
647*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
648*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
649*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
650*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
651*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
652*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
653*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
654*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
655*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
656*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
657*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
658*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
659*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
660*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
661*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
662*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
663*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
664*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
665*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
666*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
667*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
668*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
669*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
670*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
671*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
672*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
673*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
674*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
675*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
676*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
677*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
678*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
679*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
680*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
681*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
682*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
683*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
684*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
685*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
686*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
687*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
688*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
689*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
690*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3197), LPC_GLK},
691*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x2b9c), LPC_COUGARMOUNTAIN},
692*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
693*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
694*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
695*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
696*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
697*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
698*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
699*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
700*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
701*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
702*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
703*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
704*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
705*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
706*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
707*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
708*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
709*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
710*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
711*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
712*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x5ae8), LPC_APL},
713*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
714*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
715*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
716*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
717*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
718*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
719*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
720*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
721*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
722*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
723*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
724*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
725*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
726*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
727*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
728*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
729*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
730*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
731*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
732*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
733*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
734*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
735*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
736*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
737*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
738*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
739*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
740*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
741*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
742*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
743*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
744*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
745*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
746*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
747*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
748*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
749*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
750*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
751*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
752*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
753*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
754*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
755*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
756*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
757*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
758*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
759*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
760*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
761*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
762*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
763*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
764*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
765*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
766*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
767*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
768*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
769*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
770*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
771*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
772*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
773*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
774*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
775*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
776*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
777*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
778*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
779*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
780*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
781*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
782*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
783*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
784*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
785*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
786*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
787*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
788*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
789*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
790*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
791*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
792*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
793*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
794*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
795*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
796*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
797*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c1), LPC_LEWISBURG},
798*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c2), LPC_LEWISBURG},
799*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c3), LPC_LEWISBURG},
800*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c4), LPC_LEWISBURG},
801*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c5), LPC_LEWISBURG},
802*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c6), LPC_LEWISBURG},
803*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa1c7), LPC_LEWISBURG},
804*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa242), LPC_LEWISBURG},
805*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0xa243), LPC_LEWISBURG},
806*4882a593Smuzhiyun { 0, }, /* End of list */
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
809*4882a593Smuzhiyun
lpc_ich_restore_config_space(struct pci_dev * dev)810*4882a593Smuzhiyun static void lpc_ich_restore_config_space(struct pci_dev *dev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (priv->abase_save >= 0) {
815*4882a593Smuzhiyun pci_write_config_byte(dev, priv->abase, priv->abase_save);
816*4882a593Smuzhiyun priv->abase_save = -1;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (priv->actrl_pbase_save >= 0) {
820*4882a593Smuzhiyun pci_write_config_byte(dev, priv->actrl_pbase,
821*4882a593Smuzhiyun priv->actrl_pbase_save);
822*4882a593Smuzhiyun priv->actrl_pbase_save = -1;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (priv->gctrl_save >= 0) {
826*4882a593Smuzhiyun pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
827*4882a593Smuzhiyun priv->gctrl_save = -1;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
lpc_ich_enable_acpi_space(struct pci_dev * dev)831*4882a593Smuzhiyun static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
834*4882a593Smuzhiyun u8 reg_save;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun switch (lpc_chipset_info[priv->chipset].iTCO_version) {
837*4882a593Smuzhiyun case 3:
838*4882a593Smuzhiyun /*
839*4882a593Smuzhiyun * Some chipsets (eg Avoton) enable the ACPI space in the
840*4882a593Smuzhiyun * ACPI BASE register.
841*4882a593Smuzhiyun */
842*4882a593Smuzhiyun pci_read_config_byte(dev, priv->abase, ®_save);
843*4882a593Smuzhiyun pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
844*4882a593Smuzhiyun priv->abase_save = reg_save;
845*4882a593Smuzhiyun break;
846*4882a593Smuzhiyun default:
847*4882a593Smuzhiyun /*
848*4882a593Smuzhiyun * Most chipsets enable the ACPI space in the ACPI control
849*4882a593Smuzhiyun * register.
850*4882a593Smuzhiyun */
851*4882a593Smuzhiyun pci_read_config_byte(dev, priv->actrl_pbase, ®_save);
852*4882a593Smuzhiyun pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
853*4882a593Smuzhiyun priv->actrl_pbase_save = reg_save;
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
lpc_ich_enable_gpio_space(struct pci_dev * dev)858*4882a593Smuzhiyun static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
861*4882a593Smuzhiyun u8 reg_save;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun pci_read_config_byte(dev, priv->gctrl, ®_save);
864*4882a593Smuzhiyun pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
865*4882a593Smuzhiyun priv->gctrl_save = reg_save;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
lpc_ich_enable_pmc_space(struct pci_dev * dev)868*4882a593Smuzhiyun static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
871*4882a593Smuzhiyun u8 reg_save;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun pci_read_config_byte(dev, priv->actrl_pbase, ®_save);
874*4882a593Smuzhiyun pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun priv->actrl_pbase_save = reg_save;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
lpc_ich_finalize_wdt_cell(struct pci_dev * dev)879*4882a593Smuzhiyun static int lpc_ich_finalize_wdt_cell(struct pci_dev *dev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct itco_wdt_platform_data *pdata;
882*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
883*4882a593Smuzhiyun struct lpc_ich_info *info;
884*4882a593Smuzhiyun struct mfd_cell *cell = &lpc_ich_wdt_cell;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
887*4882a593Smuzhiyun if (!pdata)
888*4882a593Smuzhiyun return -ENOMEM;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun info = &lpc_chipset_info[priv->chipset];
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun pdata->version = info->iTCO_version;
893*4882a593Smuzhiyun strlcpy(pdata->name, info->name, sizeof(pdata->name));
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun cell->platform_data = pdata;
896*4882a593Smuzhiyun cell->pdata_size = sizeof(*pdata);
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
lpc_ich_finalize_gpio_cell(struct pci_dev * dev)900*4882a593Smuzhiyun static void lpc_ich_finalize_gpio_cell(struct pci_dev *dev)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
903*4882a593Smuzhiyun struct mfd_cell *cell = &lpc_ich_gpio_cell;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun cell->platform_data = &lpc_chipset_info[priv->chipset];
906*4882a593Smuzhiyun cell->pdata_size = sizeof(struct lpc_ich_info);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun * We don't check for resource conflict globally. There are 2 or 3 independent
911*4882a593Smuzhiyun * GPIO groups and it's enough to have access to one of these to instantiate
912*4882a593Smuzhiyun * the device.
913*4882a593Smuzhiyun */
lpc_ich_check_conflict_gpio(struct resource * res)914*4882a593Smuzhiyun static int lpc_ich_check_conflict_gpio(struct resource *res)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun int ret;
917*4882a593Smuzhiyun u8 use_gpio = 0;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun if (resource_size(res) >= 0x50 &&
920*4882a593Smuzhiyun !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
921*4882a593Smuzhiyun use_gpio |= 1 << 2;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
924*4882a593Smuzhiyun use_gpio |= 1 << 1;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
927*4882a593Smuzhiyun if (!ret)
928*4882a593Smuzhiyun use_gpio |= 1 << 0;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return use_gpio ? use_gpio : ret;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
lpc_ich_init_gpio(struct pci_dev * dev)933*4882a593Smuzhiyun static int lpc_ich_init_gpio(struct pci_dev *dev)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
936*4882a593Smuzhiyun u32 base_addr_cfg;
937*4882a593Smuzhiyun u32 base_addr;
938*4882a593Smuzhiyun int ret;
939*4882a593Smuzhiyun bool acpi_conflict = false;
940*4882a593Smuzhiyun struct resource *res;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* Setup power management base register */
943*4882a593Smuzhiyun pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
944*4882a593Smuzhiyun base_addr = base_addr_cfg & 0x0000ff80;
945*4882a593Smuzhiyun if (!base_addr) {
946*4882a593Smuzhiyun dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
947*4882a593Smuzhiyun lpc_ich_gpio_cell.num_resources--;
948*4882a593Smuzhiyun goto gpe0_done;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun res = &gpio_ich_res[ICH_RES_GPE0];
952*4882a593Smuzhiyun res->start = base_addr + ACPIBASE_GPE_OFF;
953*4882a593Smuzhiyun res->end = base_addr + ACPIBASE_GPE_END;
954*4882a593Smuzhiyun ret = acpi_check_resource_conflict(res);
955*4882a593Smuzhiyun if (ret) {
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun * This isn't fatal for the GPIO, but we have to make sure that
958*4882a593Smuzhiyun * the platform_device subsystem doesn't see this resource
959*4882a593Smuzhiyun * or it will register an invalid region.
960*4882a593Smuzhiyun */
961*4882a593Smuzhiyun lpc_ich_gpio_cell.num_resources--;
962*4882a593Smuzhiyun acpi_conflict = true;
963*4882a593Smuzhiyun } else {
964*4882a593Smuzhiyun lpc_ich_enable_acpi_space(dev);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun gpe0_done:
968*4882a593Smuzhiyun /* Setup GPIO base register */
969*4882a593Smuzhiyun pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
970*4882a593Smuzhiyun base_addr = base_addr_cfg & 0x0000ff80;
971*4882a593Smuzhiyun if (!base_addr) {
972*4882a593Smuzhiyun dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
973*4882a593Smuzhiyun ret = -ENODEV;
974*4882a593Smuzhiyun goto gpio_done;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* Older devices provide fewer GPIO and have a smaller resource size. */
978*4882a593Smuzhiyun res = &gpio_ich_res[ICH_RES_GPIO];
979*4882a593Smuzhiyun res->start = base_addr;
980*4882a593Smuzhiyun switch (lpc_chipset_info[priv->chipset].gpio_version) {
981*4882a593Smuzhiyun case ICH_V5_GPIO:
982*4882a593Smuzhiyun case ICH_V10CORP_GPIO:
983*4882a593Smuzhiyun res->end = res->start + 128 - 1;
984*4882a593Smuzhiyun break;
985*4882a593Smuzhiyun default:
986*4882a593Smuzhiyun res->end = res->start + 64 - 1;
987*4882a593Smuzhiyun break;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun ret = lpc_ich_check_conflict_gpio(res);
991*4882a593Smuzhiyun if (ret < 0) {
992*4882a593Smuzhiyun /* this isn't necessarily fatal for the GPIO */
993*4882a593Smuzhiyun acpi_conflict = true;
994*4882a593Smuzhiyun goto gpio_done;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun lpc_chipset_info[priv->chipset].use_gpio = ret;
997*4882a593Smuzhiyun lpc_ich_enable_gpio_space(dev);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun lpc_ich_finalize_gpio_cell(dev);
1000*4882a593Smuzhiyun ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
1001*4882a593Smuzhiyun &lpc_ich_gpio_cell, 1, NULL, 0, NULL);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun gpio_done:
1004*4882a593Smuzhiyun if (acpi_conflict)
1005*4882a593Smuzhiyun pr_warn("Resource conflict(s) found affecting %s\n",
1006*4882a593Smuzhiyun lpc_ich_gpio_cell.name);
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
lpc_ich_init_wdt(struct pci_dev * dev)1010*4882a593Smuzhiyun static int lpc_ich_init_wdt(struct pci_dev *dev)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1013*4882a593Smuzhiyun u32 base_addr_cfg;
1014*4882a593Smuzhiyun u32 base_addr;
1015*4882a593Smuzhiyun int ret;
1016*4882a593Smuzhiyun struct resource *res;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun /* If we have ACPI based watchdog use that instead */
1019*4882a593Smuzhiyun if (acpi_has_watchdog())
1020*4882a593Smuzhiyun return -ENODEV;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* Setup power management base register */
1023*4882a593Smuzhiyun pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
1024*4882a593Smuzhiyun base_addr = base_addr_cfg & 0x0000ff80;
1025*4882a593Smuzhiyun if (!base_addr) {
1026*4882a593Smuzhiyun dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
1027*4882a593Smuzhiyun ret = -ENODEV;
1028*4882a593Smuzhiyun goto wdt_done;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun res = wdt_io_res(ICH_RES_IO_TCO);
1032*4882a593Smuzhiyun res->start = base_addr + ACPIBASE_TCO_OFF;
1033*4882a593Smuzhiyun res->end = base_addr + ACPIBASE_TCO_END;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun res = wdt_io_res(ICH_RES_IO_SMI);
1036*4882a593Smuzhiyun res->start = base_addr + ACPIBASE_SMI_OFF;
1037*4882a593Smuzhiyun res->end = base_addr + ACPIBASE_SMI_END;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun lpc_ich_enable_acpi_space(dev);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /*
1042*4882a593Smuzhiyun * iTCO v2:
1043*4882a593Smuzhiyun * Get the Memory-Mapped GCS register. To get access to it
1044*4882a593Smuzhiyun * we have to read RCBA from PCI Config space 0xf0 and use
1045*4882a593Smuzhiyun * it as base. GCS = RCBA + ICH6_GCS(0x3410).
1046*4882a593Smuzhiyun *
1047*4882a593Smuzhiyun * iTCO v3:
1048*4882a593Smuzhiyun * Get the Power Management Configuration register. To get access
1049*4882a593Smuzhiyun * to it we have to read the PMC BASE from config space and address
1050*4882a593Smuzhiyun * the register at offset 0x8.
1051*4882a593Smuzhiyun */
1052*4882a593Smuzhiyun if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
1053*4882a593Smuzhiyun /* Don't register iomem for TCO ver 1 */
1054*4882a593Smuzhiyun lpc_ich_wdt_cell.num_resources--;
1055*4882a593Smuzhiyun } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
1056*4882a593Smuzhiyun pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
1057*4882a593Smuzhiyun base_addr = base_addr_cfg & 0xffffc000;
1058*4882a593Smuzhiyun if (!(base_addr_cfg & 1)) {
1059*4882a593Smuzhiyun dev_notice(&dev->dev, "RCBA is disabled by "
1060*4882a593Smuzhiyun "hardware/BIOS, device disabled\n");
1061*4882a593Smuzhiyun ret = -ENODEV;
1062*4882a593Smuzhiyun goto wdt_done;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
1065*4882a593Smuzhiyun res->start = base_addr + ACPIBASE_GCS_OFF;
1066*4882a593Smuzhiyun res->end = base_addr + ACPIBASE_GCS_END;
1067*4882a593Smuzhiyun } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
1068*4882a593Smuzhiyun lpc_ich_enable_pmc_space(dev);
1069*4882a593Smuzhiyun pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
1070*4882a593Smuzhiyun base_addr = base_addr_cfg & 0xfffffe00;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
1073*4882a593Smuzhiyun res->start = base_addr + ACPIBASE_PMC_OFF;
1074*4882a593Smuzhiyun res->end = base_addr + ACPIBASE_PMC_END;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun ret = lpc_ich_finalize_wdt_cell(dev);
1078*4882a593Smuzhiyun if (ret)
1079*4882a593Smuzhiyun goto wdt_done;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
1082*4882a593Smuzhiyun &lpc_ich_wdt_cell, 1, NULL, 0, NULL);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun wdt_done:
1085*4882a593Smuzhiyun return ret;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
lpc_ich_byt_set_writeable(void __iomem * base,void * data)1088*4882a593Smuzhiyun static bool lpc_ich_byt_set_writeable(void __iomem *base, void *data)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun u32 val;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun val = readl(base + BYT_BCR);
1093*4882a593Smuzhiyun if (!(val & BYT_BCR_WPD)) {
1094*4882a593Smuzhiyun val |= BYT_BCR_WPD;
1095*4882a593Smuzhiyun writel(val, base + BYT_BCR);
1096*4882a593Smuzhiyun val = readl(base + BYT_BCR);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun return val & BYT_BCR_WPD;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
lpc_ich_lpt_set_writeable(void __iomem * base,void * data)1102*4882a593Smuzhiyun static bool lpc_ich_lpt_set_writeable(void __iomem *base, void *data)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun struct pci_dev *pdev = data;
1105*4882a593Smuzhiyun u32 bcr;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun pci_read_config_dword(pdev, BCR, &bcr);
1108*4882a593Smuzhiyun if (!(bcr & BCR_WPD)) {
1109*4882a593Smuzhiyun bcr |= BCR_WPD;
1110*4882a593Smuzhiyun pci_write_config_dword(pdev, BCR, bcr);
1111*4882a593Smuzhiyun pci_read_config_dword(pdev, BCR, &bcr);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return bcr & BCR_WPD;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
lpc_ich_bxt_set_writeable(void __iomem * base,void * data)1117*4882a593Smuzhiyun static bool lpc_ich_bxt_set_writeable(void __iomem *base, void *data)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun unsigned int spi = PCI_DEVFN(13, 2);
1120*4882a593Smuzhiyun struct pci_bus *bus = data;
1121*4882a593Smuzhiyun u32 bcr;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun pci_bus_read_config_dword(bus, spi, BCR, &bcr);
1124*4882a593Smuzhiyun if (!(bcr & BCR_WPD)) {
1125*4882a593Smuzhiyun bcr |= BCR_WPD;
1126*4882a593Smuzhiyun pci_bus_write_config_dword(bus, spi, BCR, bcr);
1127*4882a593Smuzhiyun pci_bus_read_config_dword(bus, spi, BCR, &bcr);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun return bcr & BCR_WPD;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
lpc_ich_init_spi(struct pci_dev * dev)1133*4882a593Smuzhiyun static int lpc_ich_init_spi(struct pci_dev *dev)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct lpc_ich_priv *priv = pci_get_drvdata(dev);
1136*4882a593Smuzhiyun struct resource *res = &intel_spi_res[0];
1137*4882a593Smuzhiyun struct intel_spi_boardinfo *info;
1138*4882a593Smuzhiyun u32 spi_base, rcba;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun info = devm_kzalloc(&dev->dev, sizeof(*info), GFP_KERNEL);
1141*4882a593Smuzhiyun if (!info)
1142*4882a593Smuzhiyun return -ENOMEM;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun info->type = lpc_chipset_info[priv->chipset].spi_type;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun switch (info->type) {
1147*4882a593Smuzhiyun case INTEL_SPI_BYT:
1148*4882a593Smuzhiyun pci_read_config_dword(dev, SPIBASE_BYT, &spi_base);
1149*4882a593Smuzhiyun if (spi_base & SPIBASE_BYT_EN) {
1150*4882a593Smuzhiyun res->start = spi_base & ~(SPIBASE_BYT_SZ - 1);
1151*4882a593Smuzhiyun res->end = res->start + SPIBASE_BYT_SZ - 1;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun info->set_writeable = lpc_ich_byt_set_writeable;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun break;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun case INTEL_SPI_LPT:
1158*4882a593Smuzhiyun pci_read_config_dword(dev, RCBABASE, &rcba);
1159*4882a593Smuzhiyun if (rcba & 1) {
1160*4882a593Smuzhiyun spi_base = round_down(rcba, SPIBASE_LPT_SZ);
1161*4882a593Smuzhiyun res->start = spi_base + SPIBASE_LPT;
1162*4882a593Smuzhiyun res->end = res->start + SPIBASE_LPT_SZ - 1;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun info->set_writeable = lpc_ich_lpt_set_writeable;
1165*4882a593Smuzhiyun info->data = dev;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun break;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun case INTEL_SPI_BXT: {
1170*4882a593Smuzhiyun unsigned int p2sb = PCI_DEVFN(13, 0);
1171*4882a593Smuzhiyun unsigned int spi = PCI_DEVFN(13, 2);
1172*4882a593Smuzhiyun struct pci_bus *bus = dev->bus;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /*
1175*4882a593Smuzhiyun * The P2SB is hidden by BIOS and we need to unhide it in
1176*4882a593Smuzhiyun * order to read BAR of the SPI flash device. Once that is
1177*4882a593Smuzhiyun * done we hide it again.
1178*4882a593Smuzhiyun */
1179*4882a593Smuzhiyun pci_bus_write_config_byte(bus, p2sb, 0xe1, 0x0);
1180*4882a593Smuzhiyun pci_bus_read_config_dword(bus, spi, PCI_BASE_ADDRESS_0,
1181*4882a593Smuzhiyun &spi_base);
1182*4882a593Smuzhiyun if (spi_base != ~0) {
1183*4882a593Smuzhiyun res->start = spi_base & 0xfffffff0;
1184*4882a593Smuzhiyun res->end = res->start + SPIBASE_APL_SZ - 1;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun info->set_writeable = lpc_ich_bxt_set_writeable;
1187*4882a593Smuzhiyun info->data = bus;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun pci_bus_write_config_byte(bus, p2sb, 0xe1, 0x1);
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun default:
1195*4882a593Smuzhiyun return -EINVAL;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (!res->start)
1199*4882a593Smuzhiyun return -ENODEV;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun lpc_ich_spi_cell.platform_data = info;
1202*4882a593Smuzhiyun lpc_ich_spi_cell.pdata_size = sizeof(*info);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return mfd_add_devices(&dev->dev, PLATFORM_DEVID_NONE,
1205*4882a593Smuzhiyun &lpc_ich_spi_cell, 1, NULL, 0, NULL);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
lpc_ich_probe(struct pci_dev * dev,const struct pci_device_id * id)1208*4882a593Smuzhiyun static int lpc_ich_probe(struct pci_dev *dev,
1209*4882a593Smuzhiyun const struct pci_device_id *id)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun struct lpc_ich_priv *priv;
1212*4882a593Smuzhiyun int ret;
1213*4882a593Smuzhiyun bool cell_added = false;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun priv = devm_kzalloc(&dev->dev,
1216*4882a593Smuzhiyun sizeof(struct lpc_ich_priv), GFP_KERNEL);
1217*4882a593Smuzhiyun if (!priv)
1218*4882a593Smuzhiyun return -ENOMEM;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun priv->chipset = id->driver_data;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun priv->actrl_pbase_save = -1;
1223*4882a593Smuzhiyun priv->abase_save = -1;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun priv->abase = ACPIBASE;
1226*4882a593Smuzhiyun priv->actrl_pbase = ACPICTRL_PMCBASE;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun priv->gctrl_save = -1;
1229*4882a593Smuzhiyun if (priv->chipset <= LPC_ICH5) {
1230*4882a593Smuzhiyun priv->gbase = GPIOBASE_ICH0;
1231*4882a593Smuzhiyun priv->gctrl = GPIOCTRL_ICH0;
1232*4882a593Smuzhiyun } else {
1233*4882a593Smuzhiyun priv->gbase = GPIOBASE_ICH6;
1234*4882a593Smuzhiyun priv->gctrl = GPIOCTRL_ICH6;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun pci_set_drvdata(dev, priv);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (lpc_chipset_info[priv->chipset].iTCO_version) {
1240*4882a593Smuzhiyun ret = lpc_ich_init_wdt(dev);
1241*4882a593Smuzhiyun if (!ret)
1242*4882a593Smuzhiyun cell_added = true;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun if (lpc_chipset_info[priv->chipset].gpio_version) {
1246*4882a593Smuzhiyun ret = lpc_ich_init_gpio(dev);
1247*4882a593Smuzhiyun if (!ret)
1248*4882a593Smuzhiyun cell_added = true;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (lpc_chipset_info[priv->chipset].spi_type) {
1252*4882a593Smuzhiyun ret = lpc_ich_init_spi(dev);
1253*4882a593Smuzhiyun if (!ret)
1254*4882a593Smuzhiyun cell_added = true;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun /*
1258*4882a593Smuzhiyun * We only care if at least one or none of the cells registered
1259*4882a593Smuzhiyun * successfully.
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun if (!cell_added) {
1262*4882a593Smuzhiyun dev_warn(&dev->dev, "No MFD cells added\n");
1263*4882a593Smuzhiyun lpc_ich_restore_config_space(dev);
1264*4882a593Smuzhiyun return -ENODEV;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun return 0;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
lpc_ich_remove(struct pci_dev * dev)1270*4882a593Smuzhiyun static void lpc_ich_remove(struct pci_dev *dev)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun mfd_remove_devices(&dev->dev);
1273*4882a593Smuzhiyun lpc_ich_restore_config_space(dev);
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static struct pci_driver lpc_ich_driver = {
1277*4882a593Smuzhiyun .name = "lpc_ich",
1278*4882a593Smuzhiyun .id_table = lpc_ich_ids,
1279*4882a593Smuzhiyun .probe = lpc_ich_probe,
1280*4882a593Smuzhiyun .remove = lpc_ich_remove,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun module_pci_driver(lpc_ich_driver);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
1286*4882a593Smuzhiyun MODULE_DESCRIPTION("LPC interface for Intel ICH");
1287*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1288